dwxgmac2_descs.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281
  1. // SPDX-License-Identifier: (GPL-2.0 OR MIT)
  2. /*
  3. * Copyright (c) 2018 Synopsys, Inc. and/or its affiliates.
  4. * stmmac XGMAC support.
  5. */
  6. #include <linux/stmmac.h>
  7. #include "common.h"
  8. #include "dwxgmac2.h"
  9. static int dwxgmac2_get_tx_status(void *data, struct stmmac_extra_stats *x,
  10. struct dma_desc *p, void __iomem *ioaddr)
  11. {
  12. unsigned int tdes3 = le32_to_cpu(p->des3);
  13. int ret = tx_done;
  14. if (unlikely(tdes3 & XGMAC_TDES3_OWN))
  15. return tx_dma_own;
  16. if (likely(!(tdes3 & XGMAC_TDES3_LD)))
  17. return tx_not_ls;
  18. return ret;
  19. }
  20. static int dwxgmac2_get_rx_status(void *data, struct stmmac_extra_stats *x,
  21. struct dma_desc *p)
  22. {
  23. unsigned int rdes3 = le32_to_cpu(p->des3);
  24. int ret = good_frame;
  25. if (unlikely(rdes3 & XGMAC_RDES3_OWN))
  26. return dma_own;
  27. if (likely(!(rdes3 & XGMAC_RDES3_LD)))
  28. return discard_frame;
  29. if (unlikely(rdes3 & XGMAC_RDES3_ES))
  30. ret = discard_frame;
  31. return ret;
  32. }
  33. static int dwxgmac2_get_tx_len(struct dma_desc *p)
  34. {
  35. return (le32_to_cpu(p->des2) & XGMAC_TDES2_B1L);
  36. }
  37. static int dwxgmac2_get_tx_owner(struct dma_desc *p)
  38. {
  39. return (le32_to_cpu(p->des3) & XGMAC_TDES3_OWN) > 0;
  40. }
  41. static void dwxgmac2_set_tx_owner(struct dma_desc *p)
  42. {
  43. p->des3 |= cpu_to_le32(XGMAC_TDES3_OWN);
  44. }
  45. static void dwxgmac2_set_rx_owner(struct dma_desc *p, int disable_rx_ic)
  46. {
  47. p->des3 = cpu_to_le32(XGMAC_RDES3_OWN);
  48. if (!disable_rx_ic)
  49. p->des3 |= cpu_to_le32(XGMAC_RDES3_IOC);
  50. }
  51. static int dwxgmac2_get_tx_ls(struct dma_desc *p)
  52. {
  53. return (le32_to_cpu(p->des3) & XGMAC_RDES3_LD) > 0;
  54. }
  55. static int dwxgmac2_get_rx_frame_len(struct dma_desc *p, int rx_coe)
  56. {
  57. return (le32_to_cpu(p->des3) & XGMAC_RDES3_PL);
  58. }
  59. static void dwxgmac2_enable_tx_timestamp(struct dma_desc *p)
  60. {
  61. p->des2 |= cpu_to_le32(XGMAC_TDES2_TTSE);
  62. }
  63. static int dwxgmac2_get_tx_timestamp_status(struct dma_desc *p)
  64. {
  65. return 0; /* Not supported */
  66. }
  67. static inline void dwxgmac2_get_timestamp(void *desc, u32 ats, u64 *ts)
  68. {
  69. struct dma_desc *p = (struct dma_desc *)desc;
  70. u64 ns = 0;
  71. ns += le32_to_cpu(p->des1) * 1000000000ULL;
  72. ns += le32_to_cpu(p->des0);
  73. *ts = ns;
  74. }
  75. static int dwxgmac2_rx_check_timestamp(void *desc)
  76. {
  77. struct dma_desc *p = (struct dma_desc *)desc;
  78. unsigned int rdes3 = le32_to_cpu(p->des3);
  79. bool desc_valid, ts_valid;
  80. desc_valid = !(rdes3 & XGMAC_RDES3_OWN) && (rdes3 & XGMAC_RDES3_CTXT);
  81. ts_valid = !(rdes3 & XGMAC_RDES3_TSD) && (rdes3 & XGMAC_RDES3_TSA);
  82. if (likely(desc_valid && ts_valid))
  83. return 0;
  84. return -EINVAL;
  85. }
  86. static int dwxgmac2_get_rx_timestamp_status(void *desc, void *next_desc,
  87. u32 ats)
  88. {
  89. struct dma_desc *p = (struct dma_desc *)desc;
  90. unsigned int rdes3 = le32_to_cpu(p->des3);
  91. int ret = -EBUSY;
  92. if (likely(rdes3 & XGMAC_RDES3_CDA)) {
  93. ret = dwxgmac2_rx_check_timestamp(next_desc);
  94. if (ret)
  95. return ret;
  96. }
  97. return ret;
  98. }
  99. static void dwxgmac2_init_rx_desc(struct dma_desc *p, int disable_rx_ic,
  100. int mode, int end, int bfsize)
  101. {
  102. dwxgmac2_set_rx_owner(p, disable_rx_ic);
  103. }
  104. static void dwxgmac2_init_tx_desc(struct dma_desc *p, int mode, int end)
  105. {
  106. p->des0 = 0;
  107. p->des1 = 0;
  108. p->des2 = 0;
  109. p->des3 = 0;
  110. }
  111. static void dwxgmac2_prepare_tx_desc(struct dma_desc *p, int is_fs, int len,
  112. bool csum_flag, int mode, bool tx_own,
  113. bool ls, unsigned int tot_pkt_len)
  114. {
  115. unsigned int tdes3 = le32_to_cpu(p->des3);
  116. p->des2 |= cpu_to_le32(len & XGMAC_TDES2_B1L);
  117. tdes3 = tot_pkt_len & XGMAC_TDES3_FL;
  118. if (is_fs)
  119. tdes3 |= XGMAC_TDES3_FD;
  120. else
  121. tdes3 &= ~XGMAC_TDES3_FD;
  122. if (csum_flag)
  123. tdes3 |= 0x3 << XGMAC_TDES3_CIC_SHIFT;
  124. else
  125. tdes3 &= ~XGMAC_TDES3_CIC;
  126. if (ls)
  127. tdes3 |= XGMAC_TDES3_LD;
  128. else
  129. tdes3 &= ~XGMAC_TDES3_LD;
  130. /* Finally set the OWN bit. Later the DMA will start! */
  131. if (tx_own)
  132. tdes3 |= XGMAC_TDES3_OWN;
  133. if (is_fs && tx_own)
  134. /* When the own bit, for the first frame, has to be set, all
  135. * descriptors for the same frame has to be set before, to
  136. * avoid race condition.
  137. */
  138. dma_wmb();
  139. p->des3 = cpu_to_le32(tdes3);
  140. }
  141. static void dwxgmac2_prepare_tso_tx_desc(struct dma_desc *p, int is_fs,
  142. int len1, int len2, bool tx_own,
  143. bool ls, unsigned int tcphdrlen,
  144. unsigned int tcppayloadlen)
  145. {
  146. unsigned int tdes3 = le32_to_cpu(p->des3);
  147. if (len1)
  148. p->des2 |= cpu_to_le32(len1 & XGMAC_TDES2_B1L);
  149. if (len2)
  150. p->des2 |= cpu_to_le32((len2 << XGMAC_TDES2_B2L_SHIFT) &
  151. XGMAC_TDES2_B2L);
  152. if (is_fs) {
  153. tdes3 |= XGMAC_TDES3_FD | XGMAC_TDES3_TSE;
  154. tdes3 |= (tcphdrlen << XGMAC_TDES3_THL_SHIFT) &
  155. XGMAC_TDES3_THL;
  156. tdes3 |= tcppayloadlen & XGMAC_TDES3_TPL;
  157. } else {
  158. tdes3 &= ~XGMAC_TDES3_FD;
  159. }
  160. if (ls)
  161. tdes3 |= XGMAC_TDES3_LD;
  162. else
  163. tdes3 &= ~XGMAC_TDES3_LD;
  164. /* Finally set the OWN bit. Later the DMA will start! */
  165. if (tx_own)
  166. tdes3 |= XGMAC_TDES3_OWN;
  167. if (is_fs && tx_own)
  168. /* When the own bit, for the first frame, has to be set, all
  169. * descriptors for the same frame has to be set before, to
  170. * avoid race condition.
  171. */
  172. dma_wmb();
  173. p->des3 = cpu_to_le32(tdes3);
  174. }
  175. static void dwxgmac2_release_tx_desc(struct dma_desc *p, int mode)
  176. {
  177. p->des0 = 0;
  178. p->des1 = 0;
  179. p->des2 = 0;
  180. p->des3 = 0;
  181. }
  182. static void dwxgmac2_set_tx_ic(struct dma_desc *p)
  183. {
  184. p->des2 |= cpu_to_le32(XGMAC_TDES2_IOC);
  185. }
  186. static void dwxgmac2_set_mss(struct dma_desc *p, unsigned int mss)
  187. {
  188. p->des0 = 0;
  189. p->des1 = 0;
  190. p->des2 = cpu_to_le32(mss);
  191. p->des3 = cpu_to_le32(XGMAC_TDES3_CTXT | XGMAC_TDES3_TCMSSV);
  192. }
  193. static void dwxgmac2_get_addr(struct dma_desc *p, unsigned int *addr)
  194. {
  195. *addr = le32_to_cpu(p->des0);
  196. }
  197. static void dwxgmac2_set_addr(struct dma_desc *p, dma_addr_t addr)
  198. {
  199. p->des0 = cpu_to_le32(addr);
  200. p->des1 = 0;
  201. }
  202. static void dwxgmac2_clear(struct dma_desc *p)
  203. {
  204. p->des0 = 0;
  205. p->des1 = 0;
  206. p->des2 = 0;
  207. p->des3 = 0;
  208. }
  209. const struct stmmac_desc_ops dwxgmac210_desc_ops = {
  210. .tx_status = dwxgmac2_get_tx_status,
  211. .rx_status = dwxgmac2_get_rx_status,
  212. .get_tx_len = dwxgmac2_get_tx_len,
  213. .get_tx_owner = dwxgmac2_get_tx_owner,
  214. .set_tx_owner = dwxgmac2_set_tx_owner,
  215. .set_rx_owner = dwxgmac2_set_rx_owner,
  216. .get_tx_ls = dwxgmac2_get_tx_ls,
  217. .get_rx_frame_len = dwxgmac2_get_rx_frame_len,
  218. .enable_tx_timestamp = dwxgmac2_enable_tx_timestamp,
  219. .get_tx_timestamp_status = dwxgmac2_get_tx_timestamp_status,
  220. .get_rx_timestamp_status = dwxgmac2_get_rx_timestamp_status,
  221. .get_timestamp = dwxgmac2_get_timestamp,
  222. .set_tx_ic = dwxgmac2_set_tx_ic,
  223. .prepare_tx_desc = dwxgmac2_prepare_tx_desc,
  224. .prepare_tso_tx_desc = dwxgmac2_prepare_tso_tx_desc,
  225. .release_tx_desc = dwxgmac2_release_tx_desc,
  226. .init_rx_desc = dwxgmac2_init_rx_desc,
  227. .init_tx_desc = dwxgmac2_init_tx_desc,
  228. .set_mss = dwxgmac2_set_mss,
  229. .get_addr = dwxgmac2_get_addr,
  230. .set_addr = dwxgmac2_set_addr,
  231. .clear = dwxgmac2_clear,
  232. };