dwmac-ipq806x.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373
  1. /*
  2. * Qualcomm Atheros IPQ806x GMAC glue layer
  3. *
  4. * Copyright (C) 2015 The Linux Foundation
  5. *
  6. * Permission to use, copy, modify, and/or distribute this software for any
  7. * purpose with or without fee is hereby granted, provided that the above
  8. * copyright notice and this permission notice appear in all copies.
  9. *
  10. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  11. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  12. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  13. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  14. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  15. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  16. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  17. */
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/phy.h>
  21. #include <linux/regmap.h>
  22. #include <linux/clk.h>
  23. #include <linux/reset.h>
  24. #include <linux/of_net.h>
  25. #include <linux/mfd/syscon.h>
  26. #include <linux/stmmac.h>
  27. #include <linux/of_mdio.h>
  28. #include <linux/module.h>
  29. #include "stmmac_platform.h"
  30. #define NSS_COMMON_CLK_GATE 0x8
  31. #define NSS_COMMON_CLK_GATE_PTP_EN(x) BIT(0x10 + x)
  32. #define NSS_COMMON_CLK_GATE_RGMII_RX_EN(x) BIT(0x9 + (x * 2))
  33. #define NSS_COMMON_CLK_GATE_RGMII_TX_EN(x) BIT(0x8 + (x * 2))
  34. #define NSS_COMMON_CLK_GATE_GMII_RX_EN(x) BIT(0x4 + x)
  35. #define NSS_COMMON_CLK_GATE_GMII_TX_EN(x) BIT(0x0 + x)
  36. #define NSS_COMMON_CLK_DIV0 0xC
  37. #define NSS_COMMON_CLK_DIV_OFFSET(x) (x * 8)
  38. #define NSS_COMMON_CLK_DIV_MASK 0x7f
  39. #define NSS_COMMON_CLK_SRC_CTRL 0x14
  40. #define NSS_COMMON_CLK_SRC_CTRL_OFFSET(x) (x)
  41. /* Mode is coded on 1 bit but is different depending on the MAC ID:
  42. * MAC0: QSGMII=0 RGMII=1
  43. * MAC1: QSGMII=0 SGMII=0 RGMII=1
  44. * MAC2 & MAC3: QSGMII=0 SGMII=1
  45. */
  46. #define NSS_COMMON_CLK_SRC_CTRL_RGMII(x) 1
  47. #define NSS_COMMON_CLK_SRC_CTRL_SGMII(x) ((x >= 2) ? 1 : 0)
  48. #define NSS_COMMON_GMAC_CTL(x) (0x30 + (x * 4))
  49. #define NSS_COMMON_GMAC_CTL_CSYS_REQ BIT(19)
  50. #define NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL BIT(16)
  51. #define NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET 8
  52. #define NSS_COMMON_GMAC_CTL_IFG_OFFSET 0
  53. #define NSS_COMMON_CLK_DIV_RGMII_1000 1
  54. #define NSS_COMMON_CLK_DIV_RGMII_100 9
  55. #define NSS_COMMON_CLK_DIV_RGMII_10 99
  56. #define NSS_COMMON_CLK_DIV_SGMII_1000 0
  57. #define NSS_COMMON_CLK_DIV_SGMII_100 4
  58. #define NSS_COMMON_CLK_DIV_SGMII_10 49
  59. #define QSGMII_PCS_CAL_LCKDT_CTL 0x120
  60. #define QSGMII_PCS_CAL_LCKDT_CTL_RST BIT(19)
  61. /* Only GMAC1/2/3 support SGMII and their CTL register are not contiguous */
  62. #define QSGMII_PHY_SGMII_CTL(x) ((x == 1) ? 0x134 : \
  63. (0x13c + (4 * (x - 2))))
  64. #define QSGMII_PHY_CDR_EN BIT(0)
  65. #define QSGMII_PHY_RX_FRONT_EN BIT(1)
  66. #define QSGMII_PHY_RX_SIGNAL_DETECT_EN BIT(2)
  67. #define QSGMII_PHY_TX_DRIVER_EN BIT(3)
  68. #define QSGMII_PHY_QSGMII_EN BIT(7)
  69. #define QSGMII_PHY_PHASE_LOOP_GAIN_OFFSET 12
  70. #define QSGMII_PHY_RX_DC_BIAS_OFFSET 18
  71. #define QSGMII_PHY_RX_INPUT_EQU_OFFSET 20
  72. #define QSGMII_PHY_CDR_PI_SLEW_OFFSET 22
  73. #define QSGMII_PHY_TX_DRV_AMP_OFFSET 28
  74. struct ipq806x_gmac {
  75. struct platform_device *pdev;
  76. struct regmap *nss_common;
  77. struct regmap *qsgmii_csr;
  78. uint32_t id;
  79. struct clk *core_clk;
  80. phy_interface_t phy_mode;
  81. };
  82. static int get_clk_div_sgmii(struct ipq806x_gmac *gmac, unsigned int speed)
  83. {
  84. struct device *dev = &gmac->pdev->dev;
  85. int div;
  86. switch (speed) {
  87. case SPEED_1000:
  88. div = NSS_COMMON_CLK_DIV_SGMII_1000;
  89. break;
  90. case SPEED_100:
  91. div = NSS_COMMON_CLK_DIV_SGMII_100;
  92. break;
  93. case SPEED_10:
  94. div = NSS_COMMON_CLK_DIV_SGMII_10;
  95. break;
  96. default:
  97. dev_err(dev, "Speed %dMbps not supported in SGMII\n", speed);
  98. return -EINVAL;
  99. }
  100. return div;
  101. }
  102. static int get_clk_div_rgmii(struct ipq806x_gmac *gmac, unsigned int speed)
  103. {
  104. struct device *dev = &gmac->pdev->dev;
  105. int div;
  106. switch (speed) {
  107. case SPEED_1000:
  108. div = NSS_COMMON_CLK_DIV_RGMII_1000;
  109. break;
  110. case SPEED_100:
  111. div = NSS_COMMON_CLK_DIV_RGMII_100;
  112. break;
  113. case SPEED_10:
  114. div = NSS_COMMON_CLK_DIV_RGMII_10;
  115. break;
  116. default:
  117. dev_err(dev, "Speed %dMbps not supported in RGMII\n", speed);
  118. return -EINVAL;
  119. }
  120. return div;
  121. }
  122. static int ipq806x_gmac_set_speed(struct ipq806x_gmac *gmac, unsigned int speed)
  123. {
  124. uint32_t clk_bits, val;
  125. int div;
  126. switch (gmac->phy_mode) {
  127. case PHY_INTERFACE_MODE_RGMII:
  128. div = get_clk_div_rgmii(gmac, speed);
  129. clk_bits = NSS_COMMON_CLK_GATE_RGMII_RX_EN(gmac->id) |
  130. NSS_COMMON_CLK_GATE_RGMII_TX_EN(gmac->id);
  131. break;
  132. case PHY_INTERFACE_MODE_SGMII:
  133. div = get_clk_div_sgmii(gmac, speed);
  134. clk_bits = NSS_COMMON_CLK_GATE_GMII_RX_EN(gmac->id) |
  135. NSS_COMMON_CLK_GATE_GMII_TX_EN(gmac->id);
  136. break;
  137. default:
  138. dev_err(&gmac->pdev->dev, "Unsupported PHY mode: \"%s\"\n",
  139. phy_modes(gmac->phy_mode));
  140. return -EINVAL;
  141. }
  142. /* Disable the clocks */
  143. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  144. val &= ~clk_bits;
  145. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  146. /* Set the divider */
  147. regmap_read(gmac->nss_common, NSS_COMMON_CLK_DIV0, &val);
  148. val &= ~(NSS_COMMON_CLK_DIV_MASK
  149. << NSS_COMMON_CLK_DIV_OFFSET(gmac->id));
  150. val |= div << NSS_COMMON_CLK_DIV_OFFSET(gmac->id);
  151. regmap_write(gmac->nss_common, NSS_COMMON_CLK_DIV0, val);
  152. /* Enable the clock back */
  153. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  154. val |= clk_bits;
  155. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  156. return 0;
  157. }
  158. static int ipq806x_gmac_of_parse(struct ipq806x_gmac *gmac)
  159. {
  160. struct device *dev = &gmac->pdev->dev;
  161. gmac->phy_mode = of_get_phy_mode(dev->of_node);
  162. if ((int)gmac->phy_mode < 0) {
  163. dev_err(dev, "missing phy mode property\n");
  164. return -EINVAL;
  165. }
  166. if (of_property_read_u32(dev->of_node, "qcom,id", &gmac->id) < 0) {
  167. dev_err(dev, "missing qcom id property\n");
  168. return -EINVAL;
  169. }
  170. /* The GMACs are called 1 to 4 in the documentation, but to simplify the
  171. * code and keep it consistent with the Linux convention, we'll number
  172. * them from 0 to 3 here.
  173. */
  174. if (gmac->id > 3) {
  175. dev_err(dev, "invalid gmac id\n");
  176. return -EINVAL;
  177. }
  178. gmac->core_clk = devm_clk_get(dev, "stmmaceth");
  179. if (IS_ERR(gmac->core_clk)) {
  180. dev_err(dev, "missing stmmaceth clk property\n");
  181. return PTR_ERR(gmac->core_clk);
  182. }
  183. clk_set_rate(gmac->core_clk, 266000000);
  184. /* Setup the register map for the nss common registers */
  185. gmac->nss_common = syscon_regmap_lookup_by_phandle(dev->of_node,
  186. "qcom,nss-common");
  187. if (IS_ERR(gmac->nss_common)) {
  188. dev_err(dev, "missing nss-common node\n");
  189. return PTR_ERR(gmac->nss_common);
  190. }
  191. /* Setup the register map for the qsgmii csr registers */
  192. gmac->qsgmii_csr = syscon_regmap_lookup_by_phandle(dev->of_node,
  193. "qcom,qsgmii-csr");
  194. if (IS_ERR(gmac->qsgmii_csr))
  195. dev_err(dev, "missing qsgmii-csr node\n");
  196. return PTR_ERR_OR_ZERO(gmac->qsgmii_csr);
  197. }
  198. static void ipq806x_gmac_fix_mac_speed(void *priv, unsigned int speed)
  199. {
  200. struct ipq806x_gmac *gmac = priv;
  201. ipq806x_gmac_set_speed(gmac, speed);
  202. }
  203. static int ipq806x_gmac_probe(struct platform_device *pdev)
  204. {
  205. struct plat_stmmacenet_data *plat_dat;
  206. struct stmmac_resources stmmac_res;
  207. struct device *dev = &pdev->dev;
  208. struct ipq806x_gmac *gmac;
  209. int val;
  210. int err;
  211. val = stmmac_get_platform_resources(pdev, &stmmac_res);
  212. if (val)
  213. return val;
  214. plat_dat = stmmac_probe_config_dt(pdev, &stmmac_res.mac);
  215. if (IS_ERR(plat_dat))
  216. return PTR_ERR(plat_dat);
  217. gmac = devm_kzalloc(dev, sizeof(*gmac), GFP_KERNEL);
  218. if (!gmac) {
  219. err = -ENOMEM;
  220. goto err_remove_config_dt;
  221. }
  222. gmac->pdev = pdev;
  223. err = ipq806x_gmac_of_parse(gmac);
  224. if (err) {
  225. dev_err(dev, "device tree parsing error\n");
  226. goto err_remove_config_dt;
  227. }
  228. regmap_write(gmac->qsgmii_csr, QSGMII_PCS_CAL_LCKDT_CTL,
  229. QSGMII_PCS_CAL_LCKDT_CTL_RST);
  230. /* Inter frame gap is set to 12 */
  231. val = 12 << NSS_COMMON_GMAC_CTL_IFG_OFFSET |
  232. 12 << NSS_COMMON_GMAC_CTL_IFG_LIMIT_OFFSET;
  233. /* We also initiate an AXI low power exit request */
  234. val |= NSS_COMMON_GMAC_CTL_CSYS_REQ;
  235. switch (gmac->phy_mode) {
  236. case PHY_INTERFACE_MODE_RGMII:
  237. val |= NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
  238. break;
  239. case PHY_INTERFACE_MODE_SGMII:
  240. val &= ~NSS_COMMON_GMAC_CTL_PHY_IFACE_SEL;
  241. break;
  242. default:
  243. dev_err(&pdev->dev, "Unsupported PHY mode: \"%s\"\n",
  244. phy_modes(gmac->phy_mode));
  245. err = -EINVAL;
  246. goto err_remove_config_dt;
  247. }
  248. regmap_write(gmac->nss_common, NSS_COMMON_GMAC_CTL(gmac->id), val);
  249. /* Configure the clock src according to the mode */
  250. regmap_read(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, &val);
  251. val &= ~(1 << NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id));
  252. switch (gmac->phy_mode) {
  253. case PHY_INTERFACE_MODE_RGMII:
  254. val |= NSS_COMMON_CLK_SRC_CTRL_RGMII(gmac->id) <<
  255. NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
  256. break;
  257. case PHY_INTERFACE_MODE_SGMII:
  258. val |= NSS_COMMON_CLK_SRC_CTRL_SGMII(gmac->id) <<
  259. NSS_COMMON_CLK_SRC_CTRL_OFFSET(gmac->id);
  260. break;
  261. default:
  262. dev_err(&pdev->dev, "Unsupported PHY mode: \"%s\"\n",
  263. phy_modes(gmac->phy_mode));
  264. err = -EINVAL;
  265. goto err_remove_config_dt;
  266. }
  267. regmap_write(gmac->nss_common, NSS_COMMON_CLK_SRC_CTRL, val);
  268. /* Enable PTP clock */
  269. regmap_read(gmac->nss_common, NSS_COMMON_CLK_GATE, &val);
  270. val |= NSS_COMMON_CLK_GATE_PTP_EN(gmac->id);
  271. regmap_write(gmac->nss_common, NSS_COMMON_CLK_GATE, val);
  272. if (gmac->phy_mode == PHY_INTERFACE_MODE_SGMII) {
  273. regmap_write(gmac->qsgmii_csr, QSGMII_PHY_SGMII_CTL(gmac->id),
  274. QSGMII_PHY_CDR_EN |
  275. QSGMII_PHY_RX_FRONT_EN |
  276. QSGMII_PHY_RX_SIGNAL_DETECT_EN |
  277. QSGMII_PHY_TX_DRIVER_EN |
  278. QSGMII_PHY_QSGMII_EN |
  279. 0x4ul << QSGMII_PHY_PHASE_LOOP_GAIN_OFFSET |
  280. 0x3ul << QSGMII_PHY_RX_DC_BIAS_OFFSET |
  281. 0x1ul << QSGMII_PHY_RX_INPUT_EQU_OFFSET |
  282. 0x2ul << QSGMII_PHY_CDR_PI_SLEW_OFFSET |
  283. 0xCul << QSGMII_PHY_TX_DRV_AMP_OFFSET);
  284. }
  285. plat_dat->has_gmac = true;
  286. plat_dat->bsp_priv = gmac;
  287. plat_dat->fix_mac_speed = ipq806x_gmac_fix_mac_speed;
  288. err = stmmac_dvr_probe(&pdev->dev, plat_dat, &stmmac_res);
  289. if (err)
  290. goto err_remove_config_dt;
  291. return 0;
  292. err_remove_config_dt:
  293. stmmac_remove_config_dt(pdev, plat_dat);
  294. return err;
  295. }
  296. static const struct of_device_id ipq806x_gmac_dwmac_match[] = {
  297. { .compatible = "qcom,ipq806x-gmac" },
  298. { }
  299. };
  300. MODULE_DEVICE_TABLE(of, ipq806x_gmac_dwmac_match);
  301. static struct platform_driver ipq806x_gmac_dwmac_driver = {
  302. .probe = ipq806x_gmac_probe,
  303. .remove = stmmac_pltfr_remove,
  304. .driver = {
  305. .name = "ipq806x-gmac-dwmac",
  306. .pm = &stmmac_pltfr_pm_ops,
  307. .of_match_table = ipq806x_gmac_dwmac_match,
  308. },
  309. };
  310. module_platform_driver(ipq806x_gmac_dwmac_driver);
  311. MODULE_AUTHOR("Mathieu Olivari <mathieu@codeaurora.org>");
  312. MODULE_DESCRIPTION("Qualcomm Atheros IPQ806x DWMAC specific glue layer");
  313. MODULE_LICENSE("Dual BSD/GPL");