smc91x.h 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130
  1. /*------------------------------------------------------------------------
  2. . smc91x.h - macros for SMSC's 91C9x/91C1xx single-chip Ethernet device.
  3. .
  4. . Copyright (C) 1996 by Erik Stahlman
  5. . Copyright (C) 2001 Standard Microsystems Corporation
  6. . Developed by Simple Network Magic Corporation
  7. . Copyright (C) 2003 Monta Vista Software, Inc.
  8. . Unified SMC91x driver by Nicolas Pitre
  9. .
  10. . This program is free software; you can redistribute it and/or modify
  11. . it under the terms of the GNU General Public License as published by
  12. . the Free Software Foundation; either version 2 of the License, or
  13. . (at your option) any later version.
  14. .
  15. . This program is distributed in the hope that it will be useful,
  16. . but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. . MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. . GNU General Public License for more details.
  19. .
  20. . You should have received a copy of the GNU General Public License
  21. . along with this program; if not, see <http://www.gnu.org/licenses/>.
  22. .
  23. . Information contained in this file was obtained from the LAN91C111
  24. . manual from SMC. To get a copy, if you really want one, you can find
  25. . information under www.smsc.com.
  26. .
  27. . Authors
  28. . Erik Stahlman <erik@vt.edu>
  29. . Daris A Nevil <dnevil@snmc.com>
  30. . Nicolas Pitre <nico@fluxnic.net>
  31. .
  32. ---------------------------------------------------------------------------*/
  33. #ifndef _SMC91X_H_
  34. #define _SMC91X_H_
  35. #include <linux/dmaengine.h>
  36. #include <linux/smc91x.h>
  37. /*
  38. * Any 16-bit access is performed with two 8-bit accesses if the hardware
  39. * can't do it directly. Most registers are 16-bit so those are mandatory.
  40. */
  41. #define SMC_outw_b(x, a, r) \
  42. do { \
  43. unsigned int __val16 = (x); \
  44. unsigned int __reg = (r); \
  45. SMC_outb(__val16, a, __reg); \
  46. SMC_outb(__val16 >> 8, a, __reg + (1 << SMC_IO_SHIFT)); \
  47. } while (0)
  48. #define SMC_inw_b(a, r) \
  49. ({ \
  50. unsigned int __val16; \
  51. unsigned int __reg = r; \
  52. __val16 = SMC_inb(a, __reg); \
  53. __val16 |= SMC_inb(a, __reg + (1 << SMC_IO_SHIFT)) << 8; \
  54. __val16; \
  55. })
  56. /*
  57. * Define your architecture specific bus configuration parameters here.
  58. */
  59. #if defined(CONFIG_ARM)
  60. #include <asm/mach-types.h>
  61. /* Now the bus width is specified in the platform data
  62. * pretend here to support all I/O access types
  63. */
  64. #define SMC_CAN_USE_8BIT 1
  65. #define SMC_CAN_USE_16BIT 1
  66. #define SMC_CAN_USE_32BIT 1
  67. #define SMC_NOWAIT 1
  68. #define SMC_IO_SHIFT (lp->io_shift)
  69. #define SMC_inb(a, r) readb((a) + (r))
  70. #define SMC_inw(a, r) \
  71. ({ \
  72. unsigned int __smc_r = r; \
  73. SMC_16BIT(lp) ? readw((a) + __smc_r) : \
  74. SMC_8BIT(lp) ? SMC_inw_b(a, __smc_r) : \
  75. ({ BUG(); 0; }); \
  76. })
  77. #define SMC_inl(a, r) readl((a) + (r))
  78. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  79. #define SMC_outw(lp, v, a, r) \
  80. do { \
  81. unsigned int __v = v, __smc_r = r; \
  82. if (SMC_16BIT(lp)) \
  83. __SMC_outw(lp, __v, a, __smc_r); \
  84. else if (SMC_8BIT(lp)) \
  85. SMC_outw_b(__v, a, __smc_r); \
  86. else \
  87. BUG(); \
  88. } while (0)
  89. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  90. #define SMC_insb(a, r, p, l) readsb((a) + (r), p, l)
  91. #define SMC_outsb(a, r, p, l) writesb((a) + (r), p, l)
  92. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  93. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  94. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  95. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  96. #define SMC_IRQ_FLAGS (-1) /* from resource */
  97. /* We actually can't write halfwords properly if not word aligned */
  98. static inline void _SMC_outw_align4(u16 val, void __iomem *ioaddr, int reg,
  99. bool use_align4_workaround)
  100. {
  101. if (use_align4_workaround) {
  102. unsigned int v = val << 16;
  103. v |= readl(ioaddr + (reg & ~2)) & 0xffff;
  104. writel(v, ioaddr + (reg & ~2));
  105. } else {
  106. writew(val, ioaddr + reg);
  107. }
  108. }
  109. #define __SMC_outw(lp, v, a, r) \
  110. _SMC_outw_align4((v), (a), (r), \
  111. IS_BUILTIN(CONFIG_ARCH_PXA) && ((r) & 2) && \
  112. (lp)->cfg.pxa_u16_align4)
  113. #elif defined(CONFIG_SH_SH4202_MICRODEV)
  114. #define SMC_CAN_USE_8BIT 0
  115. #define SMC_CAN_USE_16BIT 1
  116. #define SMC_CAN_USE_32BIT 0
  117. #define SMC_inb(a, r) inb((a) + (r) - 0xa0000000)
  118. #define SMC_inw(a, r) inw((a) + (r) - 0xa0000000)
  119. #define SMC_inl(a, r) inl((a) + (r) - 0xa0000000)
  120. #define SMC_outb(v, a, r) outb(v, (a) + (r) - 0xa0000000)
  121. #define SMC_outw(lp, v, a, r) outw(v, (a) + (r) - 0xa0000000)
  122. #define SMC_outl(v, a, r) outl(v, (a) + (r) - 0xa0000000)
  123. #define SMC_insl(a, r, p, l) insl((a) + (r) - 0xa0000000, p, l)
  124. #define SMC_outsl(a, r, p, l) outsl((a) + (r) - 0xa0000000, p, l)
  125. #define SMC_insw(a, r, p, l) insw((a) + (r) - 0xa0000000, p, l)
  126. #define SMC_outsw(a, r, p, l) outsw((a) + (r) - 0xa0000000, p, l)
  127. #define SMC_IRQ_FLAGS (0)
  128. #elif defined(CONFIG_ATARI)
  129. #define SMC_CAN_USE_8BIT 1
  130. #define SMC_CAN_USE_16BIT 1
  131. #define SMC_CAN_USE_32BIT 1
  132. #define SMC_NOWAIT 1
  133. #define SMC_inb(a, r) readb((a) + (r))
  134. #define SMC_inw(a, r) readw((a) + (r))
  135. #define SMC_inl(a, r) readl((a) + (r))
  136. #define SMC_outb(v, a, r) writeb(v, (a) + (r))
  137. #define SMC_outw(lp, v, a, r) writew(v, (a) + (r))
  138. #define SMC_outl(v, a, r) writel(v, (a) + (r))
  139. #define SMC_insw(a, r, p, l) readsw((a) + (r), p, l)
  140. #define SMC_outsw(a, r, p, l) writesw((a) + (r), p, l)
  141. #define SMC_insl(a, r, p, l) readsl((a) + (r), p, l)
  142. #define SMC_outsl(a, r, p, l) writesl((a) + (r), p, l)
  143. #define RPC_LSA_DEFAULT RPC_LED_100_10
  144. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  145. #elif defined(CONFIG_COLDFIRE)
  146. #define SMC_CAN_USE_8BIT 0
  147. #define SMC_CAN_USE_16BIT 1
  148. #define SMC_CAN_USE_32BIT 0
  149. #define SMC_NOWAIT 1
  150. static inline void mcf_insw(void *a, unsigned char *p, int l)
  151. {
  152. u16 *wp = (u16 *) p;
  153. while (l-- > 0)
  154. *wp++ = readw(a);
  155. }
  156. static inline void mcf_outsw(void *a, unsigned char *p, int l)
  157. {
  158. u16 *wp = (u16 *) p;
  159. while (l-- > 0)
  160. writew(*wp++, a);
  161. }
  162. #define SMC_inw(a, r) _swapw(readw((a) + (r)))
  163. #define SMC_outw(lp, v, a, r) writew(_swapw(v), (a) + (r))
  164. #define SMC_insw(a, r, p, l) mcf_insw(a + r, p, l)
  165. #define SMC_outsw(a, r, p, l) mcf_outsw(a + r, p, l)
  166. #define SMC_IRQ_FLAGS 0
  167. #elif defined(CONFIG_H8300)
  168. #define SMC_CAN_USE_8BIT 1
  169. #define SMC_CAN_USE_16BIT 0
  170. #define SMC_CAN_USE_32BIT 0
  171. #define SMC_NOWAIT 0
  172. #define SMC_inb(a, r) ioread8((a) + (r))
  173. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  174. #define SMC_insb(a, r, p, l) ioread8_rep((a) + (r), p, l)
  175. #define SMC_outsb(a, r, p, l) iowrite8_rep((a) + (r), p, l)
  176. #else
  177. /*
  178. * Default configuration
  179. */
  180. #define SMC_CAN_USE_8BIT 1
  181. #define SMC_CAN_USE_16BIT 1
  182. #define SMC_CAN_USE_32BIT 1
  183. #define SMC_NOWAIT 1
  184. #define SMC_IO_SHIFT (lp->io_shift)
  185. #define SMC_inb(a, r) ioread8((a) + (r))
  186. #define SMC_inw(a, r) ioread16((a) + (r))
  187. #define SMC_inl(a, r) ioread32((a) + (r))
  188. #define SMC_outb(v, a, r) iowrite8(v, (a) + (r))
  189. #define SMC_outw(lp, v, a, r) iowrite16(v, (a) + (r))
  190. #define SMC_outl(v, a, r) iowrite32(v, (a) + (r))
  191. #define SMC_insw(a, r, p, l) ioread16_rep((a) + (r), p, l)
  192. #define SMC_outsw(a, r, p, l) iowrite16_rep((a) + (r), p, l)
  193. #define SMC_insl(a, r, p, l) ioread32_rep((a) + (r), p, l)
  194. #define SMC_outsl(a, r, p, l) iowrite32_rep((a) + (r), p, l)
  195. #define RPC_LSA_DEFAULT RPC_LED_100_10
  196. #define RPC_LSB_DEFAULT RPC_LED_TX_RX
  197. #endif
  198. /* store this information for the driver.. */
  199. struct smc_local {
  200. /*
  201. * If I have to wait until memory is available to send a
  202. * packet, I will store the skbuff here, until I get the
  203. * desired memory. Then, I'll send it out and free it.
  204. */
  205. struct sk_buff *pending_tx_skb;
  206. struct tasklet_struct tx_task;
  207. struct gpio_desc *power_gpio;
  208. struct gpio_desc *reset_gpio;
  209. /* version/revision of the SMC91x chip */
  210. int version;
  211. /* Contains the current active transmission mode */
  212. int tcr_cur_mode;
  213. /* Contains the current active receive mode */
  214. int rcr_cur_mode;
  215. /* Contains the current active receive/phy mode */
  216. int rpc_cur_mode;
  217. int ctl_rfduplx;
  218. int ctl_rspeed;
  219. u32 msg_enable;
  220. u32 phy_type;
  221. struct mii_if_info mii;
  222. /* work queue */
  223. struct work_struct phy_configure;
  224. struct net_device *dev;
  225. int work_pending;
  226. spinlock_t lock;
  227. #ifdef CONFIG_ARCH_PXA
  228. /* DMA needs the physical address of the chip */
  229. u_long physaddr;
  230. struct device *device;
  231. #endif
  232. struct dma_chan *dma_chan;
  233. void __iomem *base;
  234. void __iomem *datacs;
  235. /* the low address lines on some platforms aren't connected... */
  236. int io_shift;
  237. /* on some platforms a u16 write must be 4-bytes aligned */
  238. bool half_word_align4;
  239. struct smc91x_platdata cfg;
  240. };
  241. #define SMC_8BIT(p) ((p)->cfg.flags & SMC91X_USE_8BIT)
  242. #define SMC_16BIT(p) ((p)->cfg.flags & SMC91X_USE_16BIT)
  243. #define SMC_32BIT(p) ((p)->cfg.flags & SMC91X_USE_32BIT)
  244. #ifdef CONFIG_ARCH_PXA
  245. /*
  246. * Let's use the DMA engine on the XScale PXA2xx for RX packets. This is
  247. * always happening in irq context so no need to worry about races. TX is
  248. * different and probably not worth it for that reason, and not as critical
  249. * as RX which can overrun memory and lose packets.
  250. */
  251. #include <linux/dma-mapping.h>
  252. #ifdef SMC_insl
  253. #undef SMC_insl
  254. #define SMC_insl(a, r, p, l) \
  255. smc_pxa_dma_insl(a, lp, r, dev->dma, p, l)
  256. static inline void
  257. smc_pxa_dma_inpump(struct smc_local *lp, u_char *buf, int len)
  258. {
  259. dma_addr_t dmabuf;
  260. struct dma_async_tx_descriptor *tx;
  261. dma_cookie_t cookie;
  262. enum dma_status status;
  263. struct dma_tx_state state;
  264. dmabuf = dma_map_single(lp->device, buf, len, DMA_FROM_DEVICE);
  265. tx = dmaengine_prep_slave_single(lp->dma_chan, dmabuf, len,
  266. DMA_DEV_TO_MEM, 0);
  267. if (tx) {
  268. cookie = dmaengine_submit(tx);
  269. dma_async_issue_pending(lp->dma_chan);
  270. do {
  271. status = dmaengine_tx_status(lp->dma_chan, cookie,
  272. &state);
  273. cpu_relax();
  274. } while (status != DMA_COMPLETE && status != DMA_ERROR &&
  275. state.residue);
  276. dmaengine_terminate_all(lp->dma_chan);
  277. }
  278. dma_unmap_single(lp->device, dmabuf, len, DMA_FROM_DEVICE);
  279. }
  280. static inline void
  281. smc_pxa_dma_insl(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  282. u_char *buf, int len)
  283. {
  284. struct dma_slave_config config;
  285. int ret;
  286. /* fallback if no DMA available */
  287. if (!lp->dma_chan) {
  288. readsl(ioaddr + reg, buf, len);
  289. return;
  290. }
  291. /* 64 bit alignment is required for memory to memory DMA */
  292. if ((long)buf & 4) {
  293. *((u32 *)buf) = SMC_inl(ioaddr, reg);
  294. buf += 4;
  295. len--;
  296. }
  297. memset(&config, 0, sizeof(config));
  298. config.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  299. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  300. config.src_addr = lp->physaddr + reg;
  301. config.dst_addr = lp->physaddr + reg;
  302. config.src_maxburst = 32;
  303. config.dst_maxburst = 32;
  304. ret = dmaengine_slave_config(lp->dma_chan, &config);
  305. if (ret) {
  306. dev_err(lp->device, "dma channel configuration failed: %d\n",
  307. ret);
  308. return;
  309. }
  310. len *= 4;
  311. smc_pxa_dma_inpump(lp, buf, len);
  312. }
  313. #endif
  314. #ifdef SMC_insw
  315. #undef SMC_insw
  316. #define SMC_insw(a, r, p, l) \
  317. smc_pxa_dma_insw(a, lp, r, dev->dma, p, l)
  318. static inline void
  319. smc_pxa_dma_insw(void __iomem *ioaddr, struct smc_local *lp, int reg, int dma,
  320. u_char *buf, int len)
  321. {
  322. struct dma_slave_config config;
  323. int ret;
  324. /* fallback if no DMA available */
  325. if (!lp->dma_chan) {
  326. readsw(ioaddr + reg, buf, len);
  327. return;
  328. }
  329. /* 64 bit alignment is required for memory to memory DMA */
  330. while ((long)buf & 6) {
  331. *((u16 *)buf) = SMC_inw(ioaddr, reg);
  332. buf += 2;
  333. len--;
  334. }
  335. memset(&config, 0, sizeof(config));
  336. config.src_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  337. config.dst_addr_width = DMA_SLAVE_BUSWIDTH_2_BYTES;
  338. config.src_addr = lp->physaddr + reg;
  339. config.dst_addr = lp->physaddr + reg;
  340. config.src_maxburst = 32;
  341. config.dst_maxburst = 32;
  342. ret = dmaengine_slave_config(lp->dma_chan, &config);
  343. if (ret) {
  344. dev_err(lp->device, "dma channel configuration failed: %d\n",
  345. ret);
  346. return;
  347. }
  348. len *= 2;
  349. smc_pxa_dma_inpump(lp, buf, len);
  350. }
  351. #endif
  352. #endif /* CONFIG_ARCH_PXA */
  353. /*
  354. * Everything a particular hardware setup needs should have been defined
  355. * at this point. Add stubs for the undefined cases, mainly to avoid
  356. * compilation warnings since they'll be optimized away, or to prevent buggy
  357. * use of them.
  358. */
  359. #if ! SMC_CAN_USE_32BIT
  360. #define SMC_inl(ioaddr, reg) ({ BUG(); 0; })
  361. #define SMC_outl(x, ioaddr, reg) BUG()
  362. #define SMC_insl(a, r, p, l) BUG()
  363. #define SMC_outsl(a, r, p, l) BUG()
  364. #endif
  365. #if !defined(SMC_insl) || !defined(SMC_outsl)
  366. #define SMC_insl(a, r, p, l) BUG()
  367. #define SMC_outsl(a, r, p, l) BUG()
  368. #endif
  369. #if ! SMC_CAN_USE_16BIT
  370. #define SMC_outw(lp, x, ioaddr, reg) SMC_outw_b(x, ioaddr, reg)
  371. #define SMC_inw(ioaddr, reg) SMC_inw_b(ioaddr, reg)
  372. #define SMC_insw(a, r, p, l) BUG()
  373. #define SMC_outsw(a, r, p, l) BUG()
  374. #endif
  375. #if !defined(SMC_insw) || !defined(SMC_outsw)
  376. #define SMC_insw(a, r, p, l) BUG()
  377. #define SMC_outsw(a, r, p, l) BUG()
  378. #endif
  379. #if ! SMC_CAN_USE_8BIT
  380. #undef SMC_inb
  381. #define SMC_inb(ioaddr, reg) ({ BUG(); 0; })
  382. #undef SMC_outb
  383. #define SMC_outb(x, ioaddr, reg) BUG()
  384. #define SMC_insb(a, r, p, l) BUG()
  385. #define SMC_outsb(a, r, p, l) BUG()
  386. #endif
  387. #if !defined(SMC_insb) || !defined(SMC_outsb)
  388. #define SMC_insb(a, r, p, l) BUG()
  389. #define SMC_outsb(a, r, p, l) BUG()
  390. #endif
  391. #ifndef SMC_CAN_USE_DATACS
  392. #define SMC_CAN_USE_DATACS 0
  393. #endif
  394. #ifndef SMC_IO_SHIFT
  395. #define SMC_IO_SHIFT 0
  396. #endif
  397. #ifndef SMC_IRQ_FLAGS
  398. #define SMC_IRQ_FLAGS IRQF_TRIGGER_RISING
  399. #endif
  400. #ifndef SMC_INTERRUPT_PREAMBLE
  401. #define SMC_INTERRUPT_PREAMBLE
  402. #endif
  403. /* Because of bank switching, the LAN91x uses only 16 I/O ports */
  404. #define SMC_IO_EXTENT (16 << SMC_IO_SHIFT)
  405. #define SMC_DATA_EXTENT (4)
  406. /*
  407. . Bank Select Register:
  408. .
  409. . yyyy yyyy 0000 00xx
  410. . xx = bank number
  411. . yyyy yyyy = 0x33, for identification purposes.
  412. */
  413. #define BANK_SELECT (14 << SMC_IO_SHIFT)
  414. // Transmit Control Register
  415. /* BANK 0 */
  416. #define TCR_REG(lp) SMC_REG(lp, 0x0000, 0)
  417. #define TCR_ENABLE 0x0001 // When 1 we can transmit
  418. #define TCR_LOOP 0x0002 // Controls output pin LBK
  419. #define TCR_FORCOL 0x0004 // When 1 will force a collision
  420. #define TCR_PAD_EN 0x0080 // When 1 will pad tx frames < 64 bytes w/0
  421. #define TCR_NOCRC 0x0100 // When 1 will not append CRC to tx frames
  422. #define TCR_MON_CSN 0x0400 // When 1 tx monitors carrier
  423. #define TCR_FDUPLX 0x0800 // When 1 enables full duplex operation
  424. #define TCR_STP_SQET 0x1000 // When 1 stops tx if Signal Quality Error
  425. #define TCR_EPH_LOOP 0x2000 // When 1 enables EPH block loopback
  426. #define TCR_SWFDUP 0x8000 // When 1 enables Switched Full Duplex mode
  427. #define TCR_CLEAR 0 /* do NOTHING */
  428. /* the default settings for the TCR register : */
  429. #define TCR_DEFAULT (TCR_ENABLE | TCR_PAD_EN)
  430. // EPH Status Register
  431. /* BANK 0 */
  432. #define EPH_STATUS_REG(lp) SMC_REG(lp, 0x0002, 0)
  433. #define ES_TX_SUC 0x0001 // Last TX was successful
  434. #define ES_SNGL_COL 0x0002 // Single collision detected for last tx
  435. #define ES_MUL_COL 0x0004 // Multiple collisions detected for last tx
  436. #define ES_LTX_MULT 0x0008 // Last tx was a multicast
  437. #define ES_16COL 0x0010 // 16 Collisions Reached
  438. #define ES_SQET 0x0020 // Signal Quality Error Test
  439. #define ES_LTXBRD 0x0040 // Last tx was a broadcast
  440. #define ES_TXDEFR 0x0080 // Transmit Deferred
  441. #define ES_LATCOL 0x0200 // Late collision detected on last tx
  442. #define ES_LOSTCARR 0x0400 // Lost Carrier Sense
  443. #define ES_EXC_DEF 0x0800 // Excessive Deferral
  444. #define ES_CTR_ROL 0x1000 // Counter Roll Over indication
  445. #define ES_LINK_OK 0x4000 // Driven by inverted value of nLNK pin
  446. #define ES_TXUNRN 0x8000 // Tx Underrun
  447. // Receive Control Register
  448. /* BANK 0 */
  449. #define RCR_REG(lp) SMC_REG(lp, 0x0004, 0)
  450. #define RCR_RX_ABORT 0x0001 // Set if a rx frame was aborted
  451. #define RCR_PRMS 0x0002 // Enable promiscuous mode
  452. #define RCR_ALMUL 0x0004 // When set accepts all multicast frames
  453. #define RCR_RXEN 0x0100 // IFF this is set, we can receive packets
  454. #define RCR_STRIP_CRC 0x0200 // When set strips CRC from rx packets
  455. #define RCR_ABORT_ENB 0x0200 // When set will abort rx on collision
  456. #define RCR_FILT_CAR 0x0400 // When set filters leading 12 bit s of carrier
  457. #define RCR_SOFTRST 0x8000 // resets the chip
  458. /* the normal settings for the RCR register : */
  459. #define RCR_DEFAULT (RCR_STRIP_CRC | RCR_RXEN)
  460. #define RCR_CLEAR 0x0 // set it to a base state
  461. // Counter Register
  462. /* BANK 0 */
  463. #define COUNTER_REG(lp) SMC_REG(lp, 0x0006, 0)
  464. // Memory Information Register
  465. /* BANK 0 */
  466. #define MIR_REG(lp) SMC_REG(lp, 0x0008, 0)
  467. // Receive/Phy Control Register
  468. /* BANK 0 */
  469. #define RPC_REG(lp) SMC_REG(lp, 0x000A, 0)
  470. #define RPC_SPEED 0x2000 // When 1 PHY is in 100Mbps mode.
  471. #define RPC_DPLX 0x1000 // When 1 PHY is in Full-Duplex Mode
  472. #define RPC_ANEG 0x0800 // When 1 PHY is in Auto-Negotiate Mode
  473. #define RPC_LSXA_SHFT 5 // Bits to shift LS2A,LS1A,LS0A to lsb
  474. #define RPC_LSXB_SHFT 2 // Bits to get LS2B,LS1B,LS0B to lsb
  475. #ifndef RPC_LSA_DEFAULT
  476. #define RPC_LSA_DEFAULT RPC_LED_100
  477. #endif
  478. #ifndef RPC_LSB_DEFAULT
  479. #define RPC_LSB_DEFAULT RPC_LED_FD
  480. #endif
  481. #define RPC_DEFAULT (RPC_ANEG | RPC_SPEED | RPC_DPLX)
  482. /* Bank 0 0x0C is reserved */
  483. // Bank Select Register
  484. /* All Banks */
  485. #define BSR_REG 0x000E
  486. // Configuration Reg
  487. /* BANK 1 */
  488. #define CONFIG_REG(lp) SMC_REG(lp, 0x0000, 1)
  489. #define CONFIG_EXT_PHY 0x0200 // 1=external MII, 0=internal Phy
  490. #define CONFIG_GPCNTRL 0x0400 // Inverse value drives pin nCNTRL
  491. #define CONFIG_NO_WAIT 0x1000 // When 1 no extra wait states on ISA bus
  492. #define CONFIG_EPH_POWER_EN 0x8000 // When 0 EPH is placed into low power mode.
  493. // Default is powered-up, Internal Phy, Wait States, and pin nCNTRL=low
  494. #define CONFIG_DEFAULT (CONFIG_EPH_POWER_EN)
  495. // Base Address Register
  496. /* BANK 1 */
  497. #define BASE_REG(lp) SMC_REG(lp, 0x0002, 1)
  498. // Individual Address Registers
  499. /* BANK 1 */
  500. #define ADDR0_REG(lp) SMC_REG(lp, 0x0004, 1)
  501. #define ADDR1_REG(lp) SMC_REG(lp, 0x0006, 1)
  502. #define ADDR2_REG(lp) SMC_REG(lp, 0x0008, 1)
  503. // General Purpose Register
  504. /* BANK 1 */
  505. #define GP_REG(lp) SMC_REG(lp, 0x000A, 1)
  506. // Control Register
  507. /* BANK 1 */
  508. #define CTL_REG(lp) SMC_REG(lp, 0x000C, 1)
  509. #define CTL_RCV_BAD 0x4000 // When 1 bad CRC packets are received
  510. #define CTL_AUTO_RELEASE 0x0800 // When 1 tx pages are released automatically
  511. #define CTL_LE_ENABLE 0x0080 // When 1 enables Link Error interrupt
  512. #define CTL_CR_ENABLE 0x0040 // When 1 enables Counter Rollover interrupt
  513. #define CTL_TE_ENABLE 0x0020 // When 1 enables Transmit Error interrupt
  514. #define CTL_EEPROM_SELECT 0x0004 // Controls EEPROM reload & store
  515. #define CTL_RELOAD 0x0002 // When set reads EEPROM into registers
  516. #define CTL_STORE 0x0001 // When set stores registers into EEPROM
  517. // MMU Command Register
  518. /* BANK 2 */
  519. #define MMU_CMD_REG(lp) SMC_REG(lp, 0x0000, 2)
  520. #define MC_BUSY 1 // When 1 the last release has not completed
  521. #define MC_NOP (0<<5) // No Op
  522. #define MC_ALLOC (1<<5) // OR with number of 256 byte packets
  523. #define MC_RESET (2<<5) // Reset MMU to initial state
  524. #define MC_REMOVE (3<<5) // Remove the current rx packet
  525. #define MC_RELEASE (4<<5) // Remove and release the current rx packet
  526. #define MC_FREEPKT (5<<5) // Release packet in PNR register
  527. #define MC_ENQUEUE (6<<5) // Enqueue the packet for transmit
  528. #define MC_RSTTXFIFO (7<<5) // Reset the TX FIFOs
  529. // Packet Number Register
  530. /* BANK 2 */
  531. #define PN_REG(lp) SMC_REG(lp, 0x0002, 2)
  532. // Allocation Result Register
  533. /* BANK 2 */
  534. #define AR_REG(lp) SMC_REG(lp, 0x0003, 2)
  535. #define AR_FAILED 0x80 // Alocation Failed
  536. // TX FIFO Ports Register
  537. /* BANK 2 */
  538. #define TXFIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  539. #define TXFIFO_TEMPTY 0x80 // TX FIFO Empty
  540. // RX FIFO Ports Register
  541. /* BANK 2 */
  542. #define RXFIFO_REG(lp) SMC_REG(lp, 0x0005, 2)
  543. #define RXFIFO_REMPTY 0x80 // RX FIFO Empty
  544. #define FIFO_REG(lp) SMC_REG(lp, 0x0004, 2)
  545. // Pointer Register
  546. /* BANK 2 */
  547. #define PTR_REG(lp) SMC_REG(lp, 0x0006, 2)
  548. #define PTR_RCV 0x8000 // 1=Receive area, 0=Transmit area
  549. #define PTR_AUTOINC 0x4000 // Auto increment the pointer on each access
  550. #define PTR_READ 0x2000 // When 1 the operation is a read
  551. // Data Register
  552. /* BANK 2 */
  553. #define DATA_REG(lp) SMC_REG(lp, 0x0008, 2)
  554. // Interrupt Status/Acknowledge Register
  555. /* BANK 2 */
  556. #define INT_REG(lp) SMC_REG(lp, 0x000C, 2)
  557. // Interrupt Mask Register
  558. /* BANK 2 */
  559. #define IM_REG(lp) SMC_REG(lp, 0x000D, 2)
  560. #define IM_MDINT 0x80 // PHY MI Register 18 Interrupt
  561. #define IM_ERCV_INT 0x40 // Early Receive Interrupt
  562. #define IM_EPH_INT 0x20 // Set by Ethernet Protocol Handler section
  563. #define IM_RX_OVRN_INT 0x10 // Set by Receiver Overruns
  564. #define IM_ALLOC_INT 0x08 // Set when allocation request is completed
  565. #define IM_TX_EMPTY_INT 0x04 // Set if the TX FIFO goes empty
  566. #define IM_TX_INT 0x02 // Transmit Interrupt
  567. #define IM_RCV_INT 0x01 // Receive Interrupt
  568. // Multicast Table Registers
  569. /* BANK 3 */
  570. #define MCAST_REG1(lp) SMC_REG(lp, 0x0000, 3)
  571. #define MCAST_REG2(lp) SMC_REG(lp, 0x0002, 3)
  572. #define MCAST_REG3(lp) SMC_REG(lp, 0x0004, 3)
  573. #define MCAST_REG4(lp) SMC_REG(lp, 0x0006, 3)
  574. // Management Interface Register (MII)
  575. /* BANK 3 */
  576. #define MII_REG(lp) SMC_REG(lp, 0x0008, 3)
  577. #define MII_MSK_CRS100 0x4000 // Disables CRS100 detection during tx half dup
  578. #define MII_MDOE 0x0008 // MII Output Enable
  579. #define MII_MCLK 0x0004 // MII Clock, pin MDCLK
  580. #define MII_MDI 0x0002 // MII Input, pin MDI
  581. #define MII_MDO 0x0001 // MII Output, pin MDO
  582. // Revision Register
  583. /* BANK 3 */
  584. /* ( hi: chip id low: rev # ) */
  585. #define REV_REG(lp) SMC_REG(lp, 0x000A, 3)
  586. // Early RCV Register
  587. /* BANK 3 */
  588. /* this is NOT on SMC9192 */
  589. #define ERCV_REG(lp) SMC_REG(lp, 0x000C, 3)
  590. #define ERCV_RCV_DISCRD 0x0080 // When 1 discards a packet being received
  591. #define ERCV_THRESHOLD 0x001F // ERCV Threshold Mask
  592. // External Register
  593. /* BANK 7 */
  594. #define EXT_REG(lp) SMC_REG(lp, 0x0000, 7)
  595. #define CHIP_9192 3
  596. #define CHIP_9194 4
  597. #define CHIP_9195 5
  598. #define CHIP_9196 6
  599. #define CHIP_91100 7
  600. #define CHIP_91100FD 8
  601. #define CHIP_91111FD 9
  602. static const char * chip_ids[ 16 ] = {
  603. NULL, NULL, NULL,
  604. /* 3 */ "SMC91C90/91C92",
  605. /* 4 */ "SMC91C94",
  606. /* 5 */ "SMC91C95",
  607. /* 6 */ "SMC91C96",
  608. /* 7 */ "SMC91C100",
  609. /* 8 */ "SMC91C100FD",
  610. /* 9 */ "SMC91C11xFD",
  611. NULL, NULL, NULL,
  612. NULL, NULL, NULL};
  613. /*
  614. . Receive status bits
  615. */
  616. #define RS_ALGNERR 0x8000
  617. #define RS_BRODCAST 0x4000
  618. #define RS_BADCRC 0x2000
  619. #define RS_ODDFRAME 0x1000
  620. #define RS_TOOLONG 0x0800
  621. #define RS_TOOSHORT 0x0400
  622. #define RS_MULTICAST 0x0001
  623. #define RS_ERRORS (RS_ALGNERR | RS_BADCRC | RS_TOOLONG | RS_TOOSHORT)
  624. /*
  625. * PHY IDs
  626. * LAN83C183 == LAN91C111 Internal PHY
  627. */
  628. #define PHY_LAN83C183 0x0016f840
  629. #define PHY_LAN83C180 0x02821c50
  630. /*
  631. * PHY Register Addresses (LAN91C111 Internal PHY)
  632. *
  633. * Generic PHY registers can be found in <linux/mii.h>
  634. *
  635. * These phy registers are specific to our on-board phy.
  636. */
  637. // PHY Configuration Register 1
  638. #define PHY_CFG1_REG 0x10
  639. #define PHY_CFG1_LNKDIS 0x8000 // 1=Rx Link Detect Function disabled
  640. #define PHY_CFG1_XMTDIS 0x4000 // 1=TP Transmitter Disabled
  641. #define PHY_CFG1_XMTPDN 0x2000 // 1=TP Transmitter Powered Down
  642. #define PHY_CFG1_BYPSCR 0x0400 // 1=Bypass scrambler/descrambler
  643. #define PHY_CFG1_UNSCDS 0x0200 // 1=Unscramble Idle Reception Disable
  644. #define PHY_CFG1_EQLZR 0x0100 // 1=Rx Equalizer Disabled
  645. #define PHY_CFG1_CABLE 0x0080 // 1=STP(150ohm), 0=UTP(100ohm)
  646. #define PHY_CFG1_RLVL0 0x0040 // 1=Rx Squelch level reduced by 4.5db
  647. #define PHY_CFG1_TLVL_SHIFT 2 // Transmit Output Level Adjust
  648. #define PHY_CFG1_TLVL_MASK 0x003C
  649. #define PHY_CFG1_TRF_MASK 0x0003 // Transmitter Rise/Fall time
  650. // PHY Configuration Register 2
  651. #define PHY_CFG2_REG 0x11
  652. #define PHY_CFG2_APOLDIS 0x0020 // 1=Auto Polarity Correction disabled
  653. #define PHY_CFG2_JABDIS 0x0010 // 1=Jabber disabled
  654. #define PHY_CFG2_MREG 0x0008 // 1=Multiple register access (MII mgt)
  655. #define PHY_CFG2_INTMDIO 0x0004 // 1=Interrupt signaled with MDIO pulseo
  656. // PHY Status Output (and Interrupt status) Register
  657. #define PHY_INT_REG 0x12 // Status Output (Interrupt Status)
  658. #define PHY_INT_INT 0x8000 // 1=bits have changed since last read
  659. #define PHY_INT_LNKFAIL 0x4000 // 1=Link Not detected
  660. #define PHY_INT_LOSSSYNC 0x2000 // 1=Descrambler has lost sync
  661. #define PHY_INT_CWRD 0x1000 // 1=Invalid 4B5B code detected on rx
  662. #define PHY_INT_SSD 0x0800 // 1=No Start Of Stream detected on rx
  663. #define PHY_INT_ESD 0x0400 // 1=No End Of Stream detected on rx
  664. #define PHY_INT_RPOL 0x0200 // 1=Reverse Polarity detected
  665. #define PHY_INT_JAB 0x0100 // 1=Jabber detected
  666. #define PHY_INT_SPDDET 0x0080 // 1=100Base-TX mode, 0=10Base-T mode
  667. #define PHY_INT_DPLXDET 0x0040 // 1=Device in Full Duplex
  668. // PHY Interrupt/Status Mask Register
  669. #define PHY_MASK_REG 0x13 // Interrupt Mask
  670. // Uses the same bit definitions as PHY_INT_REG
  671. /*
  672. * SMC91C96 ethernet config and status registers.
  673. * These are in the "attribute" space.
  674. */
  675. #define ECOR 0x8000
  676. #define ECOR_RESET 0x80
  677. #define ECOR_LEVEL_IRQ 0x40
  678. #define ECOR_WR_ATTRIB 0x04
  679. #define ECOR_ENABLE 0x01
  680. #define ECSR 0x8002
  681. #define ECSR_IOIS8 0x20
  682. #define ECSR_PWRDWN 0x04
  683. #define ECSR_INT 0x02
  684. #define ATTRIB_SIZE ((64*1024) << SMC_IO_SHIFT)
  685. /*
  686. * Macros to abstract register access according to the data bus
  687. * capabilities. Please use those and not the in/out primitives.
  688. * Note: the following macros do *not* select the bank -- this must
  689. * be done separately as needed in the main code. The SMC_REG() macro
  690. * only uses the bank argument for debugging purposes (when enabled).
  691. *
  692. * Note: despite inline functions being safer, everything leading to this
  693. * should preferably be macros to let BUG() display the line number in
  694. * the core source code since we're interested in the top call site
  695. * not in any inline function location.
  696. */
  697. #if SMC_DEBUG > 0
  698. #define SMC_REG(lp, reg, bank) \
  699. ({ \
  700. int __b = SMC_CURRENT_BANK(lp); \
  701. if (unlikely((__b & ~0xf0) != (0x3300 | bank))) { \
  702. pr_err("%s: bank reg screwed (0x%04x)\n", \
  703. CARDNAME, __b); \
  704. BUG(); \
  705. } \
  706. reg<<SMC_IO_SHIFT; \
  707. })
  708. #else
  709. #define SMC_REG(lp, reg, bank) (reg<<SMC_IO_SHIFT)
  710. #endif
  711. /*
  712. * Hack Alert: Some setups just can't write 8 or 16 bits reliably when not
  713. * aligned to a 32 bit boundary. I tell you that does exist!
  714. * Fortunately the affected register accesses can be easily worked around
  715. * since we can write zeroes to the preceding 16 bits without adverse
  716. * effects and use a 32-bit access.
  717. *
  718. * Enforce it on any 32-bit capable setup for now.
  719. */
  720. #define SMC_MUST_ALIGN_WRITE(lp) SMC_32BIT(lp)
  721. #define SMC_GET_PN(lp) \
  722. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, PN_REG(lp))) \
  723. : (SMC_inw(ioaddr, PN_REG(lp)) & 0xFF))
  724. #define SMC_SET_PN(lp, x) \
  725. do { \
  726. if (SMC_MUST_ALIGN_WRITE(lp)) \
  727. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 0, 2)); \
  728. else if (SMC_8BIT(lp)) \
  729. SMC_outb(x, ioaddr, PN_REG(lp)); \
  730. else \
  731. SMC_outw(lp, x, ioaddr, PN_REG(lp)); \
  732. } while (0)
  733. #define SMC_GET_AR(lp) \
  734. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, AR_REG(lp))) \
  735. : (SMC_inw(ioaddr, PN_REG(lp)) >> 8))
  736. #define SMC_GET_TXFIFO(lp) \
  737. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, TXFIFO_REG(lp))) \
  738. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) & 0xFF))
  739. #define SMC_GET_RXFIFO(lp) \
  740. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, RXFIFO_REG(lp))) \
  741. : (SMC_inw(ioaddr, TXFIFO_REG(lp)) >> 8))
  742. #define SMC_GET_INT(lp) \
  743. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, INT_REG(lp))) \
  744. : (SMC_inw(ioaddr, INT_REG(lp)) & 0xFF))
  745. #define SMC_ACK_INT(lp, x) \
  746. do { \
  747. if (SMC_8BIT(lp)) \
  748. SMC_outb(x, ioaddr, INT_REG(lp)); \
  749. else { \
  750. unsigned long __flags; \
  751. int __mask; \
  752. local_irq_save(__flags); \
  753. __mask = SMC_inw(ioaddr, INT_REG(lp)) & ~0xff; \
  754. SMC_outw(lp, __mask | (x), ioaddr, INT_REG(lp)); \
  755. local_irq_restore(__flags); \
  756. } \
  757. } while (0)
  758. #define SMC_GET_INT_MASK(lp) \
  759. (SMC_8BIT(lp) ? (SMC_inb(ioaddr, IM_REG(lp))) \
  760. : (SMC_inw(ioaddr, INT_REG(lp)) >> 8))
  761. #define SMC_SET_INT_MASK(lp, x) \
  762. do { \
  763. if (SMC_8BIT(lp)) \
  764. SMC_outb(x, ioaddr, IM_REG(lp)); \
  765. else \
  766. SMC_outw(lp, (x) << 8, ioaddr, INT_REG(lp)); \
  767. } while (0)
  768. #define SMC_CURRENT_BANK(lp) SMC_inw(ioaddr, BANK_SELECT)
  769. #define SMC_SELECT_BANK(lp, x) \
  770. do { \
  771. if (SMC_MUST_ALIGN_WRITE(lp)) \
  772. SMC_outl((x)<<16, ioaddr, 12<<SMC_IO_SHIFT); \
  773. else \
  774. SMC_outw(lp, x, ioaddr, BANK_SELECT); \
  775. } while (0)
  776. #define SMC_GET_BASE(lp) SMC_inw(ioaddr, BASE_REG(lp))
  777. #define SMC_SET_BASE(lp, x) SMC_outw(lp, x, ioaddr, BASE_REG(lp))
  778. #define SMC_GET_CONFIG(lp) SMC_inw(ioaddr, CONFIG_REG(lp))
  779. #define SMC_SET_CONFIG(lp, x) SMC_outw(lp, x, ioaddr, CONFIG_REG(lp))
  780. #define SMC_GET_COUNTER(lp) SMC_inw(ioaddr, COUNTER_REG(lp))
  781. #define SMC_GET_CTL(lp) SMC_inw(ioaddr, CTL_REG(lp))
  782. #define SMC_SET_CTL(lp, x) SMC_outw(lp, x, ioaddr, CTL_REG(lp))
  783. #define SMC_GET_MII(lp) SMC_inw(ioaddr, MII_REG(lp))
  784. #define SMC_GET_GP(lp) SMC_inw(ioaddr, GP_REG(lp))
  785. #define SMC_SET_GP(lp, x) \
  786. do { \
  787. if (SMC_MUST_ALIGN_WRITE(lp)) \
  788. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 1)); \
  789. else \
  790. SMC_outw(lp, x, ioaddr, GP_REG(lp)); \
  791. } while (0)
  792. #define SMC_SET_MII(lp, x) SMC_outw(lp, x, ioaddr, MII_REG(lp))
  793. #define SMC_GET_MIR(lp) SMC_inw(ioaddr, MIR_REG(lp))
  794. #define SMC_SET_MIR(lp, x) SMC_outw(lp, x, ioaddr, MIR_REG(lp))
  795. #define SMC_GET_MMU_CMD(lp) SMC_inw(ioaddr, MMU_CMD_REG(lp))
  796. #define SMC_SET_MMU_CMD(lp, x) SMC_outw(lp, x, ioaddr, MMU_CMD_REG(lp))
  797. #define SMC_GET_FIFO(lp) SMC_inw(ioaddr, FIFO_REG(lp))
  798. #define SMC_GET_PTR(lp) SMC_inw(ioaddr, PTR_REG(lp))
  799. #define SMC_SET_PTR(lp, x) \
  800. do { \
  801. if (SMC_MUST_ALIGN_WRITE(lp)) \
  802. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 4, 2)); \
  803. else \
  804. SMC_outw(lp, x, ioaddr, PTR_REG(lp)); \
  805. } while (0)
  806. #define SMC_GET_EPH_STATUS(lp) SMC_inw(ioaddr, EPH_STATUS_REG(lp))
  807. #define SMC_GET_RCR(lp) SMC_inw(ioaddr, RCR_REG(lp))
  808. #define SMC_SET_RCR(lp, x) SMC_outw(lp, x, ioaddr, RCR_REG(lp))
  809. #define SMC_GET_REV(lp) SMC_inw(ioaddr, REV_REG(lp))
  810. #define SMC_GET_RPC(lp) SMC_inw(ioaddr, RPC_REG(lp))
  811. #define SMC_SET_RPC(lp, x) \
  812. do { \
  813. if (SMC_MUST_ALIGN_WRITE(lp)) \
  814. SMC_outl((x)<<16, ioaddr, SMC_REG(lp, 8, 0)); \
  815. else \
  816. SMC_outw(lp, x, ioaddr, RPC_REG(lp)); \
  817. } while (0)
  818. #define SMC_GET_TCR(lp) SMC_inw(ioaddr, TCR_REG(lp))
  819. #define SMC_SET_TCR(lp, x) SMC_outw(lp, x, ioaddr, TCR_REG(lp))
  820. #ifndef SMC_GET_MAC_ADDR
  821. #define SMC_GET_MAC_ADDR(lp, addr) \
  822. do { \
  823. unsigned int __v; \
  824. __v = SMC_inw(ioaddr, ADDR0_REG(lp)); \
  825. addr[0] = __v; addr[1] = __v >> 8; \
  826. __v = SMC_inw(ioaddr, ADDR1_REG(lp)); \
  827. addr[2] = __v; addr[3] = __v >> 8; \
  828. __v = SMC_inw(ioaddr, ADDR2_REG(lp)); \
  829. addr[4] = __v; addr[5] = __v >> 8; \
  830. } while (0)
  831. #endif
  832. #define SMC_SET_MAC_ADDR(lp, addr) \
  833. do { \
  834. SMC_outw(lp, addr[0] | (addr[1] << 8), ioaddr, ADDR0_REG(lp)); \
  835. SMC_outw(lp, addr[2] | (addr[3] << 8), ioaddr, ADDR1_REG(lp)); \
  836. SMC_outw(lp, addr[4] | (addr[5] << 8), ioaddr, ADDR2_REG(lp)); \
  837. } while (0)
  838. #define SMC_SET_MCAST(lp, x) \
  839. do { \
  840. const unsigned char *mt = (x); \
  841. SMC_outw(lp, mt[0] | (mt[1] << 8), ioaddr, MCAST_REG1(lp)); \
  842. SMC_outw(lp, mt[2] | (mt[3] << 8), ioaddr, MCAST_REG2(lp)); \
  843. SMC_outw(lp, mt[4] | (mt[5] << 8), ioaddr, MCAST_REG3(lp)); \
  844. SMC_outw(lp, mt[6] | (mt[7] << 8), ioaddr, MCAST_REG4(lp)); \
  845. } while (0)
  846. #define SMC_PUT_PKT_HDR(lp, status, length) \
  847. do { \
  848. if (SMC_32BIT(lp)) \
  849. SMC_outl((status) | (length)<<16, ioaddr, \
  850. DATA_REG(lp)); \
  851. else { \
  852. SMC_outw(lp, status, ioaddr, DATA_REG(lp)); \
  853. SMC_outw(lp, length, ioaddr, DATA_REG(lp)); \
  854. } \
  855. } while (0)
  856. #define SMC_GET_PKT_HDR(lp, status, length) \
  857. do { \
  858. if (SMC_32BIT(lp)) { \
  859. unsigned int __val = SMC_inl(ioaddr, DATA_REG(lp)); \
  860. (status) = __val & 0xffff; \
  861. (length) = __val >> 16; \
  862. } else { \
  863. (status) = SMC_inw(ioaddr, DATA_REG(lp)); \
  864. (length) = SMC_inw(ioaddr, DATA_REG(lp)); \
  865. } \
  866. } while (0)
  867. #define SMC_PUSH_DATA(lp, p, l) \
  868. do { \
  869. if (SMC_32BIT(lp)) { \
  870. void *__ptr = (p); \
  871. int __len = (l); \
  872. void __iomem *__ioaddr = ioaddr; \
  873. if (__len >= 2 && (unsigned long)__ptr & 2) { \
  874. __len -= 2; \
  875. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  876. __ptr += 2; \
  877. } \
  878. if (SMC_CAN_USE_DATACS && lp->datacs) \
  879. __ioaddr = lp->datacs; \
  880. SMC_outsl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  881. if (__len & 2) { \
  882. __ptr += (__len & ~3); \
  883. SMC_outsw(ioaddr, DATA_REG(lp), __ptr, 1); \
  884. } \
  885. } else if (SMC_16BIT(lp)) \
  886. SMC_outsw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  887. else if (SMC_8BIT(lp)) \
  888. SMC_outsb(ioaddr, DATA_REG(lp), p, l); \
  889. } while (0)
  890. #define SMC_PULL_DATA(lp, p, l) \
  891. do { \
  892. if (SMC_32BIT(lp)) { \
  893. void *__ptr = (p); \
  894. int __len = (l); \
  895. void __iomem *__ioaddr = ioaddr; \
  896. if ((unsigned long)__ptr & 2) { \
  897. /* \
  898. * We want 32bit alignment here. \
  899. * Since some buses perform a full \
  900. * 32bit fetch even for 16bit data \
  901. * we can't use SMC_inw() here. \
  902. * Back both source (on-chip) and \
  903. * destination pointers of 2 bytes. \
  904. * This is possible since the call to \
  905. * SMC_GET_PKT_HDR() already advanced \
  906. * the source pointer of 4 bytes, and \
  907. * the skb_reserve(skb, 2) advanced \
  908. * the destination pointer of 2 bytes. \
  909. */ \
  910. __ptr -= 2; \
  911. __len += 2; \
  912. SMC_SET_PTR(lp, \
  913. 2|PTR_READ|PTR_RCV|PTR_AUTOINC); \
  914. } \
  915. if (SMC_CAN_USE_DATACS && lp->datacs) \
  916. __ioaddr = lp->datacs; \
  917. __len += 2; \
  918. SMC_insl(__ioaddr, DATA_REG(lp), __ptr, __len>>2); \
  919. } else if (SMC_16BIT(lp)) \
  920. SMC_insw(ioaddr, DATA_REG(lp), p, (l) >> 1); \
  921. else if (SMC_8BIT(lp)) \
  922. SMC_insb(ioaddr, DATA_REG(lp), p, l); \
  923. } while (0)
  924. #endif /* _SMC91X_H_ */