lpc_eth.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565
  1. /*
  2. * drivers/net/ethernet/nxp/lpc_eth.c
  3. *
  4. * Author: Kevin Wells <kevin.wells@nxp.com>
  5. *
  6. * Copyright (C) 2010 NXP Semiconductors
  7. * Copyright (C) 2012 Roland Stigge <stigge@antcom.de>
  8. *
  9. * This program is free software; you can redistribute it and/or modify
  10. * it under the terms of the GNU General Public License as published by
  11. * the Free Software Foundation; either version 2 of the License, or
  12. * (at your option) any later version.
  13. *
  14. * This program is distributed in the hope that it will be useful,
  15. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  16. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  17. * GNU General Public License for more details.
  18. */
  19. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  20. #include <linux/module.h>
  21. #include <linux/kernel.h>
  22. #include <linux/sched.h>
  23. #include <linux/slab.h>
  24. #include <linux/delay.h>
  25. #include <linux/interrupt.h>
  26. #include <linux/errno.h>
  27. #include <linux/ioport.h>
  28. #include <linux/crc32.h>
  29. #include <linux/platform_device.h>
  30. #include <linux/spinlock.h>
  31. #include <linux/ethtool.h>
  32. #include <linux/mii.h>
  33. #include <linux/clk.h>
  34. #include <linux/workqueue.h>
  35. #include <linux/netdevice.h>
  36. #include <linux/etherdevice.h>
  37. #include <linux/skbuff.h>
  38. #include <linux/phy.h>
  39. #include <linux/dma-mapping.h>
  40. #include <linux/of.h>
  41. #include <linux/of_net.h>
  42. #include <linux/types.h>
  43. #include <linux/io.h>
  44. #include <mach/board.h>
  45. #include <mach/platform.h>
  46. #include <mach/hardware.h>
  47. #define MODNAME "lpc-eth"
  48. #define DRV_VERSION "1.00"
  49. #define ENET_MAXF_SIZE 1536
  50. #define ENET_RX_DESC 48
  51. #define ENET_TX_DESC 16
  52. #define NAPI_WEIGHT 16
  53. /*
  54. * Ethernet MAC controller Register offsets
  55. */
  56. #define LPC_ENET_MAC1(x) (x + 0x000)
  57. #define LPC_ENET_MAC2(x) (x + 0x004)
  58. #define LPC_ENET_IPGT(x) (x + 0x008)
  59. #define LPC_ENET_IPGR(x) (x + 0x00C)
  60. #define LPC_ENET_CLRT(x) (x + 0x010)
  61. #define LPC_ENET_MAXF(x) (x + 0x014)
  62. #define LPC_ENET_SUPP(x) (x + 0x018)
  63. #define LPC_ENET_TEST(x) (x + 0x01C)
  64. #define LPC_ENET_MCFG(x) (x + 0x020)
  65. #define LPC_ENET_MCMD(x) (x + 0x024)
  66. #define LPC_ENET_MADR(x) (x + 0x028)
  67. #define LPC_ENET_MWTD(x) (x + 0x02C)
  68. #define LPC_ENET_MRDD(x) (x + 0x030)
  69. #define LPC_ENET_MIND(x) (x + 0x034)
  70. #define LPC_ENET_SA0(x) (x + 0x040)
  71. #define LPC_ENET_SA1(x) (x + 0x044)
  72. #define LPC_ENET_SA2(x) (x + 0x048)
  73. #define LPC_ENET_COMMAND(x) (x + 0x100)
  74. #define LPC_ENET_STATUS(x) (x + 0x104)
  75. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  76. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  77. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  78. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  79. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  80. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  81. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  82. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  83. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  84. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  85. #define LPC_ENET_TSV0(x) (x + 0x158)
  86. #define LPC_ENET_TSV1(x) (x + 0x15C)
  87. #define LPC_ENET_RSV(x) (x + 0x160)
  88. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  89. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  90. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  91. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  92. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  93. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  94. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  95. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  96. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  97. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  98. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  99. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  100. /*
  101. * mac1 register definitions
  102. */
  103. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  104. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  105. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  106. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  107. #define LPC_MAC1_LOOPBACK (1 << 4)
  108. #define LPC_MAC1_RESET_TX (1 << 8)
  109. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  110. #define LPC_MAC1_RESET_RX (1 << 10)
  111. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  112. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  113. #define LPC_MAC1_SOFT_RESET (1 << 15)
  114. /*
  115. * mac2 register definitions
  116. */
  117. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  118. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  119. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  120. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  121. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  122. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  123. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  124. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  125. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  126. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  127. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  128. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  129. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  130. /*
  131. * ipgt register definitions
  132. */
  133. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  134. /*
  135. * ipgr register definitions
  136. */
  137. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  138. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  139. /*
  140. * clrt register definitions
  141. */
  142. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  143. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  144. /*
  145. * maxf register definitions
  146. */
  147. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  148. /*
  149. * supp register definitions
  150. */
  151. #define LPC_SUPP_SPEED (1 << 8)
  152. #define LPC_SUPP_RESET_RMII (1 << 11)
  153. /*
  154. * test register definitions
  155. */
  156. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  157. #define LPC_TEST_PAUSE (1 << 1)
  158. #define LPC_TEST_BACKPRESSURE (1 << 2)
  159. /*
  160. * mcfg register definitions
  161. */
  162. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  163. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  164. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  165. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  166. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  167. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  168. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  169. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  170. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  171. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  172. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  173. /*
  174. * mcmd register definitions
  175. */
  176. #define LPC_MCMD_READ (1 << 0)
  177. #define LPC_MCMD_SCAN (1 << 1)
  178. /*
  179. * madr register definitions
  180. */
  181. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  182. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  183. /*
  184. * mwtd register definitions
  185. */
  186. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  187. /*
  188. * mrdd register definitions
  189. */
  190. #define LPC_MRDD_READ_MASK 0xFFFF
  191. /*
  192. * mind register definitions
  193. */
  194. #define LPC_MIND_BUSY (1 << 0)
  195. #define LPC_MIND_SCANNING (1 << 1)
  196. #define LPC_MIND_NOT_VALID (1 << 2)
  197. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  198. /*
  199. * command register definitions
  200. */
  201. #define LPC_COMMAND_RXENABLE (1 << 0)
  202. #define LPC_COMMAND_TXENABLE (1 << 1)
  203. #define LPC_COMMAND_REG_RESET (1 << 3)
  204. #define LPC_COMMAND_TXRESET (1 << 4)
  205. #define LPC_COMMAND_RXRESET (1 << 5)
  206. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  207. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  208. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  209. #define LPC_COMMAND_RMII (1 << 9)
  210. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  211. /*
  212. * status register definitions
  213. */
  214. #define LPC_STATUS_RXACTIVE (1 << 0)
  215. #define LPC_STATUS_TXACTIVE (1 << 1)
  216. /*
  217. * tsv0 register definitions
  218. */
  219. #define LPC_TSV0_CRC_ERROR (1 << 0)
  220. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  221. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  222. #define LPC_TSV0_DONE (1 << 3)
  223. #define LPC_TSV0_MULTICAST (1 << 4)
  224. #define LPC_TSV0_BROADCAST (1 << 5)
  225. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  226. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  227. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  228. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  229. #define LPC_TSV0_GIANT (1 << 10)
  230. #define LPC_TSV0_UNDERRUN (1 << 11)
  231. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  232. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  233. #define LPC_TSV0_PAUSE (1 << 29)
  234. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  235. #define LPC_TSV0_VLAN (1 << 31)
  236. /*
  237. * tsv1 register definitions
  238. */
  239. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  240. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  241. /*
  242. * rsv register definitions
  243. */
  244. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  245. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  246. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  247. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  248. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  249. #define LPC_RSV_CRC_ERROR (1 << 20)
  250. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  251. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  252. #define LPC_RSV_RECEIVE_OK (1 << 23)
  253. #define LPC_RSV_MULTICAST (1 << 24)
  254. #define LPC_RSV_BROADCAST (1 << 25)
  255. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  256. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  257. #define LPC_RSV_PAUSE (1 << 28)
  258. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  259. #define LPC_RSV_VLAN (1 << 30)
  260. /*
  261. * flowcontrolcounter register definitions
  262. */
  263. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  264. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  265. /*
  266. * flowcontrolstatus register definitions
  267. */
  268. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  269. /*
  270. * rxfliterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  271. * register definitions
  272. */
  273. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  274. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  275. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  276. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  277. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  278. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  279. /*
  280. * rxfliterctrl register definitions
  281. */
  282. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  283. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  284. /*
  285. * rxfilterwolstatus/rxfilterwolclear register definitions
  286. */
  287. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  288. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  289. /*
  290. * intstatus, intenable, intclear, and Intset shared register
  291. * definitions
  292. */
  293. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  294. #define LPC_MACINT_RXERRORONINT (1 << 1)
  295. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  296. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  297. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  298. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  299. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  300. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  301. #define LPC_MACINT_SOFTINTEN (1 << 12)
  302. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  303. /*
  304. * powerdown register definitions
  305. */
  306. #define LPC_POWERDOWN_MACAHB (1 << 31)
  307. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  308. {
  309. if (dev && dev->of_node) {
  310. const char *mode = of_get_property(dev->of_node,
  311. "phy-mode", NULL);
  312. if (mode && !strcmp(mode, "mii"))
  313. return PHY_INTERFACE_MODE_MII;
  314. }
  315. return PHY_INTERFACE_MODE_RMII;
  316. }
  317. static bool use_iram_for_net(struct device *dev)
  318. {
  319. if (dev && dev->of_node)
  320. return of_property_read_bool(dev->of_node, "use-iram");
  321. return false;
  322. }
  323. /* Receive Status information word */
  324. #define RXSTATUS_SIZE 0x000007FF
  325. #define RXSTATUS_CONTROL (1 << 18)
  326. #define RXSTATUS_VLAN (1 << 19)
  327. #define RXSTATUS_FILTER (1 << 20)
  328. #define RXSTATUS_MULTICAST (1 << 21)
  329. #define RXSTATUS_BROADCAST (1 << 22)
  330. #define RXSTATUS_CRC (1 << 23)
  331. #define RXSTATUS_SYMBOL (1 << 24)
  332. #define RXSTATUS_LENGTH (1 << 25)
  333. #define RXSTATUS_RANGE (1 << 26)
  334. #define RXSTATUS_ALIGN (1 << 27)
  335. #define RXSTATUS_OVERRUN (1 << 28)
  336. #define RXSTATUS_NODESC (1 << 29)
  337. #define RXSTATUS_LAST (1 << 30)
  338. #define RXSTATUS_ERROR (1 << 31)
  339. #define RXSTATUS_STATUS_ERROR \
  340. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  341. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  342. /* Receive Descriptor control word */
  343. #define RXDESC_CONTROL_SIZE 0x000007FF
  344. #define RXDESC_CONTROL_INT (1 << 31)
  345. /* Transmit Status information word */
  346. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  347. #define TXSTATUS_DEFER (1 << 25)
  348. #define TXSTATUS_EXCESSDEFER (1 << 26)
  349. #define TXSTATUS_EXCESSCOLL (1 << 27)
  350. #define TXSTATUS_LATECOLL (1 << 28)
  351. #define TXSTATUS_UNDERRUN (1 << 29)
  352. #define TXSTATUS_NODESC (1 << 30)
  353. #define TXSTATUS_ERROR (1 << 31)
  354. /* Transmit Descriptor control word */
  355. #define TXDESC_CONTROL_SIZE 0x000007FF
  356. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  357. #define TXDESC_CONTROL_HUGE (1 << 27)
  358. #define TXDESC_CONTROL_PAD (1 << 28)
  359. #define TXDESC_CONTROL_CRC (1 << 29)
  360. #define TXDESC_CONTROL_LAST (1 << 30)
  361. #define TXDESC_CONTROL_INT (1 << 31)
  362. /*
  363. * Structure of a TX/RX descriptors and RX status
  364. */
  365. struct txrx_desc_t {
  366. __le32 packet;
  367. __le32 control;
  368. };
  369. struct rx_status_t {
  370. __le32 statusinfo;
  371. __le32 statushashcrc;
  372. };
  373. /*
  374. * Device driver data structure
  375. */
  376. struct netdata_local {
  377. struct platform_device *pdev;
  378. struct net_device *ndev;
  379. spinlock_t lock;
  380. void __iomem *net_base;
  381. u32 msg_enable;
  382. unsigned int skblen[ENET_TX_DESC];
  383. unsigned int last_tx_idx;
  384. unsigned int num_used_tx_buffs;
  385. struct mii_bus *mii_bus;
  386. struct clk *clk;
  387. dma_addr_t dma_buff_base_p;
  388. void *dma_buff_base_v;
  389. size_t dma_buff_size;
  390. struct txrx_desc_t *tx_desc_v;
  391. u32 *tx_stat_v;
  392. void *tx_buff_v;
  393. struct txrx_desc_t *rx_desc_v;
  394. struct rx_status_t *rx_stat_v;
  395. void *rx_buff_v;
  396. int link;
  397. int speed;
  398. int duplex;
  399. struct napi_struct napi;
  400. };
  401. /*
  402. * MAC support functions
  403. */
  404. static void __lpc_set_mac(struct netdata_local *pldat, u8 *mac)
  405. {
  406. u32 tmp;
  407. /* Set station address */
  408. tmp = mac[0] | ((u32)mac[1] << 8);
  409. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  410. tmp = mac[2] | ((u32)mac[3] << 8);
  411. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  412. tmp = mac[4] | ((u32)mac[5] << 8);
  413. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  414. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  415. }
  416. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  417. {
  418. u32 tmp;
  419. /* Get station address */
  420. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  421. mac[0] = tmp & 0xFF;
  422. mac[1] = tmp >> 8;
  423. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  424. mac[2] = tmp & 0xFF;
  425. mac[3] = tmp >> 8;
  426. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  427. mac[4] = tmp & 0xFF;
  428. mac[5] = tmp >> 8;
  429. }
  430. static void __lpc_params_setup(struct netdata_local *pldat)
  431. {
  432. u32 tmp;
  433. if (pldat->duplex == DUPLEX_FULL) {
  434. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  435. tmp |= LPC_MAC2_FULL_DUPLEX;
  436. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  437. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  438. tmp |= LPC_COMMAND_FULLDUPLEX;
  439. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  440. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  441. } else {
  442. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  443. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  444. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  445. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  446. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  447. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  448. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  449. }
  450. if (pldat->speed == SPEED_100)
  451. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  452. else
  453. writel(0, LPC_ENET_SUPP(pldat->net_base));
  454. }
  455. static void __lpc_eth_reset(struct netdata_local *pldat)
  456. {
  457. /* Reset all MAC logic */
  458. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  459. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  460. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  461. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  462. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  463. }
  464. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  465. {
  466. /* Reset MII management hardware */
  467. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  468. /* Setup MII clock to slowest rate with a /28 divider */
  469. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  470. LPC_ENET_MCFG(pldat->net_base));
  471. return 0;
  472. }
  473. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  474. {
  475. phys_addr_t phaddr;
  476. phaddr = addr - pldat->dma_buff_base_v;
  477. phaddr += pldat->dma_buff_base_p;
  478. return phaddr;
  479. }
  480. static void lpc_eth_enable_int(void __iomem *regbase)
  481. {
  482. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  483. LPC_ENET_INTENABLE(regbase));
  484. }
  485. static void lpc_eth_disable_int(void __iomem *regbase)
  486. {
  487. writel(0, LPC_ENET_INTENABLE(regbase));
  488. }
  489. /* Setup TX/RX descriptors */
  490. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  491. {
  492. u32 *ptxstat;
  493. void *tbuff;
  494. int i;
  495. struct txrx_desc_t *ptxrxdesc;
  496. struct rx_status_t *prxstat;
  497. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  498. /* Setup TX descriptors, status, and buffers */
  499. pldat->tx_desc_v = tbuff;
  500. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  501. pldat->tx_stat_v = tbuff;
  502. tbuff += sizeof(u32) * ENET_TX_DESC;
  503. tbuff = PTR_ALIGN(tbuff, 16);
  504. pldat->tx_buff_v = tbuff;
  505. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  506. /* Setup RX descriptors, status, and buffers */
  507. pldat->rx_desc_v = tbuff;
  508. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  509. tbuff = PTR_ALIGN(tbuff, 16);
  510. pldat->rx_stat_v = tbuff;
  511. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  512. tbuff = PTR_ALIGN(tbuff, 16);
  513. pldat->rx_buff_v = tbuff;
  514. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  515. /* Map the TX descriptors to the TX buffers in hardware */
  516. for (i = 0; i < ENET_TX_DESC; i++) {
  517. ptxstat = &pldat->tx_stat_v[i];
  518. ptxrxdesc = &pldat->tx_desc_v[i];
  519. ptxrxdesc->packet = __va_to_pa(
  520. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  521. ptxrxdesc->control = 0;
  522. *ptxstat = 0;
  523. }
  524. /* Map the RX descriptors to the RX buffers in hardware */
  525. for (i = 0; i < ENET_RX_DESC; i++) {
  526. prxstat = &pldat->rx_stat_v[i];
  527. ptxrxdesc = &pldat->rx_desc_v[i];
  528. ptxrxdesc->packet = __va_to_pa(
  529. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  530. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  531. prxstat->statusinfo = 0;
  532. prxstat->statushashcrc = 0;
  533. }
  534. /* Setup base addresses in hardware to point to buffers and
  535. * descriptors
  536. */
  537. writel((ENET_TX_DESC - 1),
  538. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  539. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  540. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  541. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  542. LPC_ENET_TXSTATUS(pldat->net_base));
  543. writel((ENET_RX_DESC - 1),
  544. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  545. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  546. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  547. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  548. LPC_ENET_RXSTATUS(pldat->net_base));
  549. }
  550. static void __lpc_eth_init(struct netdata_local *pldat)
  551. {
  552. u32 tmp;
  553. /* Disable controller and reset */
  554. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  555. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  556. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  557. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  558. tmp &= ~LPC_MAC1_RECV_ENABLE;
  559. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  560. /* Initial MAC setup */
  561. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  562. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  563. LPC_ENET_MAC2(pldat->net_base));
  564. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  565. /* Collision window, gap */
  566. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  567. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  568. LPC_ENET_CLRT(pldat->net_base));
  569. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  570. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  571. writel(LPC_COMMAND_PASSRUNTFRAME,
  572. LPC_ENET_COMMAND(pldat->net_base));
  573. else {
  574. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  575. LPC_ENET_COMMAND(pldat->net_base));
  576. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  577. }
  578. __lpc_params_setup(pldat);
  579. /* Setup TX and RX descriptors */
  580. __lpc_txrx_desc_setup(pldat);
  581. /* Setup packet filtering */
  582. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  583. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  584. /* Get the next TX buffer output index */
  585. pldat->num_used_tx_buffs = 0;
  586. pldat->last_tx_idx =
  587. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  588. /* Clear and enable interrupts */
  589. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  590. smp_wmb();
  591. lpc_eth_enable_int(pldat->net_base);
  592. /* Enable controller */
  593. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  594. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  595. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  596. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  597. tmp |= LPC_MAC1_RECV_ENABLE;
  598. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  599. }
  600. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  601. {
  602. /* Reset ethernet and power down PHY */
  603. __lpc_eth_reset(pldat);
  604. writel(0, LPC_ENET_MAC1(pldat->net_base));
  605. writel(0, LPC_ENET_MAC2(pldat->net_base));
  606. }
  607. /*
  608. * MAC<--->PHY support functions
  609. */
  610. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  611. {
  612. struct netdata_local *pldat = bus->priv;
  613. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  614. int lps;
  615. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  616. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  617. /* Wait for unbusy status */
  618. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  619. if (time_after(jiffies, timeout))
  620. return -EIO;
  621. cpu_relax();
  622. }
  623. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  624. writel(0, LPC_ENET_MCMD(pldat->net_base));
  625. return lps;
  626. }
  627. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  628. u16 phydata)
  629. {
  630. struct netdata_local *pldat = bus->priv;
  631. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  632. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  633. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  634. /* Wait for completion */
  635. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  636. if (time_after(jiffies, timeout))
  637. return -EIO;
  638. cpu_relax();
  639. }
  640. return 0;
  641. }
  642. static int lpc_mdio_reset(struct mii_bus *bus)
  643. {
  644. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  645. }
  646. static void lpc_handle_link_change(struct net_device *ndev)
  647. {
  648. struct netdata_local *pldat = netdev_priv(ndev);
  649. struct phy_device *phydev = ndev->phydev;
  650. unsigned long flags;
  651. bool status_change = false;
  652. spin_lock_irqsave(&pldat->lock, flags);
  653. if (phydev->link) {
  654. if ((pldat->speed != phydev->speed) ||
  655. (pldat->duplex != phydev->duplex)) {
  656. pldat->speed = phydev->speed;
  657. pldat->duplex = phydev->duplex;
  658. status_change = true;
  659. }
  660. }
  661. if (phydev->link != pldat->link) {
  662. if (!phydev->link) {
  663. pldat->speed = 0;
  664. pldat->duplex = -1;
  665. }
  666. pldat->link = phydev->link;
  667. status_change = true;
  668. }
  669. spin_unlock_irqrestore(&pldat->lock, flags);
  670. if (status_change)
  671. __lpc_params_setup(pldat);
  672. }
  673. static int lpc_mii_probe(struct net_device *ndev)
  674. {
  675. struct netdata_local *pldat = netdev_priv(ndev);
  676. struct phy_device *phydev = phy_find_first(pldat->mii_bus);
  677. if (!phydev) {
  678. netdev_err(ndev, "no PHY found\n");
  679. return -ENODEV;
  680. }
  681. /* Attach to the PHY */
  682. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  683. netdev_info(ndev, "using MII interface\n");
  684. else
  685. netdev_info(ndev, "using RMII interface\n");
  686. phydev = phy_connect(ndev, phydev_name(phydev),
  687. &lpc_handle_link_change,
  688. lpc_phy_interface_mode(&pldat->pdev->dev));
  689. if (IS_ERR(phydev)) {
  690. netdev_err(ndev, "Could not attach to PHY\n");
  691. return PTR_ERR(phydev);
  692. }
  693. /* mask with MAC supported features */
  694. phydev->supported &= PHY_BASIC_FEATURES;
  695. phydev->advertising = phydev->supported;
  696. pldat->link = 0;
  697. pldat->speed = 0;
  698. pldat->duplex = -1;
  699. phy_attached_info(phydev);
  700. return 0;
  701. }
  702. static int lpc_mii_init(struct netdata_local *pldat)
  703. {
  704. int err = -ENXIO;
  705. pldat->mii_bus = mdiobus_alloc();
  706. if (!pldat->mii_bus) {
  707. err = -ENOMEM;
  708. goto err_out;
  709. }
  710. /* Setup MII mode */
  711. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  712. writel(LPC_COMMAND_PASSRUNTFRAME,
  713. LPC_ENET_COMMAND(pldat->net_base));
  714. else {
  715. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  716. LPC_ENET_COMMAND(pldat->net_base));
  717. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  718. }
  719. pldat->mii_bus->name = "lpc_mii_bus";
  720. pldat->mii_bus->read = &lpc_mdio_read;
  721. pldat->mii_bus->write = &lpc_mdio_write;
  722. pldat->mii_bus->reset = &lpc_mdio_reset;
  723. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  724. pldat->pdev->name, pldat->pdev->id);
  725. pldat->mii_bus->priv = pldat;
  726. pldat->mii_bus->parent = &pldat->pdev->dev;
  727. platform_set_drvdata(pldat->pdev, pldat->mii_bus);
  728. if (mdiobus_register(pldat->mii_bus))
  729. goto err_out_unregister_bus;
  730. if (lpc_mii_probe(pldat->ndev) != 0)
  731. goto err_out_unregister_bus;
  732. return 0;
  733. err_out_unregister_bus:
  734. mdiobus_unregister(pldat->mii_bus);
  735. mdiobus_free(pldat->mii_bus);
  736. err_out:
  737. return err;
  738. }
  739. static void __lpc_handle_xmit(struct net_device *ndev)
  740. {
  741. struct netdata_local *pldat = netdev_priv(ndev);
  742. u32 txcidx, *ptxstat, txstat;
  743. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  744. while (pldat->last_tx_idx != txcidx) {
  745. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  746. /* A buffer is available, get buffer status */
  747. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  748. txstat = *ptxstat;
  749. /* Next buffer and decrement used buffer counter */
  750. pldat->num_used_tx_buffs--;
  751. pldat->last_tx_idx++;
  752. if (pldat->last_tx_idx >= ENET_TX_DESC)
  753. pldat->last_tx_idx = 0;
  754. /* Update collision counter */
  755. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  756. /* Any errors occurred? */
  757. if (txstat & TXSTATUS_ERROR) {
  758. if (txstat & TXSTATUS_UNDERRUN) {
  759. /* FIFO underrun */
  760. ndev->stats.tx_fifo_errors++;
  761. }
  762. if (txstat & TXSTATUS_LATECOLL) {
  763. /* Late collision */
  764. ndev->stats.tx_aborted_errors++;
  765. }
  766. if (txstat & TXSTATUS_EXCESSCOLL) {
  767. /* Excessive collision */
  768. ndev->stats.tx_aborted_errors++;
  769. }
  770. if (txstat & TXSTATUS_EXCESSDEFER) {
  771. /* Defer limit */
  772. ndev->stats.tx_aborted_errors++;
  773. }
  774. ndev->stats.tx_errors++;
  775. } else {
  776. /* Update stats */
  777. ndev->stats.tx_packets++;
  778. ndev->stats.tx_bytes += skblen;
  779. }
  780. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  781. }
  782. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  783. if (netif_queue_stopped(ndev))
  784. netif_wake_queue(ndev);
  785. }
  786. }
  787. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  788. {
  789. struct netdata_local *pldat = netdev_priv(ndev);
  790. struct sk_buff *skb;
  791. u32 rxconsidx, len, ethst;
  792. struct rx_status_t *prxstat;
  793. int rx_done = 0;
  794. /* Get the current RX buffer indexes */
  795. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  796. while (rx_done < budget && rxconsidx !=
  797. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  798. /* Get pointer to receive status */
  799. prxstat = &pldat->rx_stat_v[rxconsidx];
  800. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  801. /* Status error? */
  802. ethst = prxstat->statusinfo;
  803. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  804. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  805. ethst &= ~RXSTATUS_ERROR;
  806. if (ethst & RXSTATUS_ERROR) {
  807. int si = prxstat->statusinfo;
  808. /* Check statuses */
  809. if (si & RXSTATUS_OVERRUN) {
  810. /* Overrun error */
  811. ndev->stats.rx_fifo_errors++;
  812. } else if (si & RXSTATUS_CRC) {
  813. /* CRC error */
  814. ndev->stats.rx_crc_errors++;
  815. } else if (si & RXSTATUS_LENGTH) {
  816. /* Length error */
  817. ndev->stats.rx_length_errors++;
  818. } else if (si & RXSTATUS_ERROR) {
  819. /* Other error */
  820. ndev->stats.rx_length_errors++;
  821. }
  822. ndev->stats.rx_errors++;
  823. } else {
  824. /* Packet is good */
  825. skb = dev_alloc_skb(len);
  826. if (!skb) {
  827. ndev->stats.rx_dropped++;
  828. } else {
  829. /* Copy packet from buffer */
  830. skb_put_data(skb,
  831. pldat->rx_buff_v + rxconsidx * ENET_MAXF_SIZE,
  832. len);
  833. /* Pass to upper layer */
  834. skb->protocol = eth_type_trans(skb, ndev);
  835. netif_receive_skb(skb);
  836. ndev->stats.rx_packets++;
  837. ndev->stats.rx_bytes += len;
  838. }
  839. }
  840. /* Increment consume index */
  841. rxconsidx = rxconsidx + 1;
  842. if (rxconsidx >= ENET_RX_DESC)
  843. rxconsidx = 0;
  844. writel(rxconsidx,
  845. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  846. rx_done++;
  847. }
  848. return rx_done;
  849. }
  850. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  851. {
  852. struct netdata_local *pldat = container_of(napi,
  853. struct netdata_local, napi);
  854. struct net_device *ndev = pldat->ndev;
  855. int rx_done = 0;
  856. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  857. __netif_tx_lock(txq, smp_processor_id());
  858. __lpc_handle_xmit(ndev);
  859. __netif_tx_unlock(txq);
  860. rx_done = __lpc_handle_recv(ndev, budget);
  861. if (rx_done < budget) {
  862. napi_complete_done(napi, rx_done);
  863. lpc_eth_enable_int(pldat->net_base);
  864. }
  865. return rx_done;
  866. }
  867. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  868. {
  869. struct net_device *ndev = dev_id;
  870. struct netdata_local *pldat = netdev_priv(ndev);
  871. u32 tmp;
  872. spin_lock(&pldat->lock);
  873. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  874. /* Clear interrupts */
  875. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  876. lpc_eth_disable_int(pldat->net_base);
  877. if (likely(napi_schedule_prep(&pldat->napi)))
  878. __napi_schedule(&pldat->napi);
  879. spin_unlock(&pldat->lock);
  880. return IRQ_HANDLED;
  881. }
  882. static int lpc_eth_close(struct net_device *ndev)
  883. {
  884. unsigned long flags;
  885. struct netdata_local *pldat = netdev_priv(ndev);
  886. if (netif_msg_ifdown(pldat))
  887. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  888. napi_disable(&pldat->napi);
  889. netif_stop_queue(ndev);
  890. if (ndev->phydev)
  891. phy_stop(ndev->phydev);
  892. spin_lock_irqsave(&pldat->lock, flags);
  893. __lpc_eth_reset(pldat);
  894. netif_carrier_off(ndev);
  895. writel(0, LPC_ENET_MAC1(pldat->net_base));
  896. writel(0, LPC_ENET_MAC2(pldat->net_base));
  897. spin_unlock_irqrestore(&pldat->lock, flags);
  898. clk_disable_unprepare(pldat->clk);
  899. return 0;
  900. }
  901. static int lpc_eth_hard_start_xmit(struct sk_buff *skb, struct net_device *ndev)
  902. {
  903. struct netdata_local *pldat = netdev_priv(ndev);
  904. u32 len, txidx;
  905. u32 *ptxstat;
  906. struct txrx_desc_t *ptxrxdesc;
  907. len = skb->len;
  908. spin_lock_irq(&pldat->lock);
  909. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  910. /* This function should never be called when there are no
  911. buffers */
  912. netif_stop_queue(ndev);
  913. spin_unlock_irq(&pldat->lock);
  914. WARN(1, "BUG! TX request when no free TX buffers!\n");
  915. return NETDEV_TX_BUSY;
  916. }
  917. /* Get the next TX descriptor index */
  918. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  919. /* Setup control for the transfer */
  920. ptxstat = &pldat->tx_stat_v[txidx];
  921. *ptxstat = 0;
  922. ptxrxdesc = &pldat->tx_desc_v[txidx];
  923. ptxrxdesc->control =
  924. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  925. /* Copy data to the DMA buffer */
  926. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  927. /* Save the buffer and increment the buffer counter */
  928. pldat->skblen[txidx] = len;
  929. pldat->num_used_tx_buffs++;
  930. /* Start transmit */
  931. txidx++;
  932. if (txidx >= ENET_TX_DESC)
  933. txidx = 0;
  934. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  935. /* Stop queue if no more TX buffers */
  936. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  937. netif_stop_queue(ndev);
  938. spin_unlock_irq(&pldat->lock);
  939. dev_kfree_skb(skb);
  940. return NETDEV_TX_OK;
  941. }
  942. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  943. {
  944. struct sockaddr *addr = p;
  945. struct netdata_local *pldat = netdev_priv(ndev);
  946. unsigned long flags;
  947. if (!is_valid_ether_addr(addr->sa_data))
  948. return -EADDRNOTAVAIL;
  949. memcpy(ndev->dev_addr, addr->sa_data, ETH_ALEN);
  950. spin_lock_irqsave(&pldat->lock, flags);
  951. /* Set station address */
  952. __lpc_set_mac(pldat, ndev->dev_addr);
  953. spin_unlock_irqrestore(&pldat->lock, flags);
  954. return 0;
  955. }
  956. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  957. {
  958. struct netdata_local *pldat = netdev_priv(ndev);
  959. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  960. struct netdev_hw_addr *ha;
  961. u32 tmp32, hash_val, hashlo, hashhi;
  962. unsigned long flags;
  963. spin_lock_irqsave(&pldat->lock, flags);
  964. /* Set station address */
  965. __lpc_set_mac(pldat, ndev->dev_addr);
  966. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  967. if (ndev->flags & IFF_PROMISC)
  968. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  969. LPC_RXFLTRW_ACCEPTUMULTICAST;
  970. if (ndev->flags & IFF_ALLMULTI)
  971. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  972. if (netdev_hw_addr_list_count(mcptr))
  973. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  974. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  975. /* Set initial hash table */
  976. hashlo = 0x0;
  977. hashhi = 0x0;
  978. /* 64 bits : multicast address in hash table */
  979. netdev_hw_addr_list_for_each(ha, mcptr) {
  980. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  981. if (hash_val >= 32)
  982. hashhi |= 1 << (hash_val - 32);
  983. else
  984. hashlo |= 1 << hash_val;
  985. }
  986. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  987. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  988. spin_unlock_irqrestore(&pldat->lock, flags);
  989. }
  990. static int lpc_eth_ioctl(struct net_device *ndev, struct ifreq *req, int cmd)
  991. {
  992. struct phy_device *phydev = ndev->phydev;
  993. if (!netif_running(ndev))
  994. return -EINVAL;
  995. if (!phydev)
  996. return -ENODEV;
  997. return phy_mii_ioctl(phydev, req, cmd);
  998. }
  999. static int lpc_eth_open(struct net_device *ndev)
  1000. {
  1001. struct netdata_local *pldat = netdev_priv(ndev);
  1002. int ret;
  1003. if (netif_msg_ifup(pldat))
  1004. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  1005. ret = clk_prepare_enable(pldat->clk);
  1006. if (ret)
  1007. return ret;
  1008. /* Suspended PHY makes LPC ethernet core block, so resume now */
  1009. phy_resume(ndev->phydev);
  1010. /* Reset and initialize */
  1011. __lpc_eth_reset(pldat);
  1012. __lpc_eth_init(pldat);
  1013. /* schedule a link state check */
  1014. phy_start(ndev->phydev);
  1015. netif_start_queue(ndev);
  1016. napi_enable(&pldat->napi);
  1017. return 0;
  1018. }
  1019. /*
  1020. * Ethtool ops
  1021. */
  1022. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  1023. struct ethtool_drvinfo *info)
  1024. {
  1025. strlcpy(info->driver, MODNAME, sizeof(info->driver));
  1026. strlcpy(info->version, DRV_VERSION, sizeof(info->version));
  1027. strlcpy(info->bus_info, dev_name(ndev->dev.parent),
  1028. sizeof(info->bus_info));
  1029. }
  1030. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1031. {
  1032. struct netdata_local *pldat = netdev_priv(ndev);
  1033. return pldat->msg_enable;
  1034. }
  1035. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1036. {
  1037. struct netdata_local *pldat = netdev_priv(ndev);
  1038. pldat->msg_enable = level;
  1039. }
  1040. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1041. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1042. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1043. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1044. .get_link = ethtool_op_get_link,
  1045. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1046. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1047. };
  1048. static const struct net_device_ops lpc_netdev_ops = {
  1049. .ndo_open = lpc_eth_open,
  1050. .ndo_stop = lpc_eth_close,
  1051. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1052. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1053. .ndo_do_ioctl = lpc_eth_ioctl,
  1054. .ndo_set_mac_address = lpc_set_mac_address,
  1055. .ndo_validate_addr = eth_validate_addr,
  1056. };
  1057. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1058. {
  1059. struct resource *res;
  1060. struct net_device *ndev;
  1061. struct netdata_local *pldat;
  1062. struct phy_device *phydev;
  1063. dma_addr_t dma_handle;
  1064. int irq, ret;
  1065. u32 tmp;
  1066. /* Setup network interface for RMII or MII mode */
  1067. tmp = __raw_readl(LPC32XX_CLKPWR_MACCLK_CTRL);
  1068. tmp &= ~LPC32XX_CLKPWR_MACCTRL_PINS_MSK;
  1069. if (lpc_phy_interface_mode(&pdev->dev) == PHY_INTERFACE_MODE_MII)
  1070. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_MII_PINS;
  1071. else
  1072. tmp |= LPC32XX_CLKPWR_MACCTRL_USE_RMII_PINS;
  1073. __raw_writel(tmp, LPC32XX_CLKPWR_MACCLK_CTRL);
  1074. /* Get platform resources */
  1075. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1076. irq = platform_get_irq(pdev, 0);
  1077. if (!res || irq < 0) {
  1078. dev_err(&pdev->dev, "error getting resources.\n");
  1079. ret = -ENXIO;
  1080. goto err_exit;
  1081. }
  1082. /* Allocate net driver data structure */
  1083. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1084. if (!ndev) {
  1085. dev_err(&pdev->dev, "could not allocate device.\n");
  1086. ret = -ENOMEM;
  1087. goto err_exit;
  1088. }
  1089. SET_NETDEV_DEV(ndev, &pdev->dev);
  1090. pldat = netdev_priv(ndev);
  1091. pldat->pdev = pdev;
  1092. pldat->ndev = ndev;
  1093. spin_lock_init(&pldat->lock);
  1094. /* Save resources */
  1095. ndev->irq = irq;
  1096. /* Get clock for the device */
  1097. pldat->clk = clk_get(&pdev->dev, NULL);
  1098. if (IS_ERR(pldat->clk)) {
  1099. dev_err(&pdev->dev, "error getting clock.\n");
  1100. ret = PTR_ERR(pldat->clk);
  1101. goto err_out_free_dev;
  1102. }
  1103. /* Enable network clock */
  1104. ret = clk_prepare_enable(pldat->clk);
  1105. if (ret)
  1106. goto err_out_clk_put;
  1107. /* Map IO space */
  1108. pldat->net_base = ioremap(res->start, resource_size(res));
  1109. if (!pldat->net_base) {
  1110. dev_err(&pdev->dev, "failed to map registers\n");
  1111. ret = -ENOMEM;
  1112. goto err_out_disable_clocks;
  1113. }
  1114. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1115. ndev->name, ndev);
  1116. if (ret) {
  1117. dev_err(&pdev->dev, "error requesting interrupt.\n");
  1118. goto err_out_iounmap;
  1119. }
  1120. /* Setup driver functions */
  1121. ndev->netdev_ops = &lpc_netdev_ops;
  1122. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1123. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1124. /* Get size of DMA buffers/descriptors region */
  1125. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1126. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1127. pldat->dma_buff_base_v = 0;
  1128. if (use_iram_for_net(&pldat->pdev->dev)) {
  1129. dma_handle = LPC32XX_IRAM_BASE;
  1130. if (pldat->dma_buff_size <= lpc32xx_return_iram_size())
  1131. pldat->dma_buff_base_v =
  1132. io_p2v(LPC32XX_IRAM_BASE);
  1133. else
  1134. netdev_err(ndev,
  1135. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1136. }
  1137. if (pldat->dma_buff_base_v == 0) {
  1138. ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1139. if (ret)
  1140. goto err_out_free_irq;
  1141. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1142. /* Allocate a chunk of memory for the DMA ethernet buffers
  1143. and descriptors */
  1144. pldat->dma_buff_base_v =
  1145. dma_alloc_coherent(&pldat->pdev->dev,
  1146. pldat->dma_buff_size, &dma_handle,
  1147. GFP_KERNEL);
  1148. if (pldat->dma_buff_base_v == NULL) {
  1149. ret = -ENOMEM;
  1150. goto err_out_free_irq;
  1151. }
  1152. }
  1153. pldat->dma_buff_base_p = dma_handle;
  1154. netdev_dbg(ndev, "IO address space :%pR\n", res);
  1155. netdev_dbg(ndev, "IO address size :%zd\n",
  1156. (size_t)resource_size(res));
  1157. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1158. pldat->net_base);
  1159. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1160. netdev_dbg(ndev, "DMA buffer size :%zd\n", pldat->dma_buff_size);
  1161. netdev_dbg(ndev, "DMA buffer P address :%pad\n",
  1162. &pldat->dma_buff_base_p);
  1163. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1164. pldat->dma_buff_base_v);
  1165. /* Get MAC address from current HW setting (POR state is all zeros) */
  1166. __lpc_get_mac(pldat, ndev->dev_addr);
  1167. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1168. const char *macaddr = of_get_mac_address(pdev->dev.of_node);
  1169. if (macaddr)
  1170. memcpy(ndev->dev_addr, macaddr, ETH_ALEN);
  1171. }
  1172. if (!is_valid_ether_addr(ndev->dev_addr))
  1173. eth_hw_addr_random(ndev);
  1174. /* Reset the ethernet controller */
  1175. __lpc_eth_reset(pldat);
  1176. /* then shut everything down to save power */
  1177. __lpc_eth_shutdown(pldat);
  1178. /* Set default parameters */
  1179. pldat->msg_enable = NETIF_MSG_LINK;
  1180. /* Force an MII interface reset and clock setup */
  1181. __lpc_mii_mngt_reset(pldat);
  1182. /* Force default PHY interface setup in chip, this will probably be
  1183. changed by the PHY driver */
  1184. pldat->link = 0;
  1185. pldat->speed = 100;
  1186. pldat->duplex = DUPLEX_FULL;
  1187. __lpc_params_setup(pldat);
  1188. netif_napi_add(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1189. ret = register_netdev(ndev);
  1190. if (ret) {
  1191. dev_err(&pdev->dev, "Cannot register net device, aborting.\n");
  1192. goto err_out_dma_unmap;
  1193. }
  1194. platform_set_drvdata(pdev, ndev);
  1195. ret = lpc_mii_init(pldat);
  1196. if (ret)
  1197. goto err_out_unregister_netdev;
  1198. netdev_info(ndev, "LPC mac at 0x%08lx irq %d\n",
  1199. (unsigned long)res->start, ndev->irq);
  1200. phydev = ndev->phydev;
  1201. device_init_wakeup(&pdev->dev, 1);
  1202. device_set_wakeup_enable(&pdev->dev, 0);
  1203. return 0;
  1204. err_out_unregister_netdev:
  1205. unregister_netdev(ndev);
  1206. err_out_dma_unmap:
  1207. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1208. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1209. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1210. pldat->dma_buff_base_v,
  1211. pldat->dma_buff_base_p);
  1212. err_out_free_irq:
  1213. free_irq(ndev->irq, ndev);
  1214. err_out_iounmap:
  1215. iounmap(pldat->net_base);
  1216. err_out_disable_clocks:
  1217. clk_disable_unprepare(pldat->clk);
  1218. err_out_clk_put:
  1219. clk_put(pldat->clk);
  1220. err_out_free_dev:
  1221. free_netdev(ndev);
  1222. err_exit:
  1223. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1224. return ret;
  1225. }
  1226. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1227. {
  1228. struct net_device *ndev = platform_get_drvdata(pdev);
  1229. struct netdata_local *pldat = netdev_priv(ndev);
  1230. unregister_netdev(ndev);
  1231. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1232. pldat->dma_buff_size > lpc32xx_return_iram_size())
  1233. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1234. pldat->dma_buff_base_v,
  1235. pldat->dma_buff_base_p);
  1236. free_irq(ndev->irq, ndev);
  1237. iounmap(pldat->net_base);
  1238. mdiobus_unregister(pldat->mii_bus);
  1239. mdiobus_free(pldat->mii_bus);
  1240. clk_disable_unprepare(pldat->clk);
  1241. clk_put(pldat->clk);
  1242. free_netdev(ndev);
  1243. return 0;
  1244. }
  1245. #ifdef CONFIG_PM
  1246. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1247. pm_message_t state)
  1248. {
  1249. struct net_device *ndev = platform_get_drvdata(pdev);
  1250. struct netdata_local *pldat = netdev_priv(ndev);
  1251. if (device_may_wakeup(&pdev->dev))
  1252. enable_irq_wake(ndev->irq);
  1253. if (ndev) {
  1254. if (netif_running(ndev)) {
  1255. netif_device_detach(ndev);
  1256. __lpc_eth_shutdown(pldat);
  1257. clk_disable_unprepare(pldat->clk);
  1258. /*
  1259. * Reset again now clock is disable to be sure
  1260. * EMC_MDC is down
  1261. */
  1262. __lpc_eth_reset(pldat);
  1263. }
  1264. }
  1265. return 0;
  1266. }
  1267. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1268. {
  1269. struct net_device *ndev = platform_get_drvdata(pdev);
  1270. struct netdata_local *pldat;
  1271. if (device_may_wakeup(&pdev->dev))
  1272. disable_irq_wake(ndev->irq);
  1273. if (ndev) {
  1274. if (netif_running(ndev)) {
  1275. pldat = netdev_priv(ndev);
  1276. /* Enable interface clock */
  1277. clk_enable(pldat->clk);
  1278. /* Reset and initialize */
  1279. __lpc_eth_reset(pldat);
  1280. __lpc_eth_init(pldat);
  1281. netif_device_attach(ndev);
  1282. }
  1283. }
  1284. return 0;
  1285. }
  1286. #endif
  1287. #ifdef CONFIG_OF
  1288. static const struct of_device_id lpc_eth_match[] = {
  1289. { .compatible = "nxp,lpc-eth" },
  1290. { }
  1291. };
  1292. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1293. #endif
  1294. static struct platform_driver lpc_eth_driver = {
  1295. .probe = lpc_eth_drv_probe,
  1296. .remove = lpc_eth_drv_remove,
  1297. #ifdef CONFIG_PM
  1298. .suspend = lpc_eth_drv_suspend,
  1299. .resume = lpc_eth_drv_resume,
  1300. #endif
  1301. .driver = {
  1302. .name = MODNAME,
  1303. .of_match_table = of_match_ptr(lpc_eth_match),
  1304. },
  1305. };
  1306. module_platform_driver(lpc_eth_driver);
  1307. MODULE_AUTHOR("Kevin Wells <kevin.wells@nxp.com>");
  1308. MODULE_AUTHOR("Roland Stigge <stigge@antcom.de>");
  1309. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1310. MODULE_LICENSE("GPL");