hinic_hw_csr.h 5.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150
  1. /*
  2. * Huawei HiNIC PCI Express Linux driver
  3. * Copyright(c) 2017 Huawei Technologies Co., Ltd
  4. *
  5. * This program is free software; you can redistribute it and/or modify it
  6. * under the terms and conditions of the GNU General Public License,
  7. * version 2, as published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope it will be useful, but WITHOUT
  10. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  11. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
  12. * for more details.
  13. *
  14. */
  15. #ifndef HINIC_HW_CSR_H
  16. #define HINIC_HW_CSR_H
  17. /* HW interface registers */
  18. #define HINIC_CSR_FUNC_ATTR0_ADDR 0x0
  19. #define HINIC_CSR_FUNC_ATTR1_ADDR 0x4
  20. #define HINIC_CSR_FUNC_ATTR4_ADDR 0x10
  21. #define HINIC_CSR_FUNC_ATTR5_ADDR 0x14
  22. #define HINIC_DMA_ATTR_BASE 0xC80
  23. #define HINIC_ELECTION_BASE 0x4200
  24. #define HINIC_DMA_ATTR_STRIDE 0x4
  25. #define HINIC_CSR_DMA_ATTR_ADDR(idx) \
  26. (HINIC_DMA_ATTR_BASE + (idx) * HINIC_DMA_ATTR_STRIDE)
  27. #define HINIC_PPF_ELECTION_STRIDE 0x4
  28. #define HINIC_CSR_MAX_PORTS 4
  29. #define HINIC_CSR_PPF_ELECTION_ADDR(idx) \
  30. (HINIC_ELECTION_BASE + (idx) * HINIC_PPF_ELECTION_STRIDE)
  31. /* API CMD registers */
  32. #define HINIC_CSR_API_CMD_BASE 0xF000
  33. #define HINIC_CSR_API_CMD_STRIDE 0x100
  34. #define HINIC_CSR_API_CMD_CHAIN_HEAD_HI_ADDR(idx) \
  35. (HINIC_CSR_API_CMD_BASE + 0x0 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  36. #define HINIC_CSR_API_CMD_CHAIN_HEAD_LO_ADDR(idx) \
  37. (HINIC_CSR_API_CMD_BASE + 0x4 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  38. #define HINIC_CSR_API_CMD_STATUS_HI_ADDR(idx) \
  39. (HINIC_CSR_API_CMD_BASE + 0x8 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  40. #define HINIC_CSR_API_CMD_STATUS_LO_ADDR(idx) \
  41. (HINIC_CSR_API_CMD_BASE + 0xC + (idx) * HINIC_CSR_API_CMD_STRIDE)
  42. #define HINIC_CSR_API_CMD_CHAIN_NUM_CELLS_ADDR(idx) \
  43. (HINIC_CSR_API_CMD_BASE + 0x10 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  44. #define HINIC_CSR_API_CMD_CHAIN_CTRL_ADDR(idx) \
  45. (HINIC_CSR_API_CMD_BASE + 0x14 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  46. #define HINIC_CSR_API_CMD_CHAIN_PI_ADDR(idx) \
  47. (HINIC_CSR_API_CMD_BASE + 0x1C + (idx) * HINIC_CSR_API_CMD_STRIDE)
  48. #define HINIC_CSR_API_CMD_CHAIN_REQ_ADDR(idx) \
  49. (HINIC_CSR_API_CMD_BASE + 0x20 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  50. #define HINIC_CSR_API_CMD_STATUS_ADDR(idx) \
  51. (HINIC_CSR_API_CMD_BASE + 0x30 + (idx) * HINIC_CSR_API_CMD_STRIDE)
  52. /* MSI-X registers */
  53. #define HINIC_CSR_MSIX_CTRL_BASE 0x2000
  54. #define HINIC_CSR_MSIX_CNT_BASE 0x2004
  55. #define HINIC_CSR_MSIX_STRIDE 0x8
  56. #define HINIC_CSR_MSIX_CTRL_ADDR(idx) \
  57. (HINIC_CSR_MSIX_CTRL_BASE + (idx) * HINIC_CSR_MSIX_STRIDE)
  58. #define HINIC_CSR_MSIX_CNT_ADDR(idx) \
  59. (HINIC_CSR_MSIX_CNT_BASE + (idx) * HINIC_CSR_MSIX_STRIDE)
  60. /* EQ registers */
  61. #define HINIC_AEQ_MTT_OFF_BASE_ADDR 0x200
  62. #define HINIC_CEQ_MTT_OFF_BASE_ADDR 0x400
  63. #define HINIC_EQ_MTT_OFF_STRIDE 0x40
  64. #define HINIC_CSR_AEQ_MTT_OFF(id) \
  65. (HINIC_AEQ_MTT_OFF_BASE_ADDR + (id) * HINIC_EQ_MTT_OFF_STRIDE)
  66. #define HINIC_CSR_CEQ_MTT_OFF(id) \
  67. (HINIC_CEQ_MTT_OFF_BASE_ADDR + (id) * HINIC_EQ_MTT_OFF_STRIDE)
  68. #define HINIC_CSR_EQ_PAGE_OFF_STRIDE 8
  69. #define HINIC_CSR_AEQ_HI_PHYS_ADDR_REG(q_id, pg_num) \
  70. (HINIC_CSR_AEQ_MTT_OFF(q_id) + \
  71. (pg_num) * HINIC_CSR_EQ_PAGE_OFF_STRIDE)
  72. #define HINIC_CSR_CEQ_HI_PHYS_ADDR_REG(q_id, pg_num) \
  73. (HINIC_CSR_CEQ_MTT_OFF(q_id) + \
  74. (pg_num) * HINIC_CSR_EQ_PAGE_OFF_STRIDE)
  75. #define HINIC_CSR_AEQ_LO_PHYS_ADDR_REG(q_id, pg_num) \
  76. (HINIC_CSR_AEQ_MTT_OFF(q_id) + \
  77. (pg_num) * HINIC_CSR_EQ_PAGE_OFF_STRIDE + 4)
  78. #define HINIC_CSR_CEQ_LO_PHYS_ADDR_REG(q_id, pg_num) \
  79. (HINIC_CSR_CEQ_MTT_OFF(q_id) + \
  80. (pg_num) * HINIC_CSR_EQ_PAGE_OFF_STRIDE + 4)
  81. #define HINIC_AEQ_CTRL_0_ADDR_BASE 0xE00
  82. #define HINIC_AEQ_CTRL_1_ADDR_BASE 0xE04
  83. #define HINIC_AEQ_CONS_IDX_ADDR_BASE 0xE08
  84. #define HINIC_AEQ_PROD_IDX_ADDR_BASE 0xE0C
  85. #define HINIC_CEQ_CTRL_0_ADDR_BASE 0x1000
  86. #define HINIC_CEQ_CTRL_1_ADDR_BASE 0x1004
  87. #define HINIC_CEQ_CONS_IDX_ADDR_BASE 0x1008
  88. #define HINIC_CEQ_PROD_IDX_ADDR_BASE 0x100C
  89. #define HINIC_EQ_OFF_STRIDE 0x80
  90. #define HINIC_CSR_AEQ_CTRL_0_ADDR(idx) \
  91. (HINIC_AEQ_CTRL_0_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  92. #define HINIC_CSR_AEQ_CTRL_1_ADDR(idx) \
  93. (HINIC_AEQ_CTRL_1_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  94. #define HINIC_CSR_AEQ_CONS_IDX_ADDR(idx) \
  95. (HINIC_AEQ_CONS_IDX_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  96. #define HINIC_CSR_AEQ_PROD_IDX_ADDR(idx) \
  97. (HINIC_AEQ_PROD_IDX_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  98. #define HINIC_CSR_CEQ_CTRL_0_ADDR(idx) \
  99. (HINIC_CEQ_CTRL_0_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  100. #define HINIC_CSR_CEQ_CTRL_1_ADDR(idx) \
  101. (HINIC_CEQ_CTRL_1_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  102. #define HINIC_CSR_CEQ_CONS_IDX_ADDR(idx) \
  103. (HINIC_CEQ_CONS_IDX_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  104. #define HINIC_CSR_CEQ_PROD_IDX_ADDR(idx) \
  105. (HINIC_CEQ_PROD_IDX_ADDR_BASE + (idx) * HINIC_EQ_OFF_STRIDE)
  106. #endif