hns_dsaf_gmac.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /*
  2. * Copyright (c) 2014-2015 Hisilicon Limited.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. */
  9. #include <linux/delay.h>
  10. #include <linux/of_mdio.h>
  11. #include "hns_dsaf_main.h"
  12. #include "hns_dsaf_mac.h"
  13. #include "hns_dsaf_gmac.h"
  14. static const struct mac_stats_string g_gmac_stats_string[] = {
  15. {"gmac_rx_octets_total_ok", MAC_STATS_FIELD_OFF(rx_good_bytes)},
  16. {"gmac_rx_octets_bad", MAC_STATS_FIELD_OFF(rx_bad_bytes)},
  17. {"gmac_rx_uc_pkts", MAC_STATS_FIELD_OFF(rx_uc_pkts)},
  18. {"gmac_rx_mc_pkts", MAC_STATS_FIELD_OFF(rx_mc_pkts)},
  19. {"gmac_rx_bc_pkts", MAC_STATS_FIELD_OFF(rx_bc_pkts)},
  20. {"gmac_rx_pkts_64octets", MAC_STATS_FIELD_OFF(rx_64bytes)},
  21. {"gmac_rx_pkts_65to127", MAC_STATS_FIELD_OFF(rx_65to127)},
  22. {"gmac_rx_pkts_128to255", MAC_STATS_FIELD_OFF(rx_128to255)},
  23. {"gmac_rx_pkts_256to511", MAC_STATS_FIELD_OFF(rx_256to511)},
  24. {"gmac_rx_pkts_512to1023", MAC_STATS_FIELD_OFF(rx_512to1023)},
  25. {"gmac_rx_pkts_1024to1518", MAC_STATS_FIELD_OFF(rx_1024to1518)},
  26. {"gmac_rx_pkts_1519tomax", MAC_STATS_FIELD_OFF(rx_1519tomax)},
  27. {"gmac_rx_fcs_errors", MAC_STATS_FIELD_OFF(rx_fcs_err)},
  28. {"gmac_rx_tagged", MAC_STATS_FIELD_OFF(rx_vlan_pkts)},
  29. {"gmac_rx_data_err", MAC_STATS_FIELD_OFF(rx_data_err)},
  30. {"gmac_rx_align_errors", MAC_STATS_FIELD_OFF(rx_align_err)},
  31. {"gmac_rx_long_errors", MAC_STATS_FIELD_OFF(rx_oversize)},
  32. {"gmac_rx_jabber_errors", MAC_STATS_FIELD_OFF(rx_jabber_err)},
  33. {"gmac_rx_pause_maccontrol", MAC_STATS_FIELD_OFF(rx_pfc_tc0)},
  34. {"gmac_rx_unknown_maccontrol", MAC_STATS_FIELD_OFF(rx_unknown_ctrl)},
  35. {"gmac_rx_very_long_err", MAC_STATS_FIELD_OFF(rx_long_err)},
  36. {"gmac_rx_runt_err", MAC_STATS_FIELD_OFF(rx_minto64)},
  37. {"gmac_rx_short_err", MAC_STATS_FIELD_OFF(rx_under_min)},
  38. {"gmac_rx_filt_pkt", MAC_STATS_FIELD_OFF(rx_filter_pkts)},
  39. {"gmac_rx_octets_total_filt", MAC_STATS_FIELD_OFF(rx_filter_bytes)},
  40. {"gmac_rx_overrun_cnt", MAC_STATS_FIELD_OFF(rx_fifo_overrun_err)},
  41. {"gmac_rx_length_err", MAC_STATS_FIELD_OFF(rx_len_err)},
  42. {"gmac_rx_fail_comma", MAC_STATS_FIELD_OFF(rx_comma_err)},
  43. {"gmac_tx_octets_ok", MAC_STATS_FIELD_OFF(tx_good_bytes)},
  44. {"gmac_tx_octets_bad", MAC_STATS_FIELD_OFF(tx_bad_bytes)},
  45. {"gmac_tx_uc_pkts", MAC_STATS_FIELD_OFF(tx_uc_pkts)},
  46. {"gmac_tx_mc_pkts", MAC_STATS_FIELD_OFF(tx_mc_pkts)},
  47. {"gmac_tx_bc_pkts", MAC_STATS_FIELD_OFF(tx_bc_pkts)},
  48. {"gmac_tx_pkts_64octets", MAC_STATS_FIELD_OFF(tx_64bytes)},
  49. {"gmac_tx_pkts_65to127", MAC_STATS_FIELD_OFF(tx_65to127)},
  50. {"gmac_tx_pkts_128to255", MAC_STATS_FIELD_OFF(tx_128to255)},
  51. {"gmac_tx_pkts_256to511", MAC_STATS_FIELD_OFF(tx_256to511)},
  52. {"gmac_tx_pkts_512to1023", MAC_STATS_FIELD_OFF(tx_512to1023)},
  53. {"gmac_tx_pkts_1024to1518", MAC_STATS_FIELD_OFF(tx_1024to1518)},
  54. {"gmac_tx_pkts_1519tomax", MAC_STATS_FIELD_OFF(tx_1519tomax)},
  55. {"gmac_tx_excessive_length_drop", MAC_STATS_FIELD_OFF(tx_jabber_err)},
  56. {"gmac_tx_underrun", MAC_STATS_FIELD_OFF(tx_underrun_err)},
  57. {"gmac_tx_tagged", MAC_STATS_FIELD_OFF(tx_vlan)},
  58. {"gmac_tx_crc_error", MAC_STATS_FIELD_OFF(tx_crc_err)},
  59. {"gmac_tx_pause_frames", MAC_STATS_FIELD_OFF(tx_pfc_tc0)}
  60. };
  61. static void hns_gmac_enable(void *mac_drv, enum mac_commom_mode mode)
  62. {
  63. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  64. /*enable GE rX/tX */
  65. if (mode == MAC_COMM_MODE_TX || mode == MAC_COMM_MODE_RX_AND_TX)
  66. dsaf_set_dev_bit(drv, GMAC_PORT_EN_REG, GMAC_PORT_TX_EN_B, 1);
  67. if (mode == MAC_COMM_MODE_RX || mode == MAC_COMM_MODE_RX_AND_TX) {
  68. /* enable rx pcs */
  69. dsaf_set_dev_bit(drv, GMAC_PCS_RX_EN_REG, 0, 0);
  70. dsaf_set_dev_bit(drv, GMAC_PORT_EN_REG, GMAC_PORT_RX_EN_B, 1);
  71. }
  72. }
  73. static void hns_gmac_disable(void *mac_drv, enum mac_commom_mode mode)
  74. {
  75. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  76. /*disable GE rX/tX */
  77. if (mode == MAC_COMM_MODE_TX || mode == MAC_COMM_MODE_RX_AND_TX)
  78. dsaf_set_dev_bit(drv, GMAC_PORT_EN_REG, GMAC_PORT_TX_EN_B, 0);
  79. if (mode == MAC_COMM_MODE_RX || mode == MAC_COMM_MODE_RX_AND_TX) {
  80. /* disable rx pcs */
  81. dsaf_set_dev_bit(drv, GMAC_PCS_RX_EN_REG, 0, 1);
  82. dsaf_set_dev_bit(drv, GMAC_PORT_EN_REG, GMAC_PORT_RX_EN_B, 0);
  83. }
  84. }
  85. /* hns_gmac_get_en - get port enable
  86. * @mac_drv:mac device
  87. * @rx:rx enable
  88. * @tx:tx enable
  89. */
  90. static void hns_gmac_get_en(void *mac_drv, u32 *rx, u32 *tx)
  91. {
  92. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  93. u32 porten;
  94. porten = dsaf_read_dev(drv, GMAC_PORT_EN_REG);
  95. *tx = dsaf_get_bit(porten, GMAC_PORT_TX_EN_B);
  96. *rx = dsaf_get_bit(porten, GMAC_PORT_RX_EN_B);
  97. }
  98. static void hns_gmac_free(void *mac_drv)
  99. {
  100. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  101. struct dsaf_device *dsaf_dev
  102. = (struct dsaf_device *)dev_get_drvdata(drv->dev);
  103. u32 mac_id = drv->mac_id;
  104. dsaf_dev->misc_op->ge_srst(dsaf_dev, mac_id, 0);
  105. }
  106. static void hns_gmac_set_tx_auto_pause_frames(void *mac_drv, u16 newval)
  107. {
  108. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  109. dsaf_set_dev_field(drv, GMAC_FC_TX_TIMER_REG, GMAC_FC_TX_TIMER_M,
  110. GMAC_FC_TX_TIMER_S, newval);
  111. }
  112. static void hns_gmac_get_tx_auto_pause_frames(void *mac_drv, u16 *newval)
  113. {
  114. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  115. *newval = dsaf_get_dev_field(drv, GMAC_FC_TX_TIMER_REG,
  116. GMAC_FC_TX_TIMER_M, GMAC_FC_TX_TIMER_S);
  117. }
  118. static void hns_gmac_set_rx_auto_pause_frames(void *mac_drv, u32 newval)
  119. {
  120. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  121. dsaf_set_dev_bit(drv, GMAC_PAUSE_EN_REG,
  122. GMAC_PAUSE_EN_RX_FDFC_B, !!newval);
  123. }
  124. static void hns_gmac_config_max_frame_length(void *mac_drv, u16 newval)
  125. {
  126. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  127. dsaf_set_dev_field(drv, GMAC_MAX_FRM_SIZE_REG, GMAC_MAX_FRM_SIZE_M,
  128. GMAC_MAX_FRM_SIZE_S, newval);
  129. dsaf_set_dev_field(drv, GAMC_RX_MAX_FRAME, GMAC_MAX_FRM_SIZE_M,
  130. GMAC_MAX_FRM_SIZE_S, newval);
  131. }
  132. static void hns_gmac_config_pad_and_crc(void *mac_drv, u8 newval)
  133. {
  134. u32 tx_ctrl;
  135. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  136. tx_ctrl = dsaf_read_dev(drv, GMAC_TRANSMIT_CONTROL_REG);
  137. dsaf_set_bit(tx_ctrl, GMAC_TX_PAD_EN_B, !!newval);
  138. dsaf_set_bit(tx_ctrl, GMAC_TX_CRC_ADD_B, !!newval);
  139. dsaf_write_dev(drv, GMAC_TRANSMIT_CONTROL_REG, tx_ctrl);
  140. }
  141. static void hns_gmac_config_an_mode(void *mac_drv, u8 newval)
  142. {
  143. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  144. dsaf_set_dev_bit(drv, GMAC_TRANSMIT_CONTROL_REG,
  145. GMAC_TX_AN_EN_B, !!newval);
  146. }
  147. static void hns_gmac_tx_loop_pkt_dis(void *mac_drv)
  148. {
  149. u32 tx_loop_pkt_pri;
  150. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  151. tx_loop_pkt_pri = dsaf_read_dev(drv, GMAC_TX_LOOP_PKT_PRI_REG);
  152. dsaf_set_bit(tx_loop_pkt_pri, GMAC_TX_LOOP_PKT_EN_B, 1);
  153. dsaf_set_bit(tx_loop_pkt_pri, GMAC_TX_LOOP_PKT_HIG_PRI_B, 0);
  154. dsaf_write_dev(drv, GMAC_TX_LOOP_PKT_PRI_REG, tx_loop_pkt_pri);
  155. }
  156. static void hns_gmac_set_duplex_type(void *mac_drv, u8 newval)
  157. {
  158. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  159. dsaf_set_dev_bit(drv, GMAC_DUPLEX_TYPE_REG,
  160. GMAC_DUPLEX_TYPE_B, !!newval);
  161. }
  162. static void hns_gmac_get_duplex_type(void *mac_drv,
  163. enum hns_gmac_duplex_mdoe *duplex_mode)
  164. {
  165. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  166. *duplex_mode = (enum hns_gmac_duplex_mdoe)dsaf_get_dev_bit(
  167. drv, GMAC_DUPLEX_TYPE_REG, GMAC_DUPLEX_TYPE_B);
  168. }
  169. static void hns_gmac_get_port_mode(void *mac_drv, enum hns_port_mode *port_mode)
  170. {
  171. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  172. *port_mode = (enum hns_port_mode)dsaf_get_dev_field(
  173. drv, GMAC_PORT_MODE_REG, GMAC_PORT_MODE_M, GMAC_PORT_MODE_S);
  174. }
  175. static void hns_gmac_port_mode_get(void *mac_drv,
  176. struct hns_gmac_port_mode_cfg *port_mode)
  177. {
  178. u32 tx_ctrl;
  179. u32 recv_ctrl;
  180. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  181. port_mode->port_mode = (enum hns_port_mode)dsaf_get_dev_field(
  182. drv, GMAC_PORT_MODE_REG, GMAC_PORT_MODE_M, GMAC_PORT_MODE_S);
  183. tx_ctrl = dsaf_read_dev(drv, GMAC_TRANSMIT_CONTROL_REG);
  184. recv_ctrl = dsaf_read_dev(drv, GMAC_RECV_CONTROL_REG);
  185. port_mode->max_frm_size =
  186. dsaf_get_dev_field(drv, GMAC_MAX_FRM_SIZE_REG,
  187. GMAC_MAX_FRM_SIZE_M, GMAC_MAX_FRM_SIZE_S);
  188. port_mode->short_runts_thr =
  189. dsaf_get_dev_field(drv, GMAC_SHORT_RUNTS_THR_REG,
  190. GMAC_SHORT_RUNTS_THR_M,
  191. GMAC_SHORT_RUNTS_THR_S);
  192. port_mode->pad_enable = dsaf_get_bit(tx_ctrl, GMAC_TX_PAD_EN_B);
  193. port_mode->crc_add = dsaf_get_bit(tx_ctrl, GMAC_TX_CRC_ADD_B);
  194. port_mode->an_enable = dsaf_get_bit(tx_ctrl, GMAC_TX_AN_EN_B);
  195. port_mode->runt_pkt_en =
  196. dsaf_get_bit(recv_ctrl, GMAC_RECV_CTRL_RUNT_PKT_EN_B);
  197. port_mode->strip_pad_en =
  198. dsaf_get_bit(recv_ctrl, GMAC_RECV_CTRL_STRIP_PAD_EN_B);
  199. }
  200. static void hns_gmac_pause_frm_cfg(void *mac_drv, u32 rx_pause_en,
  201. u32 tx_pause_en)
  202. {
  203. u32 pause_en;
  204. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  205. pause_en = dsaf_read_dev(drv, GMAC_PAUSE_EN_REG);
  206. dsaf_set_bit(pause_en, GMAC_PAUSE_EN_RX_FDFC_B, !!rx_pause_en);
  207. dsaf_set_bit(pause_en, GMAC_PAUSE_EN_TX_FDFC_B, !!tx_pause_en);
  208. dsaf_write_dev(drv, GMAC_PAUSE_EN_REG, pause_en);
  209. }
  210. static void hns_gmac_get_pausefrm_cfg(void *mac_drv, u32 *rx_pause_en,
  211. u32 *tx_pause_en)
  212. {
  213. u32 pause_en;
  214. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  215. pause_en = dsaf_read_dev(drv, GMAC_PAUSE_EN_REG);
  216. *rx_pause_en = dsaf_get_bit(pause_en, GMAC_PAUSE_EN_RX_FDFC_B);
  217. *tx_pause_en = dsaf_get_bit(pause_en, GMAC_PAUSE_EN_TX_FDFC_B);
  218. }
  219. static bool hns_gmac_need_adjust_link(void *mac_drv, enum mac_speed speed,
  220. int duplex)
  221. {
  222. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  223. struct hns_mac_cb *mac_cb = drv->mac_cb;
  224. return (mac_cb->speed != speed) ||
  225. (mac_cb->half_duplex == duplex);
  226. }
  227. static int hns_gmac_adjust_link(void *mac_drv, enum mac_speed speed,
  228. u32 full_duplex)
  229. {
  230. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  231. dsaf_set_dev_bit(drv, GMAC_DUPLEX_TYPE_REG,
  232. GMAC_DUPLEX_TYPE_B, !!full_duplex);
  233. switch (speed) {
  234. case MAC_SPEED_10:
  235. dsaf_set_dev_field(
  236. drv, GMAC_PORT_MODE_REG,
  237. GMAC_PORT_MODE_M, GMAC_PORT_MODE_S, 0x6);
  238. break;
  239. case MAC_SPEED_100:
  240. dsaf_set_dev_field(
  241. drv, GMAC_PORT_MODE_REG,
  242. GMAC_PORT_MODE_M, GMAC_PORT_MODE_S, 0x7);
  243. break;
  244. case MAC_SPEED_1000:
  245. dsaf_set_dev_field(
  246. drv, GMAC_PORT_MODE_REG,
  247. GMAC_PORT_MODE_M, GMAC_PORT_MODE_S, 0x8);
  248. break;
  249. default:
  250. dev_err(drv->dev,
  251. "hns_gmac_adjust_link fail, speed%d mac%d\n",
  252. speed, drv->mac_id);
  253. return -EINVAL;
  254. }
  255. return 0;
  256. }
  257. static void hns_gmac_set_uc_match(void *mac_drv, u16 en)
  258. {
  259. struct mac_driver *drv = mac_drv;
  260. dsaf_set_dev_bit(drv, GMAC_REC_FILT_CONTROL_REG,
  261. GMAC_UC_MATCH_EN_B, !en);
  262. dsaf_set_dev_bit(drv, GMAC_STATION_ADDR_HIGH_2_REG,
  263. GMAC_ADDR_EN_B, !en);
  264. }
  265. static void hns_gmac_set_promisc(void *mac_drv, u8 en)
  266. {
  267. struct mac_driver *drv = mac_drv;
  268. if (drv->mac_cb->mac_type == HNAE_PORT_DEBUG)
  269. hns_gmac_set_uc_match(mac_drv, en);
  270. }
  271. int hns_gmac_wait_fifo_clean(void *mac_drv)
  272. {
  273. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  274. int wait_cnt;
  275. u32 val;
  276. wait_cnt = 0;
  277. while (wait_cnt++ < HNS_MAX_WAIT_CNT) {
  278. val = dsaf_read_dev(drv, GMAC_FIFO_STATE_REG);
  279. /* bit5~bit0 is not send complete pkts */
  280. if ((val & 0x3f) == 0)
  281. break;
  282. usleep_range(100, 200);
  283. }
  284. if (wait_cnt >= HNS_MAX_WAIT_CNT) {
  285. dev_err(drv->dev,
  286. "hns ge %d fifo was not idle.\n", drv->mac_id);
  287. return -EBUSY;
  288. }
  289. return 0;
  290. }
  291. static void hns_gmac_init(void *mac_drv)
  292. {
  293. u32 port;
  294. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  295. struct dsaf_device *dsaf_dev
  296. = (struct dsaf_device *)dev_get_drvdata(drv->dev);
  297. port = drv->mac_id;
  298. dsaf_dev->misc_op->ge_srst(dsaf_dev, port, 0);
  299. mdelay(10);
  300. dsaf_dev->misc_op->ge_srst(dsaf_dev, port, 1);
  301. mdelay(10);
  302. hns_gmac_disable(mac_drv, MAC_COMM_MODE_RX_AND_TX);
  303. hns_gmac_tx_loop_pkt_dis(mac_drv);
  304. if (drv->mac_cb->mac_type == HNAE_PORT_DEBUG)
  305. hns_gmac_set_uc_match(mac_drv, 0);
  306. hns_gmac_config_pad_and_crc(mac_drv, 1);
  307. dsaf_set_dev_bit(drv, GMAC_MODE_CHANGE_EN_REG,
  308. GMAC_MODE_CHANGE_EB_B, 1);
  309. /* reduce gmac tx water line to avoid gmac hang-up
  310. * in speed 100M and duplex half.
  311. */
  312. dsaf_set_dev_field(drv, GMAC_TX_WATER_LINE_REG, GMAC_TX_WATER_LINE_MASK,
  313. GMAC_TX_WATER_LINE_SHIFT, 8);
  314. }
  315. static void hns_gmac_update_stats(void *mac_drv)
  316. {
  317. struct mac_hw_stats *hw_stats = NULL;
  318. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  319. hw_stats = &drv->mac_cb->hw_stats;
  320. /* RX */
  321. hw_stats->rx_good_bytes
  322. += dsaf_read_dev(drv, GMAC_RX_OCTETS_TOTAL_OK_REG);
  323. hw_stats->rx_bad_bytes
  324. += dsaf_read_dev(drv, GMAC_RX_OCTETS_BAD_REG);
  325. hw_stats->rx_uc_pkts += dsaf_read_dev(drv, GMAC_RX_UC_PKTS_REG);
  326. hw_stats->rx_mc_pkts += dsaf_read_dev(drv, GMAC_RX_MC_PKTS_REG);
  327. hw_stats->rx_bc_pkts += dsaf_read_dev(drv, GMAC_RX_BC_PKTS_REG);
  328. hw_stats->rx_64bytes
  329. += dsaf_read_dev(drv, GMAC_RX_PKTS_64OCTETS_REG);
  330. hw_stats->rx_65to127
  331. += dsaf_read_dev(drv, GMAC_RX_PKTS_65TO127OCTETS_REG);
  332. hw_stats->rx_128to255
  333. += dsaf_read_dev(drv, GMAC_RX_PKTS_128TO255OCTETS_REG);
  334. hw_stats->rx_256to511
  335. += dsaf_read_dev(drv, GMAC_RX_PKTS_255TO511OCTETS_REG);
  336. hw_stats->rx_512to1023
  337. += dsaf_read_dev(drv, GMAC_RX_PKTS_512TO1023OCTETS_REG);
  338. hw_stats->rx_1024to1518
  339. += dsaf_read_dev(drv, GMAC_RX_PKTS_1024TO1518OCTETS_REG);
  340. hw_stats->rx_1519tomax
  341. += dsaf_read_dev(drv, GMAC_RX_PKTS_1519TOMAXOCTETS_REG);
  342. hw_stats->rx_fcs_err += dsaf_read_dev(drv, GMAC_RX_FCS_ERRORS_REG);
  343. hw_stats->rx_vlan_pkts += dsaf_read_dev(drv, GMAC_RX_TAGGED_REG);
  344. hw_stats->rx_data_err += dsaf_read_dev(drv, GMAC_RX_DATA_ERR_REG);
  345. hw_stats->rx_align_err
  346. += dsaf_read_dev(drv, GMAC_RX_ALIGN_ERRORS_REG);
  347. hw_stats->rx_oversize
  348. += dsaf_read_dev(drv, GMAC_RX_LONG_ERRORS_REG);
  349. hw_stats->rx_jabber_err
  350. += dsaf_read_dev(drv, GMAC_RX_JABBER_ERRORS_REG);
  351. hw_stats->rx_pfc_tc0
  352. += dsaf_read_dev(drv, GMAC_RX_PAUSE_MACCTRL_FRAM_REG);
  353. hw_stats->rx_unknown_ctrl
  354. += dsaf_read_dev(drv, GMAC_RX_UNKNOWN_MACCTRL_FRAM_REG);
  355. hw_stats->rx_long_err
  356. += dsaf_read_dev(drv, GMAC_RX_VERY_LONG_ERR_CNT_REG);
  357. hw_stats->rx_minto64
  358. += dsaf_read_dev(drv, GMAC_RX_RUNT_ERR_CNT_REG);
  359. hw_stats->rx_under_min
  360. += dsaf_read_dev(drv, GMAC_RX_SHORT_ERR_CNT_REG);
  361. hw_stats->rx_filter_pkts
  362. += dsaf_read_dev(drv, GMAC_RX_FILT_PKT_CNT_REG);
  363. hw_stats->rx_filter_bytes
  364. += dsaf_read_dev(drv, GMAC_RX_OCTETS_TOTAL_FILT_REG);
  365. hw_stats->rx_fifo_overrun_err
  366. += dsaf_read_dev(drv, GMAC_RX_OVERRUN_CNT_REG);
  367. hw_stats->rx_len_err
  368. += dsaf_read_dev(drv, GMAC_RX_LENGTHFIELD_ERR_CNT_REG);
  369. hw_stats->rx_comma_err
  370. += dsaf_read_dev(drv, GMAC_RX_FAIL_COMMA_CNT_REG);
  371. /* TX */
  372. hw_stats->tx_good_bytes
  373. += dsaf_read_dev(drv, GMAC_OCTETS_TRANSMITTED_OK_REG);
  374. hw_stats->tx_bad_bytes
  375. += dsaf_read_dev(drv, GMAC_OCTETS_TRANSMITTED_BAD_REG);
  376. hw_stats->tx_uc_pkts += dsaf_read_dev(drv, GMAC_TX_UC_PKTS_REG);
  377. hw_stats->tx_mc_pkts += dsaf_read_dev(drv, GMAC_TX_MC_PKTS_REG);
  378. hw_stats->tx_bc_pkts += dsaf_read_dev(drv, GMAC_TX_BC_PKTS_REG);
  379. hw_stats->tx_64bytes
  380. += dsaf_read_dev(drv, GMAC_TX_PKTS_64OCTETS_REG);
  381. hw_stats->tx_65to127
  382. += dsaf_read_dev(drv, GMAC_TX_PKTS_65TO127OCTETS_REG);
  383. hw_stats->tx_128to255
  384. += dsaf_read_dev(drv, GMAC_TX_PKTS_128TO255OCTETS_REG);
  385. hw_stats->tx_256to511
  386. += dsaf_read_dev(drv, GMAC_TX_PKTS_255TO511OCTETS_REG);
  387. hw_stats->tx_512to1023
  388. += dsaf_read_dev(drv, GMAC_TX_PKTS_512TO1023OCTETS_REG);
  389. hw_stats->tx_1024to1518
  390. += dsaf_read_dev(drv, GMAC_TX_PKTS_1024TO1518OCTETS_REG);
  391. hw_stats->tx_1519tomax
  392. += dsaf_read_dev(drv, GMAC_TX_PKTS_1519TOMAXOCTETS_REG);
  393. hw_stats->tx_jabber_err
  394. += dsaf_read_dev(drv, GMAC_TX_EXCESSIVE_LENGTH_DROP_REG);
  395. hw_stats->tx_underrun_err
  396. += dsaf_read_dev(drv, GMAC_TX_UNDERRUN_REG);
  397. hw_stats->tx_vlan += dsaf_read_dev(drv, GMAC_TX_TAGGED_REG);
  398. hw_stats->tx_crc_err += dsaf_read_dev(drv, GMAC_TX_CRC_ERROR_REG);
  399. hw_stats->tx_pfc_tc0
  400. += dsaf_read_dev(drv, GMAC_TX_PAUSE_FRAMES_REG);
  401. }
  402. static void hns_gmac_set_mac_addr(void *mac_drv, char *mac_addr)
  403. {
  404. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  405. u32 high_val = mac_addr[1] | (mac_addr[0] << 8);
  406. u32 low_val = mac_addr[5] | (mac_addr[4] << 8)
  407. | (mac_addr[3] << 16) | (mac_addr[2] << 24);
  408. u32 val = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_2_REG);
  409. u32 sta_addr_en = dsaf_get_bit(val, GMAC_ADDR_EN_B);
  410. dsaf_write_dev(drv, GMAC_STATION_ADDR_LOW_2_REG, low_val);
  411. dsaf_write_dev(drv, GMAC_STATION_ADDR_HIGH_2_REG,
  412. high_val | (sta_addr_en << GMAC_ADDR_EN_B));
  413. }
  414. static int hns_gmac_config_loopback(void *mac_drv, enum hnae_loop loop_mode,
  415. u8 enable)
  416. {
  417. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  418. switch (loop_mode) {
  419. case MAC_INTERNALLOOP_MAC:
  420. dsaf_set_dev_bit(drv, GMAC_LOOP_REG, GMAC_LP_REG_CF2MI_LP_EN_B,
  421. !!enable);
  422. break;
  423. default:
  424. dev_err(drv->dev, "loop_mode error\n");
  425. return -EINVAL;
  426. }
  427. return 0;
  428. }
  429. static void hns_gmac_get_info(void *mac_drv, struct mac_info *mac_info)
  430. {
  431. enum hns_gmac_duplex_mdoe duplex;
  432. enum hns_port_mode speed;
  433. u32 rx_pause;
  434. u32 tx_pause;
  435. u32 rx;
  436. u32 tx;
  437. u16 fc_tx_timer;
  438. struct hns_gmac_port_mode_cfg port_mode = { GMAC_10M_MII, 0 };
  439. hns_gmac_port_mode_get(mac_drv, &port_mode);
  440. mac_info->pad_and_crc_en = port_mode.crc_add && port_mode.pad_enable;
  441. mac_info->auto_neg = port_mode.an_enable;
  442. hns_gmac_get_tx_auto_pause_frames(mac_drv, &fc_tx_timer);
  443. mac_info->tx_pause_time = fc_tx_timer;
  444. hns_gmac_get_en(mac_drv, &rx, &tx);
  445. mac_info->port_en = rx && tx;
  446. hns_gmac_get_duplex_type(mac_drv, &duplex);
  447. mac_info->duplex = duplex;
  448. hns_gmac_get_port_mode(mac_drv, &speed);
  449. switch (speed) {
  450. case GMAC_10M_SGMII:
  451. mac_info->speed = MAC_SPEED_10;
  452. break;
  453. case GMAC_100M_SGMII:
  454. mac_info->speed = MAC_SPEED_100;
  455. break;
  456. case GMAC_1000M_SGMII:
  457. mac_info->speed = MAC_SPEED_1000;
  458. break;
  459. default:
  460. mac_info->speed = 0;
  461. break;
  462. }
  463. hns_gmac_get_pausefrm_cfg(mac_drv, &rx_pause, &tx_pause);
  464. mac_info->rx_pause_en = rx_pause;
  465. mac_info->tx_pause_en = tx_pause;
  466. }
  467. static void hns_gmac_autoneg_stat(void *mac_drv, u32 *enable)
  468. {
  469. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  470. *enable = dsaf_get_dev_bit(drv, GMAC_TRANSMIT_CONTROL_REG,
  471. GMAC_TX_AN_EN_B);
  472. }
  473. static void hns_gmac_get_link_status(void *mac_drv, u32 *link_stat)
  474. {
  475. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  476. *link_stat = dsaf_get_dev_bit(drv, GMAC_AN_NEG_STATE_REG,
  477. GMAC_AN_NEG_STAT_RX_SYNC_OK_B);
  478. }
  479. static void hns_gmac_get_regs(void *mac_drv, void *data)
  480. {
  481. u32 *regs = data;
  482. int i;
  483. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  484. /* base config registers */
  485. regs[0] = dsaf_read_dev(drv, GMAC_DUPLEX_TYPE_REG);
  486. regs[1] = dsaf_read_dev(drv, GMAC_FD_FC_TYPE_REG);
  487. regs[2] = dsaf_read_dev(drv, GMAC_FC_TX_TIMER_REG);
  488. regs[3] = dsaf_read_dev(drv, GMAC_FD_FC_ADDR_LOW_REG);
  489. regs[4] = dsaf_read_dev(drv, GMAC_FD_FC_ADDR_HIGH_REG);
  490. regs[5] = dsaf_read_dev(drv, GMAC_IPG_TX_TIMER_REG);
  491. regs[6] = dsaf_read_dev(drv, GMAC_PAUSE_THR_REG);
  492. regs[7] = dsaf_read_dev(drv, GMAC_MAX_FRM_SIZE_REG);
  493. regs[8] = dsaf_read_dev(drv, GMAC_PORT_MODE_REG);
  494. regs[9] = dsaf_read_dev(drv, GMAC_PORT_EN_REG);
  495. regs[10] = dsaf_read_dev(drv, GMAC_PAUSE_EN_REG);
  496. regs[11] = dsaf_read_dev(drv, GMAC_SHORT_RUNTS_THR_REG);
  497. regs[12] = dsaf_read_dev(drv, GMAC_AN_NEG_STATE_REG);
  498. regs[13] = dsaf_read_dev(drv, GMAC_TX_LOCAL_PAGE_REG);
  499. regs[14] = dsaf_read_dev(drv, GMAC_TRANSMIT_CONTROL_REG);
  500. regs[15] = dsaf_read_dev(drv, GMAC_REC_FILT_CONTROL_REG);
  501. regs[16] = dsaf_read_dev(drv, GMAC_PTP_CONFIG_REG);
  502. /* rx static registers */
  503. regs[17] = dsaf_read_dev(drv, GMAC_RX_OCTETS_TOTAL_OK_REG);
  504. regs[18] = dsaf_read_dev(drv, GMAC_RX_OCTETS_BAD_REG);
  505. regs[19] = dsaf_read_dev(drv, GMAC_RX_UC_PKTS_REG);
  506. regs[20] = dsaf_read_dev(drv, GMAC_RX_MC_PKTS_REG);
  507. regs[21] = dsaf_read_dev(drv, GMAC_RX_BC_PKTS_REG);
  508. regs[22] = dsaf_read_dev(drv, GMAC_RX_PKTS_64OCTETS_REG);
  509. regs[23] = dsaf_read_dev(drv, GMAC_RX_PKTS_65TO127OCTETS_REG);
  510. regs[24] = dsaf_read_dev(drv, GMAC_RX_PKTS_128TO255OCTETS_REG);
  511. regs[25] = dsaf_read_dev(drv, GMAC_RX_PKTS_255TO511OCTETS_REG);
  512. regs[26] = dsaf_read_dev(drv, GMAC_RX_PKTS_512TO1023OCTETS_REG);
  513. regs[27] = dsaf_read_dev(drv, GMAC_RX_PKTS_1024TO1518OCTETS_REG);
  514. regs[28] = dsaf_read_dev(drv, GMAC_RX_PKTS_1519TOMAXOCTETS_REG);
  515. regs[29] = dsaf_read_dev(drv, GMAC_RX_FCS_ERRORS_REG);
  516. regs[30] = dsaf_read_dev(drv, GMAC_RX_TAGGED_REG);
  517. regs[31] = dsaf_read_dev(drv, GMAC_RX_DATA_ERR_REG);
  518. regs[32] = dsaf_read_dev(drv, GMAC_RX_ALIGN_ERRORS_REG);
  519. regs[33] = dsaf_read_dev(drv, GMAC_RX_LONG_ERRORS_REG);
  520. regs[34] = dsaf_read_dev(drv, GMAC_RX_JABBER_ERRORS_REG);
  521. regs[35] = dsaf_read_dev(drv, GMAC_RX_PAUSE_MACCTRL_FRAM_REG);
  522. regs[36] = dsaf_read_dev(drv, GMAC_RX_UNKNOWN_MACCTRL_FRAM_REG);
  523. regs[37] = dsaf_read_dev(drv, GMAC_RX_VERY_LONG_ERR_CNT_REG);
  524. regs[38] = dsaf_read_dev(drv, GMAC_RX_RUNT_ERR_CNT_REG);
  525. regs[39] = dsaf_read_dev(drv, GMAC_RX_SHORT_ERR_CNT_REG);
  526. regs[40] = dsaf_read_dev(drv, GMAC_RX_FILT_PKT_CNT_REG);
  527. regs[41] = dsaf_read_dev(drv, GMAC_RX_OCTETS_TOTAL_FILT_REG);
  528. /* tx static registers */
  529. regs[42] = dsaf_read_dev(drv, GMAC_OCTETS_TRANSMITTED_OK_REG);
  530. regs[43] = dsaf_read_dev(drv, GMAC_OCTETS_TRANSMITTED_BAD_REG);
  531. regs[44] = dsaf_read_dev(drv, GMAC_TX_UC_PKTS_REG);
  532. regs[45] = dsaf_read_dev(drv, GMAC_TX_MC_PKTS_REG);
  533. regs[46] = dsaf_read_dev(drv, GMAC_TX_BC_PKTS_REG);
  534. regs[47] = dsaf_read_dev(drv, GMAC_TX_PKTS_64OCTETS_REG);
  535. regs[48] = dsaf_read_dev(drv, GMAC_TX_PKTS_65TO127OCTETS_REG);
  536. regs[49] = dsaf_read_dev(drv, GMAC_TX_PKTS_128TO255OCTETS_REG);
  537. regs[50] = dsaf_read_dev(drv, GMAC_TX_PKTS_255TO511OCTETS_REG);
  538. regs[51] = dsaf_read_dev(drv, GMAC_TX_PKTS_512TO1023OCTETS_REG);
  539. regs[52] = dsaf_read_dev(drv, GMAC_TX_PKTS_1024TO1518OCTETS_REG);
  540. regs[53] = dsaf_read_dev(drv, GMAC_TX_PKTS_1519TOMAXOCTETS_REG);
  541. regs[54] = dsaf_read_dev(drv, GMAC_TX_EXCESSIVE_LENGTH_DROP_REG);
  542. regs[55] = dsaf_read_dev(drv, GMAC_TX_UNDERRUN_REG);
  543. regs[56] = dsaf_read_dev(drv, GMAC_TX_TAGGED_REG);
  544. regs[57] = dsaf_read_dev(drv, GMAC_TX_CRC_ERROR_REG);
  545. regs[58] = dsaf_read_dev(drv, GMAC_TX_PAUSE_FRAMES_REG);
  546. regs[59] = dsaf_read_dev(drv, GAMC_RX_MAX_FRAME);
  547. regs[60] = dsaf_read_dev(drv, GMAC_LINE_LOOP_BACK_REG);
  548. regs[61] = dsaf_read_dev(drv, GMAC_CF_CRC_STRIP_REG);
  549. regs[62] = dsaf_read_dev(drv, GMAC_MODE_CHANGE_EN_REG);
  550. regs[63] = dsaf_read_dev(drv, GMAC_SIXTEEN_BIT_CNTR_REG);
  551. regs[64] = dsaf_read_dev(drv, GMAC_LD_LINK_COUNTER_REG);
  552. regs[65] = dsaf_read_dev(drv, GMAC_LOOP_REG);
  553. regs[66] = dsaf_read_dev(drv, GMAC_RECV_CONTROL_REG);
  554. regs[67] = dsaf_read_dev(drv, GMAC_VLAN_CODE_REG);
  555. regs[68] = dsaf_read_dev(drv, GMAC_RX_OVERRUN_CNT_REG);
  556. regs[69] = dsaf_read_dev(drv, GMAC_RX_LENGTHFIELD_ERR_CNT_REG);
  557. regs[70] = dsaf_read_dev(drv, GMAC_RX_FAIL_COMMA_CNT_REG);
  558. regs[71] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_0_REG);
  559. regs[72] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_0_REG);
  560. regs[73] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_1_REG);
  561. regs[74] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_1_REG);
  562. regs[75] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_2_REG);
  563. regs[76] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_2_REG);
  564. regs[77] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_3_REG);
  565. regs[78] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_3_REG);
  566. regs[79] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_4_REG);
  567. regs[80] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_4_REG);
  568. regs[81] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_5_REG);
  569. regs[82] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_5_REG);
  570. regs[83] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_MSK_0_REG);
  571. regs[84] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_MSK_0_REG);
  572. regs[85] = dsaf_read_dev(drv, GMAC_STATION_ADDR_LOW_MSK_1_REG);
  573. regs[86] = dsaf_read_dev(drv, GMAC_STATION_ADDR_HIGH_MSK_1_REG);
  574. regs[87] = dsaf_read_dev(drv, GMAC_MAC_SKIP_LEN_REG);
  575. regs[88] = dsaf_read_dev(drv, GMAC_TX_LOOP_PKT_PRI_REG);
  576. /* mark end of mac regs */
  577. for (i = 89; i < 96; i++)
  578. regs[i] = 0xaaaaaaaa;
  579. }
  580. static void hns_gmac_get_stats(void *mac_drv, u64 *data)
  581. {
  582. u32 i;
  583. u64 *buf = data;
  584. struct mac_driver *drv = (struct mac_driver *)mac_drv;
  585. struct mac_hw_stats *hw_stats = NULL;
  586. hw_stats = &drv->mac_cb->hw_stats;
  587. for (i = 0; i < ARRAY_SIZE(g_gmac_stats_string); i++) {
  588. buf[i] = DSAF_STATS_READ(hw_stats,
  589. g_gmac_stats_string[i].offset);
  590. }
  591. }
  592. static void hns_gmac_get_strings(u32 stringset, u8 *data)
  593. {
  594. char *buff = (char *)data;
  595. u32 i;
  596. if (stringset != ETH_SS_STATS)
  597. return;
  598. for (i = 0; i < ARRAY_SIZE(g_gmac_stats_string); i++) {
  599. snprintf(buff, ETH_GSTRING_LEN, "%s",
  600. g_gmac_stats_string[i].desc);
  601. buff = buff + ETH_GSTRING_LEN;
  602. }
  603. }
  604. static int hns_gmac_get_sset_count(int stringset)
  605. {
  606. if (stringset == ETH_SS_STATS)
  607. return ARRAY_SIZE(g_gmac_stats_string);
  608. return 0;
  609. }
  610. static int hns_gmac_get_regs_count(void)
  611. {
  612. return ETH_GMAC_DUMP_NUM;
  613. }
  614. void *hns_gmac_config(struct hns_mac_cb *mac_cb, struct mac_params *mac_param)
  615. {
  616. struct mac_driver *mac_drv;
  617. mac_drv = devm_kzalloc(mac_cb->dev, sizeof(*mac_drv), GFP_KERNEL);
  618. if (!mac_drv)
  619. return NULL;
  620. mac_drv->mac_init = hns_gmac_init;
  621. mac_drv->mac_enable = hns_gmac_enable;
  622. mac_drv->mac_disable = hns_gmac_disable;
  623. mac_drv->mac_free = hns_gmac_free;
  624. mac_drv->adjust_link = hns_gmac_adjust_link;
  625. mac_drv->need_adjust_link = hns_gmac_need_adjust_link;
  626. mac_drv->set_tx_auto_pause_frames = hns_gmac_set_tx_auto_pause_frames;
  627. mac_drv->config_max_frame_length = hns_gmac_config_max_frame_length;
  628. mac_drv->mac_pausefrm_cfg = hns_gmac_pause_frm_cfg;
  629. mac_drv->mac_id = mac_param->mac_id;
  630. mac_drv->mac_mode = mac_param->mac_mode;
  631. mac_drv->io_base = mac_param->vaddr;
  632. mac_drv->dev = mac_param->dev;
  633. mac_drv->mac_cb = mac_cb;
  634. mac_drv->set_mac_addr = hns_gmac_set_mac_addr;
  635. mac_drv->set_an_mode = hns_gmac_config_an_mode;
  636. mac_drv->config_loopback = hns_gmac_config_loopback;
  637. mac_drv->config_pad_and_crc = hns_gmac_config_pad_and_crc;
  638. mac_drv->config_half_duplex = hns_gmac_set_duplex_type;
  639. mac_drv->set_rx_ignore_pause_frames = hns_gmac_set_rx_auto_pause_frames;
  640. mac_drv->get_info = hns_gmac_get_info;
  641. mac_drv->autoneg_stat = hns_gmac_autoneg_stat;
  642. mac_drv->get_pause_enable = hns_gmac_get_pausefrm_cfg;
  643. mac_drv->get_link_status = hns_gmac_get_link_status;
  644. mac_drv->get_regs = hns_gmac_get_regs;
  645. mac_drv->get_regs_count = hns_gmac_get_regs_count;
  646. mac_drv->get_ethtool_stats = hns_gmac_get_stats;
  647. mac_drv->get_sset_count = hns_gmac_get_sset_count;
  648. mac_drv->get_strings = hns_gmac_get_strings;
  649. mac_drv->update_stats = hns_gmac_update_stats;
  650. mac_drv->set_promiscuous = hns_gmac_set_promisc;
  651. mac_drv->wait_fifo_clean = hns_gmac_wait_fifo_clean;
  652. return (void *)mac_drv;
  653. }