fec_mpc52xx.h 9.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. /*
  2. * drivers/net/ethernet/freescale/fec_mpc52xx.h
  3. *
  4. * Driver for the MPC5200 Fast Ethernet Controller
  5. *
  6. * Author: Dale Farnsworth <dfarnsworth@mvista.com>
  7. *
  8. * 2003-2004 (c) MontaVista, Software, Inc. This file is licensed under
  9. * the terms of the GNU General Public License version 2. This program
  10. * is licensed "as is" without any warranty of any kind, whether express
  11. * or implied.
  12. */
  13. #ifndef __DRIVERS_NET_MPC52XX_FEC_H__
  14. #define __DRIVERS_NET_MPC52XX_FEC_H__
  15. #include <linux/phy.h>
  16. /* Tunable constant */
  17. /* FEC_RX_BUFFER_SIZE includes 4 bytes for CRC32 */
  18. #define FEC_RX_BUFFER_SIZE 1522 /* max receive packet size */
  19. #define FEC_RX_NUM_BD 256
  20. #define FEC_TX_NUM_BD 64
  21. #define FEC_RESET_DELAY 50 /* uS */
  22. #define FEC_WATCHDOG_TIMEOUT ((400*HZ)/1000)
  23. /* ======================================================================== */
  24. /* Hardware register sets & bits */
  25. /* ======================================================================== */
  26. struct mpc52xx_fec {
  27. u32 fec_id; /* FEC + 0x000 */
  28. u32 ievent; /* FEC + 0x004 */
  29. u32 imask; /* FEC + 0x008 */
  30. u32 reserved0[1]; /* FEC + 0x00C */
  31. u32 r_des_active; /* FEC + 0x010 */
  32. u32 x_des_active; /* FEC + 0x014 */
  33. u32 r_des_active_cl; /* FEC + 0x018 */
  34. u32 x_des_active_cl; /* FEC + 0x01C */
  35. u32 ivent_set; /* FEC + 0x020 */
  36. u32 ecntrl; /* FEC + 0x024 */
  37. u32 reserved1[6]; /* FEC + 0x028-03C */
  38. u32 mii_data; /* FEC + 0x040 */
  39. u32 mii_speed; /* FEC + 0x044 */
  40. u32 mii_status; /* FEC + 0x048 */
  41. u32 reserved2[5]; /* FEC + 0x04C-05C */
  42. u32 mib_data; /* FEC + 0x060 */
  43. u32 mib_control; /* FEC + 0x064 */
  44. u32 reserved3[6]; /* FEC + 0x068-7C */
  45. u32 r_activate; /* FEC + 0x080 */
  46. u32 r_cntrl; /* FEC + 0x084 */
  47. u32 r_hash; /* FEC + 0x088 */
  48. u32 r_data; /* FEC + 0x08C */
  49. u32 ar_done; /* FEC + 0x090 */
  50. u32 r_test; /* FEC + 0x094 */
  51. u32 r_mib; /* FEC + 0x098 */
  52. u32 r_da_low; /* FEC + 0x09C */
  53. u32 r_da_high; /* FEC + 0x0A0 */
  54. u32 reserved4[7]; /* FEC + 0x0A4-0BC */
  55. u32 x_activate; /* FEC + 0x0C0 */
  56. u32 x_cntrl; /* FEC + 0x0C4 */
  57. u32 backoff; /* FEC + 0x0C8 */
  58. u32 x_data; /* FEC + 0x0CC */
  59. u32 x_status; /* FEC + 0x0D0 */
  60. u32 x_mib; /* FEC + 0x0D4 */
  61. u32 x_test; /* FEC + 0x0D8 */
  62. u32 fdxfc_da1; /* FEC + 0x0DC */
  63. u32 fdxfc_da2; /* FEC + 0x0E0 */
  64. u32 paddr1; /* FEC + 0x0E4 */
  65. u32 paddr2; /* FEC + 0x0E8 */
  66. u32 op_pause; /* FEC + 0x0EC */
  67. u32 reserved5[4]; /* FEC + 0x0F0-0FC */
  68. u32 instr_reg; /* FEC + 0x100 */
  69. u32 context_reg; /* FEC + 0x104 */
  70. u32 test_cntrl; /* FEC + 0x108 */
  71. u32 acc_reg; /* FEC + 0x10C */
  72. u32 ones; /* FEC + 0x110 */
  73. u32 zeros; /* FEC + 0x114 */
  74. u32 iaddr1; /* FEC + 0x118 */
  75. u32 iaddr2; /* FEC + 0x11C */
  76. u32 gaddr1; /* FEC + 0x120 */
  77. u32 gaddr2; /* FEC + 0x124 */
  78. u32 random; /* FEC + 0x128 */
  79. u32 rand1; /* FEC + 0x12C */
  80. u32 tmp; /* FEC + 0x130 */
  81. u32 reserved6[3]; /* FEC + 0x134-13C */
  82. u32 fifo_id; /* FEC + 0x140 */
  83. u32 x_wmrk; /* FEC + 0x144 */
  84. u32 fcntrl; /* FEC + 0x148 */
  85. u32 r_bound; /* FEC + 0x14C */
  86. u32 r_fstart; /* FEC + 0x150 */
  87. u32 r_count; /* FEC + 0x154 */
  88. u32 r_lag; /* FEC + 0x158 */
  89. u32 r_read; /* FEC + 0x15C */
  90. u32 r_write; /* FEC + 0x160 */
  91. u32 x_count; /* FEC + 0x164 */
  92. u32 x_lag; /* FEC + 0x168 */
  93. u32 x_retry; /* FEC + 0x16C */
  94. u32 x_write; /* FEC + 0x170 */
  95. u32 x_read; /* FEC + 0x174 */
  96. u32 reserved7[2]; /* FEC + 0x178-17C */
  97. u32 fm_cntrl; /* FEC + 0x180 */
  98. u32 rfifo_data; /* FEC + 0x184 */
  99. u32 rfifo_status; /* FEC + 0x188 */
  100. u32 rfifo_cntrl; /* FEC + 0x18C */
  101. u32 rfifo_lrf_ptr; /* FEC + 0x190 */
  102. u32 rfifo_lwf_ptr; /* FEC + 0x194 */
  103. u32 rfifo_alarm; /* FEC + 0x198 */
  104. u32 rfifo_rdptr; /* FEC + 0x19C */
  105. u32 rfifo_wrptr; /* FEC + 0x1A0 */
  106. u32 tfifo_data; /* FEC + 0x1A4 */
  107. u32 tfifo_status; /* FEC + 0x1A8 */
  108. u32 tfifo_cntrl; /* FEC + 0x1AC */
  109. u32 tfifo_lrf_ptr; /* FEC + 0x1B0 */
  110. u32 tfifo_lwf_ptr; /* FEC + 0x1B4 */
  111. u32 tfifo_alarm; /* FEC + 0x1B8 */
  112. u32 tfifo_rdptr; /* FEC + 0x1BC */
  113. u32 tfifo_wrptr; /* FEC + 0x1C0 */
  114. u32 reset_cntrl; /* FEC + 0x1C4 */
  115. u32 xmit_fsm; /* FEC + 0x1C8 */
  116. u32 reserved8[3]; /* FEC + 0x1CC-1D4 */
  117. u32 rdes_data0; /* FEC + 0x1D8 */
  118. u32 rdes_data1; /* FEC + 0x1DC */
  119. u32 r_length; /* FEC + 0x1E0 */
  120. u32 x_length; /* FEC + 0x1E4 */
  121. u32 x_addr; /* FEC + 0x1E8 */
  122. u32 cdes_data; /* FEC + 0x1EC */
  123. u32 status; /* FEC + 0x1F0 */
  124. u32 dma_control; /* FEC + 0x1F4 */
  125. u32 des_cmnd; /* FEC + 0x1F8 */
  126. u32 data; /* FEC + 0x1FC */
  127. u32 rmon_t_drop; /* FEC + 0x200 */
  128. u32 rmon_t_packets; /* FEC + 0x204 */
  129. u32 rmon_t_bc_pkt; /* FEC + 0x208 */
  130. u32 rmon_t_mc_pkt; /* FEC + 0x20C */
  131. u32 rmon_t_crc_align; /* FEC + 0x210 */
  132. u32 rmon_t_undersize; /* FEC + 0x214 */
  133. u32 rmon_t_oversize; /* FEC + 0x218 */
  134. u32 rmon_t_frag; /* FEC + 0x21C */
  135. u32 rmon_t_jab; /* FEC + 0x220 */
  136. u32 rmon_t_col; /* FEC + 0x224 */
  137. u32 rmon_t_p64; /* FEC + 0x228 */
  138. u32 rmon_t_p65to127; /* FEC + 0x22C */
  139. u32 rmon_t_p128to255; /* FEC + 0x230 */
  140. u32 rmon_t_p256to511; /* FEC + 0x234 */
  141. u32 rmon_t_p512to1023; /* FEC + 0x238 */
  142. u32 rmon_t_p1024to2047; /* FEC + 0x23C */
  143. u32 rmon_t_p_gte2048; /* FEC + 0x240 */
  144. u32 rmon_t_octets; /* FEC + 0x244 */
  145. u32 ieee_t_drop; /* FEC + 0x248 */
  146. u32 ieee_t_frame_ok; /* FEC + 0x24C */
  147. u32 ieee_t_1col; /* FEC + 0x250 */
  148. u32 ieee_t_mcol; /* FEC + 0x254 */
  149. u32 ieee_t_def; /* FEC + 0x258 */
  150. u32 ieee_t_lcol; /* FEC + 0x25C */
  151. u32 ieee_t_excol; /* FEC + 0x260 */
  152. u32 ieee_t_macerr; /* FEC + 0x264 */
  153. u32 ieee_t_cserr; /* FEC + 0x268 */
  154. u32 ieee_t_sqe; /* FEC + 0x26C */
  155. u32 t_fdxfc; /* FEC + 0x270 */
  156. u32 ieee_t_octets_ok; /* FEC + 0x274 */
  157. u32 reserved9[2]; /* FEC + 0x278-27C */
  158. u32 rmon_r_drop; /* FEC + 0x280 */
  159. u32 rmon_r_packets; /* FEC + 0x284 */
  160. u32 rmon_r_bc_pkt; /* FEC + 0x288 */
  161. u32 rmon_r_mc_pkt; /* FEC + 0x28C */
  162. u32 rmon_r_crc_align; /* FEC + 0x290 */
  163. u32 rmon_r_undersize; /* FEC + 0x294 */
  164. u32 rmon_r_oversize; /* FEC + 0x298 */
  165. u32 rmon_r_frag; /* FEC + 0x29C */
  166. u32 rmon_r_jab; /* FEC + 0x2A0 */
  167. u32 rmon_r_resvd_0; /* FEC + 0x2A4 */
  168. u32 rmon_r_p64; /* FEC + 0x2A8 */
  169. u32 rmon_r_p65to127; /* FEC + 0x2AC */
  170. u32 rmon_r_p128to255; /* FEC + 0x2B0 */
  171. u32 rmon_r_p256to511; /* FEC + 0x2B4 */
  172. u32 rmon_r_p512to1023; /* FEC + 0x2B8 */
  173. u32 rmon_r_p1024to2047; /* FEC + 0x2BC */
  174. u32 rmon_r_p_gte2048; /* FEC + 0x2C0 */
  175. u32 rmon_r_octets; /* FEC + 0x2C4 */
  176. u32 ieee_r_drop; /* FEC + 0x2C8 */
  177. u32 ieee_r_frame_ok; /* FEC + 0x2CC */
  178. u32 ieee_r_crc; /* FEC + 0x2D0 */
  179. u32 ieee_r_align; /* FEC + 0x2D4 */
  180. u32 r_macerr; /* FEC + 0x2D8 */
  181. u32 r_fdxfc; /* FEC + 0x2DC */
  182. u32 ieee_r_octets_ok; /* FEC + 0x2E0 */
  183. u32 reserved10[7]; /* FEC + 0x2E4-2FC */
  184. u32 reserved11[64]; /* FEC + 0x300-3FF */
  185. };
  186. #define FEC_MIB_DISABLE 0x80000000
  187. #define FEC_IEVENT_HBERR 0x80000000
  188. #define FEC_IEVENT_BABR 0x40000000
  189. #define FEC_IEVENT_BABT 0x20000000
  190. #define FEC_IEVENT_GRA 0x10000000
  191. #define FEC_IEVENT_TFINT 0x08000000
  192. #define FEC_IEVENT_MII 0x00800000
  193. #define FEC_IEVENT_LATE_COL 0x00200000
  194. #define FEC_IEVENT_COL_RETRY_LIM 0x00100000
  195. #define FEC_IEVENT_XFIFO_UN 0x00080000
  196. #define FEC_IEVENT_XFIFO_ERROR 0x00040000
  197. #define FEC_IEVENT_RFIFO_ERROR 0x00020000
  198. #define FEC_IMASK_HBERR 0x80000000
  199. #define FEC_IMASK_BABR 0x40000000
  200. #define FEC_IMASK_BABT 0x20000000
  201. #define FEC_IMASK_GRA 0x10000000
  202. #define FEC_IMASK_MII 0x00800000
  203. #define FEC_IMASK_LATE_COL 0x00200000
  204. #define FEC_IMASK_COL_RETRY_LIM 0x00100000
  205. #define FEC_IMASK_XFIFO_UN 0x00080000
  206. #define FEC_IMASK_XFIFO_ERROR 0x00040000
  207. #define FEC_IMASK_RFIFO_ERROR 0x00020000
  208. /* all but MII, which is enabled separately */
  209. #define FEC_IMASK_ENABLE (FEC_IMASK_HBERR | FEC_IMASK_BABR | \
  210. FEC_IMASK_BABT | FEC_IMASK_GRA | FEC_IMASK_LATE_COL | \
  211. FEC_IMASK_COL_RETRY_LIM | FEC_IMASK_XFIFO_UN | \
  212. FEC_IMASK_XFIFO_ERROR | FEC_IMASK_RFIFO_ERROR)
  213. #define FEC_RCNTRL_MAX_FL_SHIFT 16
  214. #define FEC_RCNTRL_LOOP 0x01
  215. #define FEC_RCNTRL_DRT 0x02
  216. #define FEC_RCNTRL_MII_MODE 0x04
  217. #define FEC_RCNTRL_PROM 0x08
  218. #define FEC_RCNTRL_BC_REJ 0x10
  219. #define FEC_RCNTRL_FCE 0x20
  220. #define FEC_TCNTRL_GTS 0x00000001
  221. #define FEC_TCNTRL_HBC 0x00000002
  222. #define FEC_TCNTRL_FDEN 0x00000004
  223. #define FEC_TCNTRL_TFC_PAUSE 0x00000008
  224. #define FEC_TCNTRL_RFC_PAUSE 0x00000010
  225. #define FEC_ECNTRL_RESET 0x00000001
  226. #define FEC_ECNTRL_ETHER_EN 0x00000002
  227. #define FEC_MII_DATA_ST 0x40000000 /* Start frame */
  228. #define FEC_MII_DATA_OP_RD 0x20000000 /* Perform read */
  229. #define FEC_MII_DATA_OP_WR 0x10000000 /* Perform write */
  230. #define FEC_MII_DATA_PA_MSK 0x0f800000 /* PHY Address mask */
  231. #define FEC_MII_DATA_RA_MSK 0x007c0000 /* PHY Register mask */
  232. #define FEC_MII_DATA_TA 0x00020000 /* Turnaround */
  233. #define FEC_MII_DATA_DATAMSK 0x0000ffff /* PHY data mask */
  234. #define FEC_MII_READ_FRAME (FEC_MII_DATA_ST | FEC_MII_DATA_OP_RD | FEC_MII_DATA_TA)
  235. #define FEC_MII_WRITE_FRAME (FEC_MII_DATA_ST | FEC_MII_DATA_OP_WR | FEC_MII_DATA_TA)
  236. #define FEC_MII_DATA_RA_SHIFT 0x12 /* MII reg addr bits */
  237. #define FEC_MII_DATA_PA_SHIFT 0x17 /* MII PHY addr bits */
  238. #define FEC_PADDR2_TYPE 0x8808
  239. #define FEC_OP_PAUSE_OPCODE 0x00010000
  240. #define FEC_FIFO_WMRK_256B 0x3
  241. #define FEC_FIFO_STATUS_ERR 0x00400000
  242. #define FEC_FIFO_STATUS_UF 0x00200000
  243. #define FEC_FIFO_STATUS_OF 0x00100000
  244. #define FEC_FIFO_CNTRL_FRAME 0x08000000
  245. #define FEC_FIFO_CNTRL_LTG_7 0x07000000
  246. #define FEC_RESET_CNTRL_RESET_FIFO 0x02000000
  247. #define FEC_RESET_CNTRL_ENABLE_IS_RESET 0x01000000
  248. #define FEC_XMIT_FSM_APPEND_CRC 0x02000000
  249. #define FEC_XMIT_FSM_ENABLE_CRC 0x01000000
  250. extern struct platform_driver mpc52xx_fec_mdio_driver;
  251. #endif /* __DRIVERS_NET_MPC52XX_FEC_H__ */