macb.h 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282
  1. /*
  2. * Atmel MACB Ethernet Controller driver
  3. *
  4. * Copyright (C) 2004-2006 Atmel Corporation
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. */
  10. #ifndef _MACB_H
  11. #define _MACB_H
  12. #include <linux/phy.h>
  13. #include <linux/ptp_clock_kernel.h>
  14. #include <linux/net_tstamp.h>
  15. #include <linux/interrupt.h>
  16. #if defined(CONFIG_ARCH_DMA_ADDR_T_64BIT) || defined(CONFIG_MACB_USE_HWSTAMP)
  17. #define MACB_EXT_DESC
  18. #endif
  19. #define MACB_GREGS_NBR 16
  20. #define MACB_GREGS_VERSION 2
  21. #define MACB_MAX_QUEUES 8
  22. /* MACB register offsets */
  23. #define MACB_NCR 0x0000 /* Network Control */
  24. #define MACB_NCFGR 0x0004 /* Network Config */
  25. #define MACB_NSR 0x0008 /* Network Status */
  26. #define MACB_TAR 0x000c /* AT91RM9200 only */
  27. #define MACB_TCR 0x0010 /* AT91RM9200 only */
  28. #define MACB_TSR 0x0014 /* Transmit Status */
  29. #define MACB_RBQP 0x0018 /* RX Q Base Address */
  30. #define MACB_TBQP 0x001c /* TX Q Base Address */
  31. #define MACB_RSR 0x0020 /* Receive Status */
  32. #define MACB_ISR 0x0024 /* Interrupt Status */
  33. #define MACB_IER 0x0028 /* Interrupt Enable */
  34. #define MACB_IDR 0x002c /* Interrupt Disable */
  35. #define MACB_IMR 0x0030 /* Interrupt Mask */
  36. #define MACB_MAN 0x0034 /* PHY Maintenance */
  37. #define MACB_PTR 0x0038
  38. #define MACB_PFR 0x003c
  39. #define MACB_FTO 0x0040
  40. #define MACB_SCF 0x0044
  41. #define MACB_MCF 0x0048
  42. #define MACB_FRO 0x004c
  43. #define MACB_FCSE 0x0050
  44. #define MACB_ALE 0x0054
  45. #define MACB_DTF 0x0058
  46. #define MACB_LCOL 0x005c
  47. #define MACB_EXCOL 0x0060
  48. #define MACB_TUND 0x0064
  49. #define MACB_CSE 0x0068
  50. #define MACB_RRE 0x006c
  51. #define MACB_ROVR 0x0070
  52. #define MACB_RSE 0x0074
  53. #define MACB_ELE 0x0078
  54. #define MACB_RJA 0x007c
  55. #define MACB_USF 0x0080
  56. #define MACB_STE 0x0084
  57. #define MACB_RLE 0x0088
  58. #define MACB_TPF 0x008c
  59. #define MACB_HRB 0x0090
  60. #define MACB_HRT 0x0094
  61. #define MACB_SA1B 0x0098
  62. #define MACB_SA1T 0x009c
  63. #define MACB_SA2B 0x00a0
  64. #define MACB_SA2T 0x00a4
  65. #define MACB_SA3B 0x00a8
  66. #define MACB_SA3T 0x00ac
  67. #define MACB_SA4B 0x00b0
  68. #define MACB_SA4T 0x00b4
  69. #define MACB_TID 0x00b8
  70. #define MACB_TPQ 0x00bc
  71. #define MACB_USRIO 0x00c0
  72. #define MACB_WOL 0x00c4
  73. #define MACB_MID 0x00fc
  74. #define MACB_TBQPH 0x04C8
  75. #define MACB_RBQPH 0x04D4
  76. /* GEM register offsets. */
  77. #define GEM_NCFGR 0x0004 /* Network Config */
  78. #define GEM_USRIO 0x000c /* User IO */
  79. #define GEM_DMACFG 0x0010 /* DMA Configuration */
  80. #define GEM_JML 0x0048 /* Jumbo Max Length */
  81. #define GEM_HRB 0x0080 /* Hash Bottom */
  82. #define GEM_HRT 0x0084 /* Hash Top */
  83. #define GEM_SA1B 0x0088 /* Specific1 Bottom */
  84. #define GEM_SA1T 0x008C /* Specific1 Top */
  85. #define GEM_SA2B 0x0090 /* Specific2 Bottom */
  86. #define GEM_SA2T 0x0094 /* Specific2 Top */
  87. #define GEM_SA3B 0x0098 /* Specific3 Bottom */
  88. #define GEM_SA3T 0x009C /* Specific3 Top */
  89. #define GEM_SA4B 0x00A0 /* Specific4 Bottom */
  90. #define GEM_SA4T 0x00A4 /* Specific4 Top */
  91. #define GEM_EFTSH 0x00e8 /* PTP Event Frame Transmitted Seconds Register 47:32 */
  92. #define GEM_EFRSH 0x00ec /* PTP Event Frame Received Seconds Register 47:32 */
  93. #define GEM_PEFTSH 0x00f0 /* PTP Peer Event Frame Transmitted Seconds Register 47:32 */
  94. #define GEM_PEFRSH 0x00f4 /* PTP Peer Event Frame Received Seconds Register 47:32 */
  95. #define GEM_OTX 0x0100 /* Octets transmitted */
  96. #define GEM_OCTTXL 0x0100 /* Octets transmitted [31:0] */
  97. #define GEM_OCTTXH 0x0104 /* Octets transmitted [47:32] */
  98. #define GEM_TXCNT 0x0108 /* Frames Transmitted counter */
  99. #define GEM_TXBCCNT 0x010c /* Broadcast Frames counter */
  100. #define GEM_TXMCCNT 0x0110 /* Multicast Frames counter */
  101. #define GEM_TXPAUSECNT 0x0114 /* Pause Frames Transmitted Counter */
  102. #define GEM_TX64CNT 0x0118 /* 64 byte Frames TX counter */
  103. #define GEM_TX65CNT 0x011c /* 65-127 byte Frames TX counter */
  104. #define GEM_TX128CNT 0x0120 /* 128-255 byte Frames TX counter */
  105. #define GEM_TX256CNT 0x0124 /* 256-511 byte Frames TX counter */
  106. #define GEM_TX512CNT 0x0128 /* 512-1023 byte Frames TX counter */
  107. #define GEM_TX1024CNT 0x012c /* 1024-1518 byte Frames TX counter */
  108. #define GEM_TX1519CNT 0x0130 /* 1519+ byte Frames TX counter */
  109. #define GEM_TXURUNCNT 0x0134 /* TX under run error counter */
  110. #define GEM_SNGLCOLLCNT 0x0138 /* Single Collision Frame Counter */
  111. #define GEM_MULTICOLLCNT 0x013c /* Multiple Collision Frame Counter */
  112. #define GEM_EXCESSCOLLCNT 0x0140 /* Excessive Collision Frame Counter */
  113. #define GEM_LATECOLLCNT 0x0144 /* Late Collision Frame Counter */
  114. #define GEM_TXDEFERCNT 0x0148 /* Deferred Transmission Frame Counter */
  115. #define GEM_TXCSENSECNT 0x014c /* Carrier Sense Error Counter */
  116. #define GEM_ORX 0x0150 /* Octets received */
  117. #define GEM_OCTRXL 0x0150 /* Octets received [31:0] */
  118. #define GEM_OCTRXH 0x0154 /* Octets received [47:32] */
  119. #define GEM_RXCNT 0x0158 /* Frames Received Counter */
  120. #define GEM_RXBROADCNT 0x015c /* Broadcast Frames Received Counter */
  121. #define GEM_RXMULTICNT 0x0160 /* Multicast Frames Received Counter */
  122. #define GEM_RXPAUSECNT 0x0164 /* Pause Frames Received Counter */
  123. #define GEM_RX64CNT 0x0168 /* 64 byte Frames RX Counter */
  124. #define GEM_RX65CNT 0x016c /* 65-127 byte Frames RX Counter */
  125. #define GEM_RX128CNT 0x0170 /* 128-255 byte Frames RX Counter */
  126. #define GEM_RX256CNT 0x0174 /* 256-511 byte Frames RX Counter */
  127. #define GEM_RX512CNT 0x0178 /* 512-1023 byte Frames RX Counter */
  128. #define GEM_RX1024CNT 0x017c /* 1024-1518 byte Frames RX Counter */
  129. #define GEM_RX1519CNT 0x0180 /* 1519+ byte Frames RX Counter */
  130. #define GEM_RXUNDRCNT 0x0184 /* Undersize Frames Received Counter */
  131. #define GEM_RXOVRCNT 0x0188 /* Oversize Frames Received Counter */
  132. #define GEM_RXJABCNT 0x018c /* Jabbers Received Counter */
  133. #define GEM_RXFCSCNT 0x0190 /* Frame Check Sequence Error Counter */
  134. #define GEM_RXLENGTHCNT 0x0194 /* Length Field Error Counter */
  135. #define GEM_RXSYMBCNT 0x0198 /* Symbol Error Counter */
  136. #define GEM_RXALIGNCNT 0x019c /* Alignment Error Counter */
  137. #define GEM_RXRESERRCNT 0x01a0 /* Receive Resource Error Counter */
  138. #define GEM_RXORCNT 0x01a4 /* Receive Overrun Counter */
  139. #define GEM_RXIPCCNT 0x01a8 /* IP header Checksum Error Counter */
  140. #define GEM_RXTCPCCNT 0x01ac /* TCP Checksum Error Counter */
  141. #define GEM_RXUDPCCNT 0x01b0 /* UDP Checksum Error Counter */
  142. #define GEM_TISUBN 0x01bc /* 1588 Timer Increment Sub-ns */
  143. #define GEM_TSH 0x01c0 /* 1588 Timer Seconds High */
  144. #define GEM_TSL 0x01d0 /* 1588 Timer Seconds Low */
  145. #define GEM_TN 0x01d4 /* 1588 Timer Nanoseconds */
  146. #define GEM_TA 0x01d8 /* 1588 Timer Adjust */
  147. #define GEM_TI 0x01dc /* 1588 Timer Increment */
  148. #define GEM_EFTSL 0x01e0 /* PTP Event Frame Tx Seconds Low */
  149. #define GEM_EFTN 0x01e4 /* PTP Event Frame Tx Nanoseconds */
  150. #define GEM_EFRSL 0x01e8 /* PTP Event Frame Rx Seconds Low */
  151. #define GEM_EFRN 0x01ec /* PTP Event Frame Rx Nanoseconds */
  152. #define GEM_PEFTSL 0x01f0 /* PTP Peer Event Frame Tx Secs Low */
  153. #define GEM_PEFTN 0x01f4 /* PTP Peer Event Frame Tx Ns */
  154. #define GEM_PEFRSL 0x01f8 /* PTP Peer Event Frame Rx Sec Low */
  155. #define GEM_PEFRN 0x01fc /* PTP Peer Event Frame Rx Ns */
  156. #define GEM_DCFG1 0x0280 /* Design Config 1 */
  157. #define GEM_DCFG2 0x0284 /* Design Config 2 */
  158. #define GEM_DCFG3 0x0288 /* Design Config 3 */
  159. #define GEM_DCFG4 0x028c /* Design Config 4 */
  160. #define GEM_DCFG5 0x0290 /* Design Config 5 */
  161. #define GEM_DCFG6 0x0294 /* Design Config 6 */
  162. #define GEM_DCFG7 0x0298 /* Design Config 7 */
  163. #define GEM_DCFG8 0x029C /* Design Config 8 */
  164. #define GEM_DCFG10 0x02A4 /* Design Config 10 */
  165. #define GEM_TXBDCTRL 0x04cc /* TX Buffer Descriptor control register */
  166. #define GEM_RXBDCTRL 0x04d0 /* RX Buffer Descriptor control register */
  167. /* Screener Type 2 match registers */
  168. #define GEM_SCRT2 0x540
  169. /* EtherType registers */
  170. #define GEM_ETHT 0x06E0
  171. /* Type 2 compare registers */
  172. #define GEM_T2CMPW0 0x0700
  173. #define GEM_T2CMPW1 0x0704
  174. #define T2CMP_OFST(t2idx) (t2idx * 2)
  175. /* type 2 compare registers
  176. * each location requires 3 compare regs
  177. */
  178. #define GEM_IP4SRC_CMP(idx) (idx * 3)
  179. #define GEM_IP4DST_CMP(idx) (idx * 3 + 1)
  180. #define GEM_PORT_CMP(idx) (idx * 3 + 2)
  181. /* Which screening type 2 EtherType register will be used (0 - 7) */
  182. #define SCRT2_ETHT 0
  183. #define GEM_ISR(hw_q) (0x0400 + ((hw_q) << 2))
  184. #define GEM_TBQP(hw_q) (0x0440 + ((hw_q) << 2))
  185. #define GEM_TBQPH(hw_q) (0x04C8)
  186. #define GEM_RBQP(hw_q) (0x0480 + ((hw_q) << 2))
  187. #define GEM_RBQS(hw_q) (0x04A0 + ((hw_q) << 2))
  188. #define GEM_RBQPH(hw_q) (0x04D4)
  189. #define GEM_IER(hw_q) (0x0600 + ((hw_q) << 2))
  190. #define GEM_IDR(hw_q) (0x0620 + ((hw_q) << 2))
  191. #define GEM_IMR(hw_q) (0x0640 + ((hw_q) << 2))
  192. /* Bitfields in NCR */
  193. #define MACB_LB_OFFSET 0 /* reserved */
  194. #define MACB_LB_SIZE 1
  195. #define MACB_LLB_OFFSET 1 /* Loop back local */
  196. #define MACB_LLB_SIZE 1
  197. #define MACB_RE_OFFSET 2 /* Receive enable */
  198. #define MACB_RE_SIZE 1
  199. #define MACB_TE_OFFSET 3 /* Transmit enable */
  200. #define MACB_TE_SIZE 1
  201. #define MACB_MPE_OFFSET 4 /* Management port enable */
  202. #define MACB_MPE_SIZE 1
  203. #define MACB_CLRSTAT_OFFSET 5 /* Clear stats regs */
  204. #define MACB_CLRSTAT_SIZE 1
  205. #define MACB_INCSTAT_OFFSET 6 /* Incremental stats regs */
  206. #define MACB_INCSTAT_SIZE 1
  207. #define MACB_WESTAT_OFFSET 7 /* Write enable stats regs */
  208. #define MACB_WESTAT_SIZE 1
  209. #define MACB_BP_OFFSET 8 /* Back pressure */
  210. #define MACB_BP_SIZE 1
  211. #define MACB_TSTART_OFFSET 9 /* Start transmission */
  212. #define MACB_TSTART_SIZE 1
  213. #define MACB_THALT_OFFSET 10 /* Transmit halt */
  214. #define MACB_THALT_SIZE 1
  215. #define MACB_NCR_TPF_OFFSET 11 /* Transmit pause frame */
  216. #define MACB_NCR_TPF_SIZE 1
  217. #define MACB_TZQ_OFFSET 12 /* Transmit zero quantum pause frame */
  218. #define MACB_TZQ_SIZE 1
  219. #define MACB_SRTSM_OFFSET 15
  220. #define MACB_OSSMODE_OFFSET 24 /* Enable One Step Synchro Mode */
  221. #define MACB_OSSMODE_SIZE 1
  222. /* Bitfields in NCFGR */
  223. #define MACB_SPD_OFFSET 0 /* Speed */
  224. #define MACB_SPD_SIZE 1
  225. #define MACB_FD_OFFSET 1 /* Full duplex */
  226. #define MACB_FD_SIZE 1
  227. #define MACB_BIT_RATE_OFFSET 2 /* Discard non-VLAN frames */
  228. #define MACB_BIT_RATE_SIZE 1
  229. #define MACB_JFRAME_OFFSET 3 /* reserved */
  230. #define MACB_JFRAME_SIZE 1
  231. #define MACB_CAF_OFFSET 4 /* Copy all frames */
  232. #define MACB_CAF_SIZE 1
  233. #define MACB_NBC_OFFSET 5 /* No broadcast */
  234. #define MACB_NBC_SIZE 1
  235. #define MACB_NCFGR_MTI_OFFSET 6 /* Multicast hash enable */
  236. #define MACB_NCFGR_MTI_SIZE 1
  237. #define MACB_UNI_OFFSET 7 /* Unicast hash enable */
  238. #define MACB_UNI_SIZE 1
  239. #define MACB_BIG_OFFSET 8 /* Receive 1536 byte frames */
  240. #define MACB_BIG_SIZE 1
  241. #define MACB_EAE_OFFSET 9 /* External address match enable */
  242. #define MACB_EAE_SIZE 1
  243. #define MACB_CLK_OFFSET 10
  244. #define MACB_CLK_SIZE 2
  245. #define MACB_RTY_OFFSET 12 /* Retry test */
  246. #define MACB_RTY_SIZE 1
  247. #define MACB_PAE_OFFSET 13 /* Pause enable */
  248. #define MACB_PAE_SIZE 1
  249. #define MACB_RM9200_RMII_OFFSET 13 /* AT91RM9200 only */
  250. #define MACB_RM9200_RMII_SIZE 1 /* AT91RM9200 only */
  251. #define MACB_RBOF_OFFSET 14 /* Receive buffer offset */
  252. #define MACB_RBOF_SIZE 2
  253. #define MACB_RLCE_OFFSET 16 /* Length field error frame discard */
  254. #define MACB_RLCE_SIZE 1
  255. #define MACB_DRFCS_OFFSET 17 /* FCS remove */
  256. #define MACB_DRFCS_SIZE 1
  257. #define MACB_EFRHD_OFFSET 18
  258. #define MACB_EFRHD_SIZE 1
  259. #define MACB_IRXFCS_OFFSET 19
  260. #define MACB_IRXFCS_SIZE 1
  261. /* GEM specific NCFGR bitfields. */
  262. #define GEM_GBE_OFFSET 10 /* Gigabit mode enable */
  263. #define GEM_GBE_SIZE 1
  264. #define GEM_PCSSEL_OFFSET 11
  265. #define GEM_PCSSEL_SIZE 1
  266. #define GEM_CLK_OFFSET 18 /* MDC clock division */
  267. #define GEM_CLK_SIZE 3
  268. #define GEM_DBW_OFFSET 21 /* Data bus width */
  269. #define GEM_DBW_SIZE 2
  270. #define GEM_RXCOEN_OFFSET 24
  271. #define GEM_RXCOEN_SIZE 1
  272. #define GEM_SGMIIEN_OFFSET 27
  273. #define GEM_SGMIIEN_SIZE 1
  274. /* Constants for data bus width. */
  275. #define GEM_DBW32 0 /* 32 bit AMBA AHB data bus width */
  276. #define GEM_DBW64 1 /* 64 bit AMBA AHB data bus width */
  277. #define GEM_DBW128 2 /* 128 bit AMBA AHB data bus width */
  278. /* Bitfields in DMACFG. */
  279. #define GEM_FBLDO_OFFSET 0 /* fixed burst length for DMA */
  280. #define GEM_FBLDO_SIZE 5
  281. #define GEM_ENDIA_DESC_OFFSET 6 /* endian swap mode for management descriptor access */
  282. #define GEM_ENDIA_DESC_SIZE 1
  283. #define GEM_ENDIA_PKT_OFFSET 7 /* endian swap mode for packet data access */
  284. #define GEM_ENDIA_PKT_SIZE 1
  285. #define GEM_RXBMS_OFFSET 8 /* RX packet buffer memory size select */
  286. #define GEM_RXBMS_SIZE 2
  287. #define GEM_TXPBMS_OFFSET 10 /* TX packet buffer memory size select */
  288. #define GEM_TXPBMS_SIZE 1
  289. #define GEM_TXCOEN_OFFSET 11 /* TX IP/TCP/UDP checksum gen offload */
  290. #define GEM_TXCOEN_SIZE 1
  291. #define GEM_RXBS_OFFSET 16 /* DMA receive buffer size */
  292. #define GEM_RXBS_SIZE 8
  293. #define GEM_DDRP_OFFSET 24 /* disc_when_no_ahb */
  294. #define GEM_DDRP_SIZE 1
  295. #define GEM_RXEXT_OFFSET 28 /* RX extended Buffer Descriptor mode */
  296. #define GEM_RXEXT_SIZE 1
  297. #define GEM_TXEXT_OFFSET 29 /* TX extended Buffer Descriptor mode */
  298. #define GEM_TXEXT_SIZE 1
  299. #define GEM_ADDR64_OFFSET 30 /* Address bus width - 64b or 32b */
  300. #define GEM_ADDR64_SIZE 1
  301. /* Bitfields in NSR */
  302. #define MACB_NSR_LINK_OFFSET 0 /* pcs_link_state */
  303. #define MACB_NSR_LINK_SIZE 1
  304. #define MACB_MDIO_OFFSET 1 /* status of the mdio_in pin */
  305. #define MACB_MDIO_SIZE 1
  306. #define MACB_IDLE_OFFSET 2 /* The PHY management logic is idle */
  307. #define MACB_IDLE_SIZE 1
  308. /* Bitfields in TSR */
  309. #define MACB_UBR_OFFSET 0 /* Used bit read */
  310. #define MACB_UBR_SIZE 1
  311. #define MACB_COL_OFFSET 1 /* Collision occurred */
  312. #define MACB_COL_SIZE 1
  313. #define MACB_TSR_RLE_OFFSET 2 /* Retry limit exceeded */
  314. #define MACB_TSR_RLE_SIZE 1
  315. #define MACB_TGO_OFFSET 3 /* Transmit go */
  316. #define MACB_TGO_SIZE 1
  317. #define MACB_BEX_OFFSET 4 /* TX frame corruption due to AHB error */
  318. #define MACB_BEX_SIZE 1
  319. #define MACB_RM9200_BNQ_OFFSET 4 /* AT91RM9200 only */
  320. #define MACB_RM9200_BNQ_SIZE 1 /* AT91RM9200 only */
  321. #define MACB_COMP_OFFSET 5 /* Trnasmit complete */
  322. #define MACB_COMP_SIZE 1
  323. #define MACB_UND_OFFSET 6 /* Trnasmit under run */
  324. #define MACB_UND_SIZE 1
  325. /* Bitfields in RSR */
  326. #define MACB_BNA_OFFSET 0 /* Buffer not available */
  327. #define MACB_BNA_SIZE 1
  328. #define MACB_REC_OFFSET 1 /* Frame received */
  329. #define MACB_REC_SIZE 1
  330. #define MACB_OVR_OFFSET 2 /* Receive overrun */
  331. #define MACB_OVR_SIZE 1
  332. /* Bitfields in ISR/IER/IDR/IMR */
  333. #define MACB_MFD_OFFSET 0 /* Management frame sent */
  334. #define MACB_MFD_SIZE 1
  335. #define MACB_RCOMP_OFFSET 1 /* Receive complete */
  336. #define MACB_RCOMP_SIZE 1
  337. #define MACB_RXUBR_OFFSET 2 /* RX used bit read */
  338. #define MACB_RXUBR_SIZE 1
  339. #define MACB_TXUBR_OFFSET 3 /* TX used bit read */
  340. #define MACB_TXUBR_SIZE 1
  341. #define MACB_ISR_TUND_OFFSET 4 /* Enable TX buffer under run interrupt */
  342. #define MACB_ISR_TUND_SIZE 1
  343. #define MACB_ISR_RLE_OFFSET 5 /* EN retry exceeded/late coll interrupt */
  344. #define MACB_ISR_RLE_SIZE 1
  345. #define MACB_TXERR_OFFSET 6 /* EN TX frame corrupt from error interrupt */
  346. #define MACB_TXERR_SIZE 1
  347. #define MACB_TCOMP_OFFSET 7 /* Enable transmit complete interrupt */
  348. #define MACB_TCOMP_SIZE 1
  349. #define MACB_ISR_LINK_OFFSET 9 /* Enable link change interrupt */
  350. #define MACB_ISR_LINK_SIZE 1
  351. #define MACB_ISR_ROVR_OFFSET 10 /* Enable receive overrun interrupt */
  352. #define MACB_ISR_ROVR_SIZE 1
  353. #define MACB_HRESP_OFFSET 11 /* Enable hrsep not OK interrupt */
  354. #define MACB_HRESP_SIZE 1
  355. #define MACB_PFR_OFFSET 12 /* Enable pause frame w/ quantum interrupt */
  356. #define MACB_PFR_SIZE 1
  357. #define MACB_PTZ_OFFSET 13 /* Enable pause time zero interrupt */
  358. #define MACB_PTZ_SIZE 1
  359. #define MACB_WOL_OFFSET 14 /* Enable wake-on-lan interrupt */
  360. #define MACB_WOL_SIZE 1
  361. #define MACB_DRQFR_OFFSET 18 /* PTP Delay Request Frame Received */
  362. #define MACB_DRQFR_SIZE 1
  363. #define MACB_SFR_OFFSET 19 /* PTP Sync Frame Received */
  364. #define MACB_SFR_SIZE 1
  365. #define MACB_DRQFT_OFFSET 20 /* PTP Delay Request Frame Transmitted */
  366. #define MACB_DRQFT_SIZE 1
  367. #define MACB_SFT_OFFSET 21 /* PTP Sync Frame Transmitted */
  368. #define MACB_SFT_SIZE 1
  369. #define MACB_PDRQFR_OFFSET 22 /* PDelay Request Frame Received */
  370. #define MACB_PDRQFR_SIZE 1
  371. #define MACB_PDRSFR_OFFSET 23 /* PDelay Response Frame Received */
  372. #define MACB_PDRSFR_SIZE 1
  373. #define MACB_PDRQFT_OFFSET 24 /* PDelay Request Frame Transmitted */
  374. #define MACB_PDRQFT_SIZE 1
  375. #define MACB_PDRSFT_OFFSET 25 /* PDelay Response Frame Transmitted */
  376. #define MACB_PDRSFT_SIZE 1
  377. #define MACB_SRI_OFFSET 26 /* TSU Seconds Register Increment */
  378. #define MACB_SRI_SIZE 1
  379. /* Timer increment fields */
  380. #define MACB_TI_CNS_OFFSET 0
  381. #define MACB_TI_CNS_SIZE 8
  382. #define MACB_TI_ACNS_OFFSET 8
  383. #define MACB_TI_ACNS_SIZE 8
  384. #define MACB_TI_NIT_OFFSET 16
  385. #define MACB_TI_NIT_SIZE 8
  386. /* Bitfields in MAN */
  387. #define MACB_DATA_OFFSET 0 /* data */
  388. #define MACB_DATA_SIZE 16
  389. #define MACB_CODE_OFFSET 16 /* Must be written to 10 */
  390. #define MACB_CODE_SIZE 2
  391. #define MACB_REGA_OFFSET 18 /* Register address */
  392. #define MACB_REGA_SIZE 5
  393. #define MACB_PHYA_OFFSET 23 /* PHY address */
  394. #define MACB_PHYA_SIZE 5
  395. #define MACB_RW_OFFSET 28 /* Operation. 10 is read. 01 is write. */
  396. #define MACB_RW_SIZE 2
  397. #define MACB_SOF_OFFSET 30 /* Must be written to 1 for Clause 22 */
  398. #define MACB_SOF_SIZE 2
  399. /* Bitfields in USRIO (AVR32) */
  400. #define MACB_MII_OFFSET 0
  401. #define MACB_MII_SIZE 1
  402. #define MACB_EAM_OFFSET 1
  403. #define MACB_EAM_SIZE 1
  404. #define MACB_TX_PAUSE_OFFSET 2
  405. #define MACB_TX_PAUSE_SIZE 1
  406. #define MACB_TX_PAUSE_ZERO_OFFSET 3
  407. #define MACB_TX_PAUSE_ZERO_SIZE 1
  408. /* Bitfields in USRIO (AT91) */
  409. #define MACB_RMII_OFFSET 0
  410. #define MACB_RMII_SIZE 1
  411. #define GEM_RGMII_OFFSET 0 /* GEM gigabit mode */
  412. #define GEM_RGMII_SIZE 1
  413. #define MACB_CLKEN_OFFSET 1
  414. #define MACB_CLKEN_SIZE 1
  415. /* Bitfields in WOL */
  416. #define MACB_IP_OFFSET 0
  417. #define MACB_IP_SIZE 16
  418. #define MACB_MAG_OFFSET 16
  419. #define MACB_MAG_SIZE 1
  420. #define MACB_ARP_OFFSET 17
  421. #define MACB_ARP_SIZE 1
  422. #define MACB_SA1_OFFSET 18
  423. #define MACB_SA1_SIZE 1
  424. #define MACB_WOL_MTI_OFFSET 19
  425. #define MACB_WOL_MTI_SIZE 1
  426. /* Bitfields in MID */
  427. #define MACB_IDNUM_OFFSET 16
  428. #define MACB_IDNUM_SIZE 12
  429. #define MACB_REV_OFFSET 0
  430. #define MACB_REV_SIZE 16
  431. /* Bitfields in DCFG1. */
  432. #define GEM_IRQCOR_OFFSET 23
  433. #define GEM_IRQCOR_SIZE 1
  434. #define GEM_DBWDEF_OFFSET 25
  435. #define GEM_DBWDEF_SIZE 3
  436. /* Bitfields in DCFG2. */
  437. #define GEM_RX_PKT_BUFF_OFFSET 20
  438. #define GEM_RX_PKT_BUFF_SIZE 1
  439. #define GEM_TX_PKT_BUFF_OFFSET 21
  440. #define GEM_TX_PKT_BUFF_SIZE 1
  441. /* Bitfields in DCFG5. */
  442. #define GEM_TSU_OFFSET 8
  443. #define GEM_TSU_SIZE 1
  444. /* Bitfields in DCFG6. */
  445. #define GEM_PBUF_LSO_OFFSET 27
  446. #define GEM_PBUF_LSO_SIZE 1
  447. #define GEM_DAW64_OFFSET 23
  448. #define GEM_DAW64_SIZE 1
  449. /* Bitfields in DCFG8. */
  450. #define GEM_T1SCR_OFFSET 24
  451. #define GEM_T1SCR_SIZE 8
  452. #define GEM_T2SCR_OFFSET 16
  453. #define GEM_T2SCR_SIZE 8
  454. #define GEM_SCR2ETH_OFFSET 8
  455. #define GEM_SCR2ETH_SIZE 8
  456. #define GEM_SCR2CMP_OFFSET 0
  457. #define GEM_SCR2CMP_SIZE 8
  458. /* Bitfields in DCFG10 */
  459. #define GEM_TXBD_RDBUFF_OFFSET 12
  460. #define GEM_TXBD_RDBUFF_SIZE 4
  461. #define GEM_RXBD_RDBUFF_OFFSET 8
  462. #define GEM_RXBD_RDBUFF_SIZE 4
  463. /* Bitfields in TISUBN */
  464. #define GEM_SUBNSINCR_OFFSET 0
  465. #define GEM_SUBNSINCRL_OFFSET 24
  466. #define GEM_SUBNSINCRL_SIZE 8
  467. #define GEM_SUBNSINCRH_OFFSET 0
  468. #define GEM_SUBNSINCRH_SIZE 16
  469. #define GEM_SUBNSINCR_SIZE 24
  470. /* Bitfields in TI */
  471. #define GEM_NSINCR_OFFSET 0
  472. #define GEM_NSINCR_SIZE 8
  473. /* Bitfields in TSH */
  474. #define GEM_TSH_OFFSET 0 /* TSU timer value (s). MSB [47:32] of seconds timer count */
  475. #define GEM_TSH_SIZE 16
  476. /* Bitfields in TSL */
  477. #define GEM_TSL_OFFSET 0 /* TSU timer value (s). LSB [31:0] of seconds timer count */
  478. #define GEM_TSL_SIZE 32
  479. /* Bitfields in TN */
  480. #define GEM_TN_OFFSET 0 /* TSU timer value (ns) */
  481. #define GEM_TN_SIZE 30
  482. /* Bitfields in TXBDCTRL */
  483. #define GEM_TXTSMODE_OFFSET 4 /* TX Descriptor Timestamp Insertion mode */
  484. #define GEM_TXTSMODE_SIZE 2
  485. /* Bitfields in RXBDCTRL */
  486. #define GEM_RXTSMODE_OFFSET 4 /* RX Descriptor Timestamp Insertion mode */
  487. #define GEM_RXTSMODE_SIZE 2
  488. /* Bitfields in SCRT2 */
  489. #define GEM_QUEUE_OFFSET 0 /* Queue Number */
  490. #define GEM_QUEUE_SIZE 4
  491. #define GEM_VLANPR_OFFSET 4 /* VLAN Priority */
  492. #define GEM_VLANPR_SIZE 3
  493. #define GEM_VLANEN_OFFSET 8 /* VLAN Enable */
  494. #define GEM_VLANEN_SIZE 1
  495. #define GEM_ETHT2IDX_OFFSET 9 /* Index to screener type 2 EtherType register */
  496. #define GEM_ETHT2IDX_SIZE 3
  497. #define GEM_ETHTEN_OFFSET 12 /* EtherType Enable */
  498. #define GEM_ETHTEN_SIZE 1
  499. #define GEM_CMPA_OFFSET 13 /* Compare A - Index to screener type 2 Compare register */
  500. #define GEM_CMPA_SIZE 5
  501. #define GEM_CMPAEN_OFFSET 18 /* Compare A Enable */
  502. #define GEM_CMPAEN_SIZE 1
  503. #define GEM_CMPB_OFFSET 19 /* Compare B - Index to screener type 2 Compare register */
  504. #define GEM_CMPB_SIZE 5
  505. #define GEM_CMPBEN_OFFSET 24 /* Compare B Enable */
  506. #define GEM_CMPBEN_SIZE 1
  507. #define GEM_CMPC_OFFSET 25 /* Compare C - Index to screener type 2 Compare register */
  508. #define GEM_CMPC_SIZE 5
  509. #define GEM_CMPCEN_OFFSET 30 /* Compare C Enable */
  510. #define GEM_CMPCEN_SIZE 1
  511. /* Bitfields in ETHT */
  512. #define GEM_ETHTCMP_OFFSET 0 /* EtherType compare value */
  513. #define GEM_ETHTCMP_SIZE 16
  514. /* Bitfields in T2CMPW0 */
  515. #define GEM_T2CMP_OFFSET 16 /* 0xFFFF0000 compare value */
  516. #define GEM_T2CMP_SIZE 16
  517. #define GEM_T2MASK_OFFSET 0 /* 0x0000FFFF compare value or mask */
  518. #define GEM_T2MASK_SIZE 16
  519. /* Bitfields in T2CMPW1 */
  520. #define GEM_T2DISMSK_OFFSET 9 /* disable mask */
  521. #define GEM_T2DISMSK_SIZE 1
  522. #define GEM_T2CMPOFST_OFFSET 7 /* compare offset */
  523. #define GEM_T2CMPOFST_SIZE 2
  524. #define GEM_T2OFST_OFFSET 0 /* offset value */
  525. #define GEM_T2OFST_SIZE 7
  526. /* Offset for screener type 2 compare values (T2CMPOFST).
  527. * Note the offset is applied after the specified point,
  528. * e.g. GEM_T2COMPOFST_ETYPE denotes the EtherType field, so an offset
  529. * of 12 bytes from this would be the source IP address in an IP header
  530. */
  531. #define GEM_T2COMPOFST_SOF 0
  532. #define GEM_T2COMPOFST_ETYPE 1
  533. #define GEM_T2COMPOFST_IPHDR 2
  534. #define GEM_T2COMPOFST_TCPUDP 3
  535. /* offset from EtherType to IP address */
  536. #define ETYPE_SRCIP_OFFSET 12
  537. #define ETYPE_DSTIP_OFFSET 16
  538. /* offset from IP header to port */
  539. #define IPHDR_SRCPORT_OFFSET 0
  540. #define IPHDR_DSTPORT_OFFSET 2
  541. /* Transmit DMA buffer descriptor Word 1 */
  542. #define GEM_DMA_TXVALID_OFFSET 23 /* timestamp has been captured in the Buffer Descriptor */
  543. #define GEM_DMA_TXVALID_SIZE 1
  544. /* Receive DMA buffer descriptor Word 0 */
  545. #define GEM_DMA_RXVALID_OFFSET 2 /* indicates a valid timestamp in the Buffer Descriptor */
  546. #define GEM_DMA_RXVALID_SIZE 1
  547. /* DMA buffer descriptor Word 2 (32 bit addressing) or Word 4 (64 bit addressing) */
  548. #define GEM_DMA_SECL_OFFSET 30 /* Timestamp seconds[1:0] */
  549. #define GEM_DMA_SECL_SIZE 2
  550. #define GEM_DMA_NSEC_OFFSET 0 /* Timestamp nanosecs [29:0] */
  551. #define GEM_DMA_NSEC_SIZE 30
  552. /* DMA buffer descriptor Word 3 (32 bit addressing) or Word 5 (64 bit addressing) */
  553. /* New hardware supports 12 bit precision of timestamp in DMA buffer descriptor.
  554. * Old hardware supports only 6 bit precision but it is enough for PTP.
  555. * Less accuracy is used always instead of checking hardware version.
  556. */
  557. #define GEM_DMA_SECH_OFFSET 0 /* Timestamp seconds[5:2] */
  558. #define GEM_DMA_SECH_SIZE 4
  559. #define GEM_DMA_SEC_WIDTH (GEM_DMA_SECH_SIZE + GEM_DMA_SECL_SIZE)
  560. #define GEM_DMA_SEC_TOP (1 << GEM_DMA_SEC_WIDTH)
  561. #define GEM_DMA_SEC_MASK (GEM_DMA_SEC_TOP - 1)
  562. /* Bitfields in ADJ */
  563. #define GEM_ADDSUB_OFFSET 31
  564. #define GEM_ADDSUB_SIZE 1
  565. /* Constants for CLK */
  566. #define MACB_CLK_DIV8 0
  567. #define MACB_CLK_DIV16 1
  568. #define MACB_CLK_DIV32 2
  569. #define MACB_CLK_DIV64 3
  570. /* GEM specific constants for CLK. */
  571. #define GEM_CLK_DIV8 0
  572. #define GEM_CLK_DIV16 1
  573. #define GEM_CLK_DIV32 2
  574. #define GEM_CLK_DIV48 3
  575. #define GEM_CLK_DIV64 4
  576. #define GEM_CLK_DIV96 5
  577. /* Constants for MAN register */
  578. #define MACB_MAN_SOF 1
  579. #define MACB_MAN_WRITE 1
  580. #define MACB_MAN_READ 2
  581. #define MACB_MAN_CODE 2
  582. /* Capability mask bits */
  583. #define MACB_CAPS_ISR_CLEAR_ON_WRITE 0x00000001
  584. #define MACB_CAPS_USRIO_HAS_CLKEN 0x00000002
  585. #define MACB_CAPS_USRIO_DEFAULT_IS_MII_GMII 0x00000004
  586. #define MACB_CAPS_NO_GIGABIT_HALF 0x00000008
  587. #define MACB_CAPS_USRIO_DISABLED 0x00000010
  588. #define MACB_CAPS_JUMBO 0x00000020
  589. #define MACB_CAPS_GEM_HAS_PTP 0x00000040
  590. #define MACB_CAPS_BD_RD_PREFETCH 0x00000080
  591. #define MACB_CAPS_NEEDS_RSTONUBR 0x00000100
  592. #define MACB_CAPS_FIFO_MODE 0x10000000
  593. #define MACB_CAPS_GIGABIT_MODE_AVAILABLE 0x20000000
  594. #define MACB_CAPS_SG_DISABLED 0x40000000
  595. #define MACB_CAPS_MACB_IS_GEM 0x80000000
  596. /* LSO settings */
  597. #define MACB_LSO_UFO_ENABLE 0x01
  598. #define MACB_LSO_TSO_ENABLE 0x02
  599. /* Bit manipulation macros */
  600. #define MACB_BIT(name) \
  601. (1 << MACB_##name##_OFFSET)
  602. #define MACB_BF(name,value) \
  603. (((value) & ((1 << MACB_##name##_SIZE) - 1)) \
  604. << MACB_##name##_OFFSET)
  605. #define MACB_BFEXT(name,value)\
  606. (((value) >> MACB_##name##_OFFSET) \
  607. & ((1 << MACB_##name##_SIZE) - 1))
  608. #define MACB_BFINS(name,value,old) \
  609. (((old) & ~(((1 << MACB_##name##_SIZE) - 1) \
  610. << MACB_##name##_OFFSET)) \
  611. | MACB_BF(name,value))
  612. #define GEM_BIT(name) \
  613. (1 << GEM_##name##_OFFSET)
  614. #define GEM_BF(name, value) \
  615. (((value) & ((1 << GEM_##name##_SIZE) - 1)) \
  616. << GEM_##name##_OFFSET)
  617. #define GEM_BFEXT(name, value)\
  618. (((value) >> GEM_##name##_OFFSET) \
  619. & ((1 << GEM_##name##_SIZE) - 1))
  620. #define GEM_BFINS(name, value, old) \
  621. (((old) & ~(((1 << GEM_##name##_SIZE) - 1) \
  622. << GEM_##name##_OFFSET)) \
  623. | GEM_BF(name, value))
  624. /* Register access macros */
  625. #define macb_readl(port, reg) (port)->macb_reg_readl((port), MACB_##reg)
  626. #define macb_writel(port, reg, value) (port)->macb_reg_writel((port), MACB_##reg, (value))
  627. #define gem_readl(port, reg) (port)->macb_reg_readl((port), GEM_##reg)
  628. #define gem_writel(port, reg, value) (port)->macb_reg_writel((port), GEM_##reg, (value))
  629. #define queue_readl(queue, reg) (queue)->bp->macb_reg_readl((queue)->bp, (queue)->reg)
  630. #define queue_writel(queue, reg, value) (queue)->bp->macb_reg_writel((queue)->bp, (queue)->reg, (value))
  631. #define gem_readl_n(port, reg, idx) (port)->macb_reg_readl((port), GEM_##reg + idx * 4)
  632. #define gem_writel_n(port, reg, idx, value) (port)->macb_reg_writel((port), GEM_##reg + idx * 4, (value))
  633. #define PTP_TS_BUFFER_SIZE 128 /* must be power of 2 */
  634. /* Conditional GEM/MACB macros. These perform the operation to the correct
  635. * register dependent on whether the device is a GEM or a MACB. For registers
  636. * and bitfields that are common across both devices, use macb_{read,write}l
  637. * to avoid the cost of the conditional.
  638. */
  639. #define macb_or_gem_writel(__bp, __reg, __value) \
  640. ({ \
  641. if (macb_is_gem((__bp))) \
  642. gem_writel((__bp), __reg, __value); \
  643. else \
  644. macb_writel((__bp), __reg, __value); \
  645. })
  646. #define macb_or_gem_readl(__bp, __reg) \
  647. ({ \
  648. u32 __v; \
  649. if (macb_is_gem((__bp))) \
  650. __v = gem_readl((__bp), __reg); \
  651. else \
  652. __v = macb_readl((__bp), __reg); \
  653. __v; \
  654. })
  655. /* struct macb_dma_desc - Hardware DMA descriptor
  656. * @addr: DMA address of data buffer
  657. * @ctrl: Control and status bits
  658. */
  659. struct macb_dma_desc {
  660. u32 addr;
  661. u32 ctrl;
  662. };
  663. #ifdef MACB_EXT_DESC
  664. #define HW_DMA_CAP_32B 0
  665. #define HW_DMA_CAP_64B (1 << 0)
  666. #define HW_DMA_CAP_PTP (1 << 1)
  667. #define HW_DMA_CAP_64B_PTP (HW_DMA_CAP_64B | HW_DMA_CAP_PTP)
  668. struct macb_dma_desc_64 {
  669. u32 addrh;
  670. u32 resvd;
  671. };
  672. struct macb_dma_desc_ptp {
  673. u32 ts_1;
  674. u32 ts_2;
  675. };
  676. struct gem_tx_ts {
  677. struct sk_buff *skb;
  678. struct macb_dma_desc_ptp desc_ptp;
  679. };
  680. #endif
  681. /* DMA descriptor bitfields */
  682. #define MACB_RX_USED_OFFSET 0
  683. #define MACB_RX_USED_SIZE 1
  684. #define MACB_RX_WRAP_OFFSET 1
  685. #define MACB_RX_WRAP_SIZE 1
  686. #define MACB_RX_WADDR_OFFSET 2
  687. #define MACB_RX_WADDR_SIZE 30
  688. #define MACB_RX_FRMLEN_OFFSET 0
  689. #define MACB_RX_FRMLEN_SIZE 12
  690. #define MACB_RX_OFFSET_OFFSET 12
  691. #define MACB_RX_OFFSET_SIZE 2
  692. #define MACB_RX_SOF_OFFSET 14
  693. #define MACB_RX_SOF_SIZE 1
  694. #define MACB_RX_EOF_OFFSET 15
  695. #define MACB_RX_EOF_SIZE 1
  696. #define MACB_RX_CFI_OFFSET 16
  697. #define MACB_RX_CFI_SIZE 1
  698. #define MACB_RX_VLAN_PRI_OFFSET 17
  699. #define MACB_RX_VLAN_PRI_SIZE 3
  700. #define MACB_RX_PRI_TAG_OFFSET 20
  701. #define MACB_RX_PRI_TAG_SIZE 1
  702. #define MACB_RX_VLAN_TAG_OFFSET 21
  703. #define MACB_RX_VLAN_TAG_SIZE 1
  704. #define MACB_RX_TYPEID_MATCH_OFFSET 22
  705. #define MACB_RX_TYPEID_MATCH_SIZE 1
  706. #define MACB_RX_SA4_MATCH_OFFSET 23
  707. #define MACB_RX_SA4_MATCH_SIZE 1
  708. #define MACB_RX_SA3_MATCH_OFFSET 24
  709. #define MACB_RX_SA3_MATCH_SIZE 1
  710. #define MACB_RX_SA2_MATCH_OFFSET 25
  711. #define MACB_RX_SA2_MATCH_SIZE 1
  712. #define MACB_RX_SA1_MATCH_OFFSET 26
  713. #define MACB_RX_SA1_MATCH_SIZE 1
  714. #define MACB_RX_EXT_MATCH_OFFSET 28
  715. #define MACB_RX_EXT_MATCH_SIZE 1
  716. #define MACB_RX_UHASH_MATCH_OFFSET 29
  717. #define MACB_RX_UHASH_MATCH_SIZE 1
  718. #define MACB_RX_MHASH_MATCH_OFFSET 30
  719. #define MACB_RX_MHASH_MATCH_SIZE 1
  720. #define MACB_RX_BROADCAST_OFFSET 31
  721. #define MACB_RX_BROADCAST_SIZE 1
  722. #define MACB_RX_FRMLEN_MASK 0xFFF
  723. #define MACB_RX_JFRMLEN_MASK 0x3FFF
  724. /* RX checksum offload disabled: bit 24 clear in NCFGR */
  725. #define GEM_RX_TYPEID_MATCH_OFFSET 22
  726. #define GEM_RX_TYPEID_MATCH_SIZE 2
  727. /* RX checksum offload enabled: bit 24 set in NCFGR */
  728. #define GEM_RX_CSUM_OFFSET 22
  729. #define GEM_RX_CSUM_SIZE 2
  730. #define MACB_TX_FRMLEN_OFFSET 0
  731. #define MACB_TX_FRMLEN_SIZE 11
  732. #define MACB_TX_LAST_OFFSET 15
  733. #define MACB_TX_LAST_SIZE 1
  734. #define MACB_TX_NOCRC_OFFSET 16
  735. #define MACB_TX_NOCRC_SIZE 1
  736. #define MACB_MSS_MFS_OFFSET 16
  737. #define MACB_MSS_MFS_SIZE 14
  738. #define MACB_TX_LSO_OFFSET 17
  739. #define MACB_TX_LSO_SIZE 2
  740. #define MACB_TX_TCP_SEQ_SRC_OFFSET 19
  741. #define MACB_TX_TCP_SEQ_SRC_SIZE 1
  742. #define MACB_TX_BUF_EXHAUSTED_OFFSET 27
  743. #define MACB_TX_BUF_EXHAUSTED_SIZE 1
  744. #define MACB_TX_UNDERRUN_OFFSET 28
  745. #define MACB_TX_UNDERRUN_SIZE 1
  746. #define MACB_TX_ERROR_OFFSET 29
  747. #define MACB_TX_ERROR_SIZE 1
  748. #define MACB_TX_WRAP_OFFSET 30
  749. #define MACB_TX_WRAP_SIZE 1
  750. #define MACB_TX_USED_OFFSET 31
  751. #define MACB_TX_USED_SIZE 1
  752. #define GEM_TX_FRMLEN_OFFSET 0
  753. #define GEM_TX_FRMLEN_SIZE 14
  754. /* Buffer descriptor constants */
  755. #define GEM_RX_CSUM_NONE 0
  756. #define GEM_RX_CSUM_IP_ONLY 1
  757. #define GEM_RX_CSUM_IP_TCP 2
  758. #define GEM_RX_CSUM_IP_UDP 3
  759. /* limit RX checksum offload to TCP and UDP packets */
  760. #define GEM_RX_CSUM_CHECKED_MASK 2
  761. /* struct macb_tx_skb - data about an skb which is being transmitted
  762. * @skb: skb currently being transmitted, only set for the last buffer
  763. * of the frame
  764. * @mapping: DMA address of the skb's fragment buffer
  765. * @size: size of the DMA mapped buffer
  766. * @mapped_as_page: true when buffer was mapped with skb_frag_dma_map(),
  767. * false when buffer was mapped with dma_map_single()
  768. */
  769. struct macb_tx_skb {
  770. struct sk_buff *skb;
  771. dma_addr_t mapping;
  772. size_t size;
  773. bool mapped_as_page;
  774. };
  775. /* Hardware-collected statistics. Used when updating the network
  776. * device stats by a periodic timer.
  777. */
  778. struct macb_stats {
  779. u32 rx_pause_frames;
  780. u32 tx_ok;
  781. u32 tx_single_cols;
  782. u32 tx_multiple_cols;
  783. u32 rx_ok;
  784. u32 rx_fcs_errors;
  785. u32 rx_align_errors;
  786. u32 tx_deferred;
  787. u32 tx_late_cols;
  788. u32 tx_excessive_cols;
  789. u32 tx_underruns;
  790. u32 tx_carrier_errors;
  791. u32 rx_resource_errors;
  792. u32 rx_overruns;
  793. u32 rx_symbol_errors;
  794. u32 rx_oversize_pkts;
  795. u32 rx_jabbers;
  796. u32 rx_undersize_pkts;
  797. u32 sqe_test_errors;
  798. u32 rx_length_mismatch;
  799. u32 tx_pause_frames;
  800. };
  801. struct gem_stats {
  802. u32 tx_octets_31_0;
  803. u32 tx_octets_47_32;
  804. u32 tx_frames;
  805. u32 tx_broadcast_frames;
  806. u32 tx_multicast_frames;
  807. u32 tx_pause_frames;
  808. u32 tx_64_byte_frames;
  809. u32 tx_65_127_byte_frames;
  810. u32 tx_128_255_byte_frames;
  811. u32 tx_256_511_byte_frames;
  812. u32 tx_512_1023_byte_frames;
  813. u32 tx_1024_1518_byte_frames;
  814. u32 tx_greater_than_1518_byte_frames;
  815. u32 tx_underrun;
  816. u32 tx_single_collision_frames;
  817. u32 tx_multiple_collision_frames;
  818. u32 tx_excessive_collisions;
  819. u32 tx_late_collisions;
  820. u32 tx_deferred_frames;
  821. u32 tx_carrier_sense_errors;
  822. u32 rx_octets_31_0;
  823. u32 rx_octets_47_32;
  824. u32 rx_frames;
  825. u32 rx_broadcast_frames;
  826. u32 rx_multicast_frames;
  827. u32 rx_pause_frames;
  828. u32 rx_64_byte_frames;
  829. u32 rx_65_127_byte_frames;
  830. u32 rx_128_255_byte_frames;
  831. u32 rx_256_511_byte_frames;
  832. u32 rx_512_1023_byte_frames;
  833. u32 rx_1024_1518_byte_frames;
  834. u32 rx_greater_than_1518_byte_frames;
  835. u32 rx_undersized_frames;
  836. u32 rx_oversize_frames;
  837. u32 rx_jabbers;
  838. u32 rx_frame_check_sequence_errors;
  839. u32 rx_length_field_frame_errors;
  840. u32 rx_symbol_errors;
  841. u32 rx_alignment_errors;
  842. u32 rx_resource_errors;
  843. u32 rx_overruns;
  844. u32 rx_ip_header_checksum_errors;
  845. u32 rx_tcp_checksum_errors;
  846. u32 rx_udp_checksum_errors;
  847. };
  848. /* Describes the name and offset of an individual statistic register, as
  849. * returned by `ethtool -S`. Also describes which net_device_stats statistics
  850. * this register should contribute to.
  851. */
  852. struct gem_statistic {
  853. char stat_string[ETH_GSTRING_LEN];
  854. int offset;
  855. u32 stat_bits;
  856. };
  857. /* Bitfield defs for net_device_stat statistics */
  858. #define GEM_NDS_RXERR_OFFSET 0
  859. #define GEM_NDS_RXLENERR_OFFSET 1
  860. #define GEM_NDS_RXOVERERR_OFFSET 2
  861. #define GEM_NDS_RXCRCERR_OFFSET 3
  862. #define GEM_NDS_RXFRAMEERR_OFFSET 4
  863. #define GEM_NDS_RXFIFOERR_OFFSET 5
  864. #define GEM_NDS_TXERR_OFFSET 6
  865. #define GEM_NDS_TXABORTEDERR_OFFSET 7
  866. #define GEM_NDS_TXCARRIERERR_OFFSET 8
  867. #define GEM_NDS_TXFIFOERR_OFFSET 9
  868. #define GEM_NDS_COLLISIONS_OFFSET 10
  869. #define GEM_STAT_TITLE(name, title) GEM_STAT_TITLE_BITS(name, title, 0)
  870. #define GEM_STAT_TITLE_BITS(name, title, bits) { \
  871. .stat_string = title, \
  872. .offset = GEM_##name, \
  873. .stat_bits = bits \
  874. }
  875. /* list of gem statistic registers. The names MUST match the
  876. * corresponding GEM_* definitions.
  877. */
  878. static const struct gem_statistic gem_statistics[] = {
  879. GEM_STAT_TITLE(OCTTXL, "tx_octets"), /* OCTTXH combined with OCTTXL */
  880. GEM_STAT_TITLE(TXCNT, "tx_frames"),
  881. GEM_STAT_TITLE(TXBCCNT, "tx_broadcast_frames"),
  882. GEM_STAT_TITLE(TXMCCNT, "tx_multicast_frames"),
  883. GEM_STAT_TITLE(TXPAUSECNT, "tx_pause_frames"),
  884. GEM_STAT_TITLE(TX64CNT, "tx_64_byte_frames"),
  885. GEM_STAT_TITLE(TX65CNT, "tx_65_127_byte_frames"),
  886. GEM_STAT_TITLE(TX128CNT, "tx_128_255_byte_frames"),
  887. GEM_STAT_TITLE(TX256CNT, "tx_256_511_byte_frames"),
  888. GEM_STAT_TITLE(TX512CNT, "tx_512_1023_byte_frames"),
  889. GEM_STAT_TITLE(TX1024CNT, "tx_1024_1518_byte_frames"),
  890. GEM_STAT_TITLE(TX1519CNT, "tx_greater_than_1518_byte_frames"),
  891. GEM_STAT_TITLE_BITS(TXURUNCNT, "tx_underrun",
  892. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_TXFIFOERR)),
  893. GEM_STAT_TITLE_BITS(SNGLCOLLCNT, "tx_single_collision_frames",
  894. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  895. GEM_STAT_TITLE_BITS(MULTICOLLCNT, "tx_multiple_collision_frames",
  896. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  897. GEM_STAT_TITLE_BITS(EXCESSCOLLCNT, "tx_excessive_collisions",
  898. GEM_BIT(NDS_TXERR)|
  899. GEM_BIT(NDS_TXABORTEDERR)|
  900. GEM_BIT(NDS_COLLISIONS)),
  901. GEM_STAT_TITLE_BITS(LATECOLLCNT, "tx_late_collisions",
  902. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  903. GEM_STAT_TITLE(TXDEFERCNT, "tx_deferred_frames"),
  904. GEM_STAT_TITLE_BITS(TXCSENSECNT, "tx_carrier_sense_errors",
  905. GEM_BIT(NDS_TXERR)|GEM_BIT(NDS_COLLISIONS)),
  906. GEM_STAT_TITLE(OCTRXL, "rx_octets"), /* OCTRXH combined with OCTRXL */
  907. GEM_STAT_TITLE(RXCNT, "rx_frames"),
  908. GEM_STAT_TITLE(RXBROADCNT, "rx_broadcast_frames"),
  909. GEM_STAT_TITLE(RXMULTICNT, "rx_multicast_frames"),
  910. GEM_STAT_TITLE(RXPAUSECNT, "rx_pause_frames"),
  911. GEM_STAT_TITLE(RX64CNT, "rx_64_byte_frames"),
  912. GEM_STAT_TITLE(RX65CNT, "rx_65_127_byte_frames"),
  913. GEM_STAT_TITLE(RX128CNT, "rx_128_255_byte_frames"),
  914. GEM_STAT_TITLE(RX256CNT, "rx_256_511_byte_frames"),
  915. GEM_STAT_TITLE(RX512CNT, "rx_512_1023_byte_frames"),
  916. GEM_STAT_TITLE(RX1024CNT, "rx_1024_1518_byte_frames"),
  917. GEM_STAT_TITLE(RX1519CNT, "rx_greater_than_1518_byte_frames"),
  918. GEM_STAT_TITLE_BITS(RXUNDRCNT, "rx_undersized_frames",
  919. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  920. GEM_STAT_TITLE_BITS(RXOVRCNT, "rx_oversize_frames",
  921. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  922. GEM_STAT_TITLE_BITS(RXJABCNT, "rx_jabbers",
  923. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXLENERR)),
  924. GEM_STAT_TITLE_BITS(RXFCSCNT, "rx_frame_check_sequence_errors",
  925. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXCRCERR)),
  926. GEM_STAT_TITLE_BITS(RXLENGTHCNT, "rx_length_field_frame_errors",
  927. GEM_BIT(NDS_RXERR)),
  928. GEM_STAT_TITLE_BITS(RXSYMBCNT, "rx_symbol_errors",
  929. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFRAMEERR)),
  930. GEM_STAT_TITLE_BITS(RXALIGNCNT, "rx_alignment_errors",
  931. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  932. GEM_STAT_TITLE_BITS(RXRESERRCNT, "rx_resource_errors",
  933. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXOVERERR)),
  934. GEM_STAT_TITLE_BITS(RXORCNT, "rx_overruns",
  935. GEM_BIT(NDS_RXERR)|GEM_BIT(NDS_RXFIFOERR)),
  936. GEM_STAT_TITLE_BITS(RXIPCCNT, "rx_ip_header_checksum_errors",
  937. GEM_BIT(NDS_RXERR)),
  938. GEM_STAT_TITLE_BITS(RXTCPCCNT, "rx_tcp_checksum_errors",
  939. GEM_BIT(NDS_RXERR)),
  940. GEM_STAT_TITLE_BITS(RXUDPCCNT, "rx_udp_checksum_errors",
  941. GEM_BIT(NDS_RXERR)),
  942. };
  943. #define GEM_STATS_LEN ARRAY_SIZE(gem_statistics)
  944. #define QUEUE_STAT_TITLE(title) { \
  945. .stat_string = title, \
  946. }
  947. /* per queue statistics, each should be unsigned long type */
  948. struct queue_stats {
  949. union {
  950. unsigned long first;
  951. unsigned long rx_packets;
  952. };
  953. unsigned long rx_bytes;
  954. unsigned long rx_dropped;
  955. unsigned long tx_packets;
  956. unsigned long tx_bytes;
  957. unsigned long tx_dropped;
  958. };
  959. static const struct gem_statistic queue_statistics[] = {
  960. QUEUE_STAT_TITLE("rx_packets"),
  961. QUEUE_STAT_TITLE("rx_bytes"),
  962. QUEUE_STAT_TITLE("rx_dropped"),
  963. QUEUE_STAT_TITLE("tx_packets"),
  964. QUEUE_STAT_TITLE("tx_bytes"),
  965. QUEUE_STAT_TITLE("tx_dropped"),
  966. };
  967. #define QUEUE_STATS_LEN ARRAY_SIZE(queue_statistics)
  968. struct macb;
  969. struct macb_queue;
  970. struct macb_or_gem_ops {
  971. int (*mog_alloc_rx_buffers)(struct macb *bp);
  972. void (*mog_free_rx_buffers)(struct macb *bp);
  973. void (*mog_init_rings)(struct macb *bp);
  974. int (*mog_rx)(struct macb_queue *queue, int budget);
  975. };
  976. /* MACB-PTP interface: adapt to platform needs. */
  977. struct macb_ptp_info {
  978. void (*ptp_init)(struct net_device *ndev);
  979. void (*ptp_remove)(struct net_device *ndev);
  980. s32 (*get_ptp_max_adj)(void);
  981. unsigned int (*get_tsu_rate)(struct macb *bp);
  982. int (*get_ts_info)(struct net_device *dev,
  983. struct ethtool_ts_info *info);
  984. int (*get_hwtst)(struct net_device *netdev,
  985. struct ifreq *ifr);
  986. int (*set_hwtst)(struct net_device *netdev,
  987. struct ifreq *ifr, int cmd);
  988. };
  989. struct macb_config {
  990. u32 caps;
  991. unsigned int dma_burst_length;
  992. int (*clk_init)(struct platform_device *pdev, struct clk **pclk,
  993. struct clk **hclk, struct clk **tx_clk,
  994. struct clk **rx_clk);
  995. int (*init)(struct platform_device *pdev);
  996. int jumbo_max_len;
  997. };
  998. struct tsu_incr {
  999. u32 sub_ns;
  1000. u32 ns;
  1001. };
  1002. struct macb_queue {
  1003. struct macb *bp;
  1004. int irq;
  1005. unsigned int ISR;
  1006. unsigned int IER;
  1007. unsigned int IDR;
  1008. unsigned int IMR;
  1009. unsigned int TBQP;
  1010. unsigned int TBQPH;
  1011. unsigned int RBQS;
  1012. unsigned int RBQP;
  1013. unsigned int RBQPH;
  1014. unsigned int tx_head, tx_tail;
  1015. struct macb_dma_desc *tx_ring;
  1016. struct macb_tx_skb *tx_skb;
  1017. dma_addr_t tx_ring_dma;
  1018. struct work_struct tx_error_task;
  1019. dma_addr_t rx_ring_dma;
  1020. dma_addr_t rx_buffers_dma;
  1021. unsigned int rx_tail;
  1022. unsigned int rx_prepared_head;
  1023. struct macb_dma_desc *rx_ring;
  1024. struct sk_buff **rx_skbuff;
  1025. void *rx_buffers;
  1026. struct napi_struct napi;
  1027. struct queue_stats stats;
  1028. #ifdef CONFIG_MACB_USE_HWSTAMP
  1029. struct work_struct tx_ts_task;
  1030. unsigned int tx_ts_head, tx_ts_tail;
  1031. struct gem_tx_ts tx_timestamps[PTP_TS_BUFFER_SIZE];
  1032. #endif
  1033. };
  1034. struct ethtool_rx_fs_item {
  1035. struct ethtool_rx_flow_spec fs;
  1036. struct list_head list;
  1037. };
  1038. struct ethtool_rx_fs_list {
  1039. struct list_head list;
  1040. unsigned int count;
  1041. };
  1042. struct macb {
  1043. void __iomem *regs;
  1044. bool native_io;
  1045. /* hardware IO accessors */
  1046. u32 (*macb_reg_readl)(struct macb *bp, int offset);
  1047. void (*macb_reg_writel)(struct macb *bp, int offset, u32 value);
  1048. size_t rx_buffer_size;
  1049. unsigned int rx_ring_size;
  1050. unsigned int tx_ring_size;
  1051. unsigned int num_queues;
  1052. unsigned int queue_mask;
  1053. struct macb_queue queues[MACB_MAX_QUEUES];
  1054. spinlock_t lock;
  1055. struct platform_device *pdev;
  1056. struct clk *pclk;
  1057. struct clk *hclk;
  1058. struct clk *tx_clk;
  1059. struct clk *rx_clk;
  1060. struct net_device *dev;
  1061. union {
  1062. struct macb_stats macb;
  1063. struct gem_stats gem;
  1064. } hw_stats;
  1065. struct macb_or_gem_ops macbgem_ops;
  1066. struct mii_bus *mii_bus;
  1067. struct device_node *phy_node;
  1068. int link;
  1069. int speed;
  1070. int duplex;
  1071. u32 caps;
  1072. unsigned int dma_burst_length;
  1073. phy_interface_t phy_interface;
  1074. /* AT91RM9200 transmit */
  1075. struct sk_buff *skb; /* holds skb until xmit interrupt completes */
  1076. dma_addr_t skb_physaddr; /* phys addr from pci_map_single */
  1077. int skb_length; /* saved skb length for pci_unmap_single */
  1078. unsigned int max_tx_length;
  1079. u64 ethtool_stats[GEM_STATS_LEN + QUEUE_STATS_LEN * MACB_MAX_QUEUES];
  1080. unsigned int rx_frm_len_mask;
  1081. unsigned int jumbo_max_len;
  1082. u32 wol;
  1083. struct macb_ptp_info *ptp_info; /* macb-ptp interface */
  1084. #ifdef MACB_EXT_DESC
  1085. uint8_t hw_dma_cap;
  1086. #endif
  1087. spinlock_t tsu_clk_lock; /* gem tsu clock locking */
  1088. unsigned int tsu_rate;
  1089. struct ptp_clock *ptp_clock;
  1090. struct ptp_clock_info ptp_clock_info;
  1091. struct tsu_incr tsu_incr;
  1092. struct hwtstamp_config tstamp_config;
  1093. /* RX queue filer rule set*/
  1094. struct ethtool_rx_fs_list rx_fs_list;
  1095. spinlock_t rx_fs_lock;
  1096. unsigned int max_tuples;
  1097. struct tasklet_struct hresp_err_tasklet;
  1098. int rx_bd_rd_prefetch;
  1099. int tx_bd_rd_prefetch;
  1100. u32 rx_intr_mask;
  1101. };
  1102. #ifdef CONFIG_MACB_USE_HWSTAMP
  1103. #define GEM_TSEC_SIZE (GEM_TSH_SIZE + GEM_TSL_SIZE)
  1104. #define TSU_SEC_MAX_VAL (((u64)1 << GEM_TSEC_SIZE) - 1)
  1105. #define TSU_NSEC_MAX_VAL ((1 << GEM_TN_SIZE) - 1)
  1106. enum macb_bd_control {
  1107. TSTAMP_DISABLED,
  1108. TSTAMP_FRAME_PTP_EVENT_ONLY,
  1109. TSTAMP_ALL_PTP_FRAMES,
  1110. TSTAMP_ALL_FRAMES,
  1111. };
  1112. void gem_ptp_init(struct net_device *ndev);
  1113. void gem_ptp_remove(struct net_device *ndev);
  1114. int gem_ptp_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *des);
  1115. void gem_ptp_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc);
  1116. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  1117. {
  1118. if (queue->bp->tstamp_config.tx_type == TSTAMP_DISABLED)
  1119. return -ENOTSUPP;
  1120. return gem_ptp_txstamp(queue, skb, desc);
  1121. }
  1122. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc)
  1123. {
  1124. if (bp->tstamp_config.rx_filter == TSTAMP_DISABLED)
  1125. return;
  1126. gem_ptp_rxstamp(bp, skb, desc);
  1127. }
  1128. int gem_get_hwtst(struct net_device *dev, struct ifreq *rq);
  1129. int gem_set_hwtst(struct net_device *dev, struct ifreq *ifr, int cmd);
  1130. #else
  1131. static inline void gem_ptp_init(struct net_device *ndev) { }
  1132. static inline void gem_ptp_remove(struct net_device *ndev) { }
  1133. static inline int gem_ptp_do_txstamp(struct macb_queue *queue, struct sk_buff *skb, struct macb_dma_desc *desc)
  1134. {
  1135. return -1;
  1136. }
  1137. static inline void gem_ptp_do_rxstamp(struct macb *bp, struct sk_buff *skb, struct macb_dma_desc *desc) { }
  1138. #endif
  1139. static inline bool macb_is_gem(struct macb *bp)
  1140. {
  1141. return !!(bp->caps & MACB_CAPS_MACB_IS_GEM);
  1142. }
  1143. static inline bool gem_has_ptp(struct macb *bp)
  1144. {
  1145. return !!(bp->caps & MACB_CAPS_GEM_HAS_PTP);
  1146. }
  1147. #endif /* _MACB_H */