123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621 |
- /*
- * Broadcom GENET MDIO routines
- *
- * Copyright (c) 2014-2017 Broadcom
- *
- * This program is free software; you can redistribute it and/or modify
- * it under the terms of the GNU General Public License version 2 as
- * published by the Free Software Foundation.
- */
- #include <linux/types.h>
- #include <linux/delay.h>
- #include <linux/wait.h>
- #include <linux/mii.h>
- #include <linux/ethtool.h>
- #include <linux/bitops.h>
- #include <linux/netdevice.h>
- #include <linux/platform_device.h>
- #include <linux/phy.h>
- #include <linux/phy_fixed.h>
- #include <linux/brcmphy.h>
- #include <linux/of.h>
- #include <linux/of_net.h>
- #include <linux/of_mdio.h>
- #include <linux/platform_data/bcmgenet.h>
- #include <linux/platform_data/mdio-bcm-unimac.h>
- #include "bcmgenet.h"
- /* setup netdev link state when PHY link status change and
- * update UMAC and RGMII block when link up
- */
- void bcmgenet_mii_setup(struct net_device *dev)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- struct phy_device *phydev = dev->phydev;
- u32 reg, cmd_bits = 0;
- bool status_changed = false;
- if (priv->old_link != phydev->link) {
- status_changed = true;
- priv->old_link = phydev->link;
- }
- if (phydev->link) {
- /* check speed/duplex/pause changes */
- if (priv->old_speed != phydev->speed) {
- status_changed = true;
- priv->old_speed = phydev->speed;
- }
- if (priv->old_duplex != phydev->duplex) {
- status_changed = true;
- priv->old_duplex = phydev->duplex;
- }
- if (priv->old_pause != phydev->pause) {
- status_changed = true;
- priv->old_pause = phydev->pause;
- }
- /* done if nothing has changed */
- if (!status_changed)
- return;
- /* speed */
- if (phydev->speed == SPEED_1000)
- cmd_bits = UMAC_SPEED_1000;
- else if (phydev->speed == SPEED_100)
- cmd_bits = UMAC_SPEED_100;
- else
- cmd_bits = UMAC_SPEED_10;
- cmd_bits <<= CMD_SPEED_SHIFT;
- /* duplex */
- if (phydev->duplex != DUPLEX_FULL)
- cmd_bits |= CMD_HD_EN;
- /* pause capability */
- if (!phydev->pause)
- cmd_bits |= CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE;
- /*
- * Program UMAC and RGMII block based on established
- * link speed, duplex, and pause. The speed set in
- * umac->cmd tell RGMII block which clock to use for
- * transmit -- 25MHz(100Mbps) or 125MHz(1Gbps).
- * Receive clock is provided by the PHY.
- */
- reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
- reg &= ~OOB_DISABLE;
- reg |= RGMII_LINK;
- bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
- reg = bcmgenet_umac_readl(priv, UMAC_CMD);
- reg &= ~((CMD_SPEED_MASK << CMD_SPEED_SHIFT) |
- CMD_HD_EN |
- CMD_RX_PAUSE_IGNORE | CMD_TX_PAUSE_IGNORE);
- reg |= cmd_bits;
- bcmgenet_umac_writel(priv, reg, UMAC_CMD);
- } else {
- /* done if nothing has changed */
- if (!status_changed)
- return;
- /* needed for MoCA fixed PHY to reflect correct link status */
- netif_carrier_off(dev);
- }
- phy_print_status(phydev);
- }
- static int bcmgenet_fixed_phy_link_update(struct net_device *dev,
- struct fixed_phy_status *status)
- {
- struct bcmgenet_priv *priv;
- u32 reg;
- if (dev && dev->phydev && status) {
- priv = netdev_priv(dev);
- reg = bcmgenet_umac_readl(priv, UMAC_MODE);
- status->link = !!(reg & MODE_LINK_STATUS);
- }
- return 0;
- }
- void bcmgenet_phy_power_set(struct net_device *dev, bool enable)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- u32 reg = 0;
- /* EXT_GPHY_CTRL is only valid for GENETv4 and onward */
- if (GENET_IS_V4(priv)) {
- reg = bcmgenet_ext_readl(priv, EXT_GPHY_CTRL);
- if (enable) {
- reg &= ~EXT_CK25_DIS;
- bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
- mdelay(1);
- reg &= ~(EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN);
- reg |= EXT_GPHY_RESET;
- bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
- mdelay(1);
- reg &= ~EXT_GPHY_RESET;
- } else {
- reg |= EXT_CFG_IDDQ_BIAS | EXT_CFG_PWR_DOWN |
- EXT_GPHY_RESET;
- bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
- mdelay(1);
- reg |= EXT_CK25_DIS;
- }
- bcmgenet_ext_writel(priv, reg, EXT_GPHY_CTRL);
- udelay(60);
- } else {
- mdelay(1);
- }
- }
- static void bcmgenet_moca_phy_setup(struct bcmgenet_priv *priv)
- {
- u32 reg;
- if (!GENET_IS_V5(priv)) {
- /* Speed settings are set in bcmgenet_mii_setup() */
- reg = bcmgenet_sys_readl(priv, SYS_PORT_CTRL);
- reg |= LED_ACT_SOURCE_MAC;
- bcmgenet_sys_writel(priv, reg, SYS_PORT_CTRL);
- }
- if (priv->hw_params->flags & GENET_HAS_MOCA_LINK_DET)
- fixed_phy_set_link_update(priv->dev->phydev,
- bcmgenet_fixed_phy_link_update);
- }
- int bcmgenet_mii_config(struct net_device *dev, bool init)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- struct phy_device *phydev = dev->phydev;
- struct device *kdev = &priv->pdev->dev;
- const char *phy_name = NULL;
- u32 id_mode_dis = 0;
- u32 port_ctrl;
- int bmcr = -1;
- int ret;
- u32 reg;
- /* MAC clocking workaround during reset of umac state machines */
- reg = bcmgenet_umac_readl(priv, UMAC_CMD);
- if (reg & CMD_SW_RESET) {
- /* An MII PHY must be isolated to prevent TXC contention */
- if (priv->phy_interface == PHY_INTERFACE_MODE_MII) {
- ret = phy_read(phydev, MII_BMCR);
- if (ret >= 0) {
- bmcr = ret;
- ret = phy_write(phydev, MII_BMCR,
- bmcr | BMCR_ISOLATE);
- }
- if (ret) {
- netdev_err(dev, "failed to isolate PHY\n");
- return ret;
- }
- }
- /* Switch MAC clocking to RGMII generated clock */
- bcmgenet_sys_writel(priv, PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
- /* Ensure 5 clks with Rx disabled
- * followed by 5 clks with Reset asserted
- */
- udelay(4);
- reg &= ~(CMD_SW_RESET | CMD_LCL_LOOP_EN);
- bcmgenet_umac_writel(priv, reg, UMAC_CMD);
- /* Ensure 5 more clocks before Rx is enabled */
- udelay(2);
- }
- priv->ext_phy = !priv->internal_phy &&
- (priv->phy_interface != PHY_INTERFACE_MODE_MOCA);
- switch (priv->phy_interface) {
- case PHY_INTERFACE_MODE_INTERNAL:
- case PHY_INTERFACE_MODE_MOCA:
- /* Irrespective of the actually configured PHY speed (100 or
- * 1000) GENETv4 only has an internal GPHY so we will just end
- * up masking the Gigabit features from what we support, not
- * switching to the EPHY
- */
- if (GENET_IS_V4(priv))
- port_ctrl = PORT_MODE_INT_GPHY;
- else
- port_ctrl = PORT_MODE_INT_EPHY;
- bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
- if (priv->internal_phy) {
- phy_name = "internal PHY";
- } else if (priv->phy_interface == PHY_INTERFACE_MODE_MOCA) {
- phy_name = "MoCA";
- bcmgenet_moca_phy_setup(priv);
- }
- break;
- case PHY_INTERFACE_MODE_MII:
- phy_name = "external MII";
- phydev->supported &= PHY_BASIC_FEATURES;
- bcmgenet_sys_writel(priv,
- PORT_MODE_EXT_EPHY, SYS_PORT_CTRL);
- /* Restore the MII PHY after isolation */
- if (bmcr >= 0)
- phy_write(phydev, MII_BMCR, bmcr);
- break;
- case PHY_INTERFACE_MODE_REVMII:
- phy_name = "external RvMII";
- /* of_mdiobus_register took care of reading the 'max-speed'
- * PHY property for us, effectively limiting the PHY supported
- * capabilities, use that knowledge to also configure the
- * Reverse MII interface correctly.
- */
- if (dev->phydev->supported & PHY_1000BT_FEATURES)
- port_ctrl = PORT_MODE_EXT_RVMII_50;
- else
- port_ctrl = PORT_MODE_EXT_RVMII_25;
- bcmgenet_sys_writel(priv, port_ctrl, SYS_PORT_CTRL);
- break;
- case PHY_INTERFACE_MODE_RGMII:
- /* RGMII_NO_ID: TXC transitions at the same time as TXD
- * (requires PCB or receiver-side delay)
- * RGMII: Add 2ns delay on TXC (90 degree shift)
- *
- * ID is implicitly disabled for 100Mbps (RG)MII operation.
- */
- id_mode_dis = BIT(16);
- /* fall through */
- case PHY_INTERFACE_MODE_RGMII_TXID:
- if (id_mode_dis)
- phy_name = "external RGMII (no delay)";
- else
- phy_name = "external RGMII (TX delay)";
- bcmgenet_sys_writel(priv,
- PORT_MODE_EXT_GPHY, SYS_PORT_CTRL);
- break;
- default:
- dev_err(kdev, "unknown phy mode: %d\n", priv->phy_interface);
- return -EINVAL;
- }
- /* This is an external PHY (xMII), so we need to enable the RGMII
- * block for the interface to work
- */
- if (priv->ext_phy) {
- reg = bcmgenet_ext_readl(priv, EXT_RGMII_OOB_CTRL);
- reg |= id_mode_dis;
- if (GENET_IS_V1(priv) || GENET_IS_V2(priv) || GENET_IS_V3(priv))
- reg |= RGMII_MODE_EN_V123;
- else
- reg |= RGMII_MODE_EN;
- bcmgenet_ext_writel(priv, reg, EXT_RGMII_OOB_CTRL);
- }
- if (init)
- dev_info(kdev, "configuring instance for %s\n", phy_name);
- return 0;
- }
- int bcmgenet_mii_probe(struct net_device *dev)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- struct device_node *dn = priv->pdev->dev.of_node;
- struct phy_device *phydev;
- u32 phy_flags = 0;
- int ret;
- /* Communicate the integrated PHY revision */
- if (priv->internal_phy)
- phy_flags = priv->gphy_rev;
- /* Initialize link state variables that bcmgenet_mii_setup() uses */
- priv->old_link = -1;
- priv->old_speed = -1;
- priv->old_duplex = -1;
- priv->old_pause = -1;
- if (dn) {
- phydev = of_phy_connect(dev, priv->phy_dn, bcmgenet_mii_setup,
- phy_flags, priv->phy_interface);
- if (!phydev) {
- pr_err("could not attach to PHY\n");
- return -ENODEV;
- }
- } else {
- phydev = dev->phydev;
- phydev->dev_flags = phy_flags;
- ret = phy_connect_direct(dev, phydev, bcmgenet_mii_setup,
- priv->phy_interface);
- if (ret) {
- pr_err("could not attach to PHY\n");
- return -ENODEV;
- }
- }
- /* Configure port multiplexer based on what the probed PHY device since
- * reading the 'max-speed' property determines the maximum supported
- * PHY speed which is needed for bcmgenet_mii_config() to configure
- * things appropriately.
- */
- ret = bcmgenet_mii_config(dev, true);
- if (ret) {
- phy_disconnect(dev->phydev);
- return ret;
- }
- phydev->advertising = phydev->supported;
- /* The internal PHY has its link interrupts routed to the
- * Ethernet MAC ISRs. On GENETv5 there is a hardware issue
- * that prevents the signaling of link UP interrupts when
- * the link operates at 10Mbps, so fallback to polling for
- * those versions of GENET.
- */
- if (priv->internal_phy && !GENET_IS_V5(priv))
- dev->phydev->irq = PHY_IGNORE_INTERRUPT;
- return 0;
- }
- static struct device_node *bcmgenet_mii_of_find_mdio(struct bcmgenet_priv *priv)
- {
- struct device_node *dn = priv->pdev->dev.of_node;
- struct device *kdev = &priv->pdev->dev;
- char *compat;
- compat = kasprintf(GFP_KERNEL, "brcm,genet-mdio-v%d", priv->version);
- if (!compat)
- return NULL;
- priv->mdio_dn = of_get_compatible_child(dn, compat);
- kfree(compat);
- if (!priv->mdio_dn) {
- dev_err(kdev, "unable to find MDIO bus node\n");
- return NULL;
- }
- return priv->mdio_dn;
- }
- static void bcmgenet_mii_pdata_init(struct bcmgenet_priv *priv,
- struct unimac_mdio_pdata *ppd)
- {
- struct device *kdev = &priv->pdev->dev;
- struct bcmgenet_platform_data *pd = kdev->platform_data;
- if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
- /*
- * Internal or external PHY with MDIO access
- */
- if (pd->phy_address >= 0 && pd->phy_address < PHY_MAX_ADDR)
- ppd->phy_mask = 1 << pd->phy_address;
- else
- ppd->phy_mask = 0;
- }
- }
- static int bcmgenet_mii_wait(void *wait_func_data)
- {
- struct bcmgenet_priv *priv = wait_func_data;
- wait_event_timeout(priv->wq,
- !(bcmgenet_umac_readl(priv, UMAC_MDIO_CMD)
- & MDIO_START_BUSY),
- HZ / 100);
- return 0;
- }
- static int bcmgenet_mii_register(struct bcmgenet_priv *priv)
- {
- struct platform_device *pdev = priv->pdev;
- struct bcmgenet_platform_data *pdata = pdev->dev.platform_data;
- struct device_node *dn = pdev->dev.of_node;
- struct unimac_mdio_pdata ppd;
- struct platform_device *ppdev;
- struct resource *pres, res;
- int id, ret;
- pres = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- memset(&res, 0, sizeof(res));
- memset(&ppd, 0, sizeof(ppd));
- ppd.wait_func = bcmgenet_mii_wait;
- ppd.wait_func_data = priv;
- ppd.bus_name = "bcmgenet MII bus";
- /* Unimac MDIO bus controller starts at UniMAC offset + MDIO_CMD
- * and is 2 * 32-bits word long, 8 bytes total.
- */
- res.start = pres->start + GENET_UMAC_OFF + UMAC_MDIO_CMD;
- res.end = res.start + 8;
- res.flags = IORESOURCE_MEM;
- if (dn)
- id = of_alias_get_id(dn, "eth");
- else
- id = pdev->id;
- ppdev = platform_device_alloc(UNIMAC_MDIO_DRV_NAME, id);
- if (!ppdev)
- return -ENOMEM;
- /* Retain this platform_device pointer for later cleanup */
- priv->mii_pdev = ppdev;
- ppdev->dev.parent = &pdev->dev;
- ppdev->dev.of_node = bcmgenet_mii_of_find_mdio(priv);
- if (pdata)
- bcmgenet_mii_pdata_init(priv, &ppd);
- ret = platform_device_add_resources(ppdev, &res, 1);
- if (ret)
- goto out;
- ret = platform_device_add_data(ppdev, &ppd, sizeof(ppd));
- if (ret)
- goto out;
- ret = platform_device_add(ppdev);
- if (ret)
- goto out;
- return 0;
- out:
- platform_device_put(ppdev);
- return ret;
- }
- static int bcmgenet_mii_of_init(struct bcmgenet_priv *priv)
- {
- struct device_node *dn = priv->pdev->dev.of_node;
- struct device *kdev = &priv->pdev->dev;
- struct phy_device *phydev;
- int phy_mode;
- int ret;
- /* Fetch the PHY phandle */
- priv->phy_dn = of_parse_phandle(dn, "phy-handle", 0);
- /* In the case of a fixed PHY, the DT node associated
- * to the PHY is the Ethernet MAC DT node.
- */
- if (!priv->phy_dn && of_phy_is_fixed_link(dn)) {
- ret = of_phy_register_fixed_link(dn);
- if (ret)
- return ret;
- priv->phy_dn = of_node_get(dn);
- }
- /* Get the link mode */
- phy_mode = of_get_phy_mode(dn);
- if (phy_mode < 0) {
- dev_err(kdev, "invalid PHY mode property\n");
- return phy_mode;
- }
- priv->phy_interface = phy_mode;
- /* We need to specifically look up whether this PHY interface is internal
- * or not *before* we even try to probe the PHY driver over MDIO as we
- * may have shut down the internal PHY for power saving purposes.
- */
- if (priv->phy_interface == PHY_INTERFACE_MODE_INTERNAL)
- priv->internal_phy = true;
- /* Make sure we initialize MoCA PHYs with a link down */
- if (phy_mode == PHY_INTERFACE_MODE_MOCA) {
- phydev = of_phy_find_device(dn);
- if (phydev) {
- phydev->link = 0;
- put_device(&phydev->mdio.dev);
- }
- }
- return 0;
- }
- static int bcmgenet_mii_pd_init(struct bcmgenet_priv *priv)
- {
- struct device *kdev = &priv->pdev->dev;
- struct bcmgenet_platform_data *pd = kdev->platform_data;
- char phy_name[MII_BUS_ID_SIZE + 3];
- char mdio_bus_id[MII_BUS_ID_SIZE];
- struct phy_device *phydev;
- snprintf(mdio_bus_id, MII_BUS_ID_SIZE, "%s-%d",
- UNIMAC_MDIO_DRV_NAME, priv->pdev->id);
- if (pd->phy_interface != PHY_INTERFACE_MODE_MOCA && pd->mdio_enabled) {
- snprintf(phy_name, MII_BUS_ID_SIZE, PHY_ID_FMT,
- mdio_bus_id, pd->phy_address);
- /*
- * Internal or external PHY with MDIO access
- */
- phydev = phy_attach(priv->dev, phy_name, pd->phy_interface);
- if (!phydev) {
- dev_err(kdev, "failed to register PHY device\n");
- return -ENODEV;
- }
- } else {
- /*
- * MoCA port or no MDIO access.
- * Use fixed PHY to represent the link layer.
- */
- struct fixed_phy_status fphy_status = {
- .link = 1,
- .speed = pd->phy_speed,
- .duplex = pd->phy_duplex,
- .pause = 0,
- .asym_pause = 0,
- };
- phydev = fixed_phy_register(PHY_POLL, &fphy_status, -1, NULL);
- if (!phydev || IS_ERR(phydev)) {
- dev_err(kdev, "failed to register fixed PHY device\n");
- return -ENODEV;
- }
- /* Make sure we initialize MoCA PHYs with a link down */
- phydev->link = 0;
- }
- priv->phy_interface = pd->phy_interface;
- return 0;
- }
- static int bcmgenet_mii_bus_init(struct bcmgenet_priv *priv)
- {
- struct device_node *dn = priv->pdev->dev.of_node;
- if (dn)
- return bcmgenet_mii_of_init(priv);
- else
- return bcmgenet_mii_pd_init(priv);
- }
- int bcmgenet_mii_init(struct net_device *dev)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- int ret;
- ret = bcmgenet_mii_register(priv);
- if (ret)
- return ret;
- ret = bcmgenet_mii_bus_init(priv);
- if (ret)
- goto out;
- return 0;
- out:
- bcmgenet_mii_exit(dev);
- return ret;
- }
- void bcmgenet_mii_exit(struct net_device *dev)
- {
- struct bcmgenet_priv *priv = netdev_priv(dev);
- struct device_node *dn = priv->pdev->dev.of_node;
- if (of_phy_is_fixed_link(dn))
- of_phy_deregister_fixed_link(dn);
- of_node_put(priv->phy_dn);
- platform_device_unregister(priv->mii_pdev);
- }
|