pci-me.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534
  1. /*
  2. *
  3. * Intel Management Engine Interface (Intel MEI) Linux driver
  4. * Copyright (c) 2003-2012, Intel Corporation.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. */
  16. #include <linux/module.h>
  17. #include <linux/moduleparam.h>
  18. #include <linux/kernel.h>
  19. #include <linux/device.h>
  20. #include <linux/fs.h>
  21. #include <linux/errno.h>
  22. #include <linux/types.h>
  23. #include <linux/fcntl.h>
  24. #include <linux/pci.h>
  25. #include <linux/poll.h>
  26. #include <linux/ioctl.h>
  27. #include <linux/cdev.h>
  28. #include <linux/sched.h>
  29. #include <linux/uuid.h>
  30. #include <linux/compat.h>
  31. #include <linux/jiffies.h>
  32. #include <linux/interrupt.h>
  33. #include <linux/pm_domain.h>
  34. #include <linux/pm_runtime.h>
  35. #include <linux/mei.h>
  36. #include "mei_dev.h"
  37. #include "client.h"
  38. #include "hw-me-regs.h"
  39. #include "hw-me.h"
  40. /* mei_pci_tbl - PCI Device ID Table */
  41. static const struct pci_device_id mei_me_pci_tbl[] = {
  42. {MEI_PCI_DEVICE(MEI_DEV_ID_82946GZ, MEI_ME_ICH_CFG)},
  43. {MEI_PCI_DEVICE(MEI_DEV_ID_82G35, MEI_ME_ICH_CFG)},
  44. {MEI_PCI_DEVICE(MEI_DEV_ID_82Q965, MEI_ME_ICH_CFG)},
  45. {MEI_PCI_DEVICE(MEI_DEV_ID_82G965, MEI_ME_ICH_CFG)},
  46. {MEI_PCI_DEVICE(MEI_DEV_ID_82GM965, MEI_ME_ICH_CFG)},
  47. {MEI_PCI_DEVICE(MEI_DEV_ID_82GME965, MEI_ME_ICH_CFG)},
  48. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q35, MEI_ME_ICH_CFG)},
  49. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82G33, MEI_ME_ICH_CFG)},
  50. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82Q33, MEI_ME_ICH_CFG)},
  51. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_82X38, MEI_ME_ICH_CFG)},
  52. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_3200, MEI_ME_ICH_CFG)},
  53. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_6, MEI_ME_ICH_CFG)},
  54. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_7, MEI_ME_ICH_CFG)},
  55. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_8, MEI_ME_ICH_CFG)},
  56. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_9, MEI_ME_ICH_CFG)},
  57. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9_10, MEI_ME_ICH_CFG)},
  58. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_1, MEI_ME_ICH_CFG)},
  59. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_2, MEI_ME_ICH_CFG)},
  60. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_3, MEI_ME_ICH_CFG)},
  61. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH9M_4, MEI_ME_ICH_CFG)},
  62. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_1, MEI_ME_ICH10_CFG)},
  63. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_2, MEI_ME_ICH10_CFG)},
  64. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_3, MEI_ME_ICH10_CFG)},
  65. {MEI_PCI_DEVICE(MEI_DEV_ID_ICH10_4, MEI_ME_ICH10_CFG)},
  66. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_1, MEI_ME_PCH6_CFG)},
  67. {MEI_PCI_DEVICE(MEI_DEV_ID_IBXPK_2, MEI_ME_PCH6_CFG)},
  68. {MEI_PCI_DEVICE(MEI_DEV_ID_CPT_1, MEI_ME_PCH_CPT_PBG_CFG)},
  69. {MEI_PCI_DEVICE(MEI_DEV_ID_PBG_1, MEI_ME_PCH_CPT_PBG_CFG)},
  70. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_1, MEI_ME_PCH7_CFG)},
  71. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_2, MEI_ME_PCH7_CFG)},
  72. {MEI_PCI_DEVICE(MEI_DEV_ID_PPT_3, MEI_ME_PCH7_CFG)},
  73. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_H, MEI_ME_PCH8_SPS_CFG)},
  74. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_W, MEI_ME_PCH8_SPS_CFG)},
  75. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_LP, MEI_ME_PCH8_CFG)},
  76. {MEI_PCI_DEVICE(MEI_DEV_ID_LPT_HR, MEI_ME_PCH8_SPS_CFG)},
  77. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP, MEI_ME_PCH8_CFG)},
  78. {MEI_PCI_DEVICE(MEI_DEV_ID_WPT_LP_2, MEI_ME_PCH8_CFG)},
  79. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT, MEI_ME_PCH8_CFG)},
  80. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_2, MEI_ME_PCH8_CFG)},
  81. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H, MEI_ME_PCH8_SPS_CFG)},
  82. {MEI_PCI_DEVICE(MEI_DEV_ID_SPT_H_2, MEI_ME_PCH8_SPS_CFG)},
  83. {MEI_PCI_DEVICE(MEI_DEV_ID_LBG, MEI_ME_PCH12_CFG)},
  84. {MEI_PCI_DEVICE(MEI_DEV_ID_BXT_M, MEI_ME_PCH8_CFG)},
  85. {MEI_PCI_DEVICE(MEI_DEV_ID_APL_I, MEI_ME_PCH8_CFG)},
  86. {MEI_PCI_DEVICE(MEI_DEV_ID_DNV_IE, MEI_ME_PCH8_CFG)},
  87. {MEI_PCI_DEVICE(MEI_DEV_ID_GLK, MEI_ME_PCH8_CFG)},
  88. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP, MEI_ME_PCH8_CFG)},
  89. {MEI_PCI_DEVICE(MEI_DEV_ID_KBP_2, MEI_ME_PCH8_CFG)},
  90. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP, MEI_ME_PCH8_CFG)},
  91. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_LP_4, MEI_ME_PCH8_CFG)},
  92. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H, MEI_ME_PCH8_CFG)},
  93. {MEI_PCI_DEVICE(MEI_DEV_ID_CNP_H_4, MEI_ME_PCH8_CFG)},
  94. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP, MEI_ME_PCH12_CFG)},
  95. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_LP_3, MEI_ME_PCH8_CFG)},
  96. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_V, MEI_ME_PCH12_CFG)},
  97. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H, MEI_ME_PCH12_CFG)},
  98. {MEI_PCI_DEVICE(MEI_DEV_ID_CMP_H_3, MEI_ME_PCH8_CFG)},
  99. {MEI_PCI_DEVICE(MEI_DEV_ID_ICP_LP, MEI_ME_PCH12_CFG)},
  100. {MEI_PCI_DEVICE(MEI_DEV_ID_TGP_LP, MEI_ME_PCH12_CFG)},
  101. {MEI_PCI_DEVICE(MEI_DEV_ID_MCC, MEI_ME_PCH12_CFG)},
  102. {MEI_PCI_DEVICE(MEI_DEV_ID_MCC_4, MEI_ME_PCH8_CFG)},
  103. {MEI_PCI_DEVICE(MEI_DEV_ID_CDF, MEI_ME_PCH8_CFG)},
  104. /* required last entry */
  105. {0, }
  106. };
  107. MODULE_DEVICE_TABLE(pci, mei_me_pci_tbl);
  108. #ifdef CONFIG_PM
  109. static inline void mei_me_set_pm_domain(struct mei_device *dev);
  110. static inline void mei_me_unset_pm_domain(struct mei_device *dev);
  111. #else
  112. static inline void mei_me_set_pm_domain(struct mei_device *dev) {}
  113. static inline void mei_me_unset_pm_domain(struct mei_device *dev) {}
  114. #endif /* CONFIG_PM */
  115. /**
  116. * mei_me_quirk_probe - probe for devices that doesn't valid ME interface
  117. *
  118. * @pdev: PCI device structure
  119. * @cfg: per generation config
  120. *
  121. * Return: true if ME Interface is valid, false otherwise
  122. */
  123. static bool mei_me_quirk_probe(struct pci_dev *pdev,
  124. const struct mei_cfg *cfg)
  125. {
  126. if (cfg->quirk_probe && cfg->quirk_probe(pdev)) {
  127. dev_info(&pdev->dev, "Device doesn't have valid ME Interface\n");
  128. return false;
  129. }
  130. return true;
  131. }
  132. /**
  133. * mei_me_probe - Device Initialization Routine
  134. *
  135. * @pdev: PCI device structure
  136. * @ent: entry in kcs_pci_tbl
  137. *
  138. * Return: 0 on success, <0 on failure.
  139. */
  140. static int mei_me_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  141. {
  142. const struct mei_cfg *cfg;
  143. struct mei_device *dev;
  144. struct mei_me_hw *hw;
  145. unsigned int irqflags;
  146. int err;
  147. cfg = mei_me_get_cfg(ent->driver_data);
  148. if (!cfg)
  149. return -ENODEV;
  150. if (!mei_me_quirk_probe(pdev, cfg))
  151. return -ENODEV;
  152. /* enable pci dev */
  153. err = pcim_enable_device(pdev);
  154. if (err) {
  155. dev_err(&pdev->dev, "failed to enable pci device.\n");
  156. goto end;
  157. }
  158. /* set PCI host mastering */
  159. pci_set_master(pdev);
  160. /* pci request regions and mapping IO device memory for mei driver */
  161. err = pcim_iomap_regions(pdev, BIT(0), KBUILD_MODNAME);
  162. if (err) {
  163. dev_err(&pdev->dev, "failed to get pci regions.\n");
  164. goto end;
  165. }
  166. if (dma_set_mask(&pdev->dev, DMA_BIT_MASK(64)) ||
  167. dma_set_coherent_mask(&pdev->dev, DMA_BIT_MASK(64))) {
  168. err = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  169. if (err)
  170. err = dma_set_coherent_mask(&pdev->dev,
  171. DMA_BIT_MASK(32));
  172. }
  173. if (err) {
  174. dev_err(&pdev->dev, "No usable DMA configuration, aborting\n");
  175. goto end;
  176. }
  177. /* allocates and initializes the mei dev structure */
  178. dev = mei_me_dev_init(pdev, cfg);
  179. if (!dev) {
  180. err = -ENOMEM;
  181. goto end;
  182. }
  183. hw = to_me_hw(dev);
  184. hw->mem_addr = pcim_iomap_table(pdev)[0];
  185. pci_enable_msi(pdev);
  186. /* request and enable interrupt */
  187. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  188. err = request_threaded_irq(pdev->irq,
  189. mei_me_irq_quick_handler,
  190. mei_me_irq_thread_handler,
  191. irqflags, KBUILD_MODNAME, dev);
  192. if (err) {
  193. dev_err(&pdev->dev, "request_threaded_irq failure. irq = %d\n",
  194. pdev->irq);
  195. goto end;
  196. }
  197. if (mei_start(dev)) {
  198. dev_err(&pdev->dev, "init hw failure.\n");
  199. err = -ENODEV;
  200. goto release_irq;
  201. }
  202. pm_runtime_set_autosuspend_delay(&pdev->dev, MEI_ME_RPM_TIMEOUT);
  203. pm_runtime_use_autosuspend(&pdev->dev);
  204. err = mei_register(dev, &pdev->dev);
  205. if (err)
  206. goto stop;
  207. pci_set_drvdata(pdev, dev);
  208. /*
  209. * MEI requires to resume from runtime suspend mode
  210. * in order to perform link reset flow upon system suspend.
  211. */
  212. dev_pm_set_driver_flags(&pdev->dev, DPM_FLAG_NEVER_SKIP);
  213. /*
  214. * ME maps runtime suspend/resume to D0i states,
  215. * hence we need to go around native PCI runtime service which
  216. * eventually brings the device into D3cold/hot state,
  217. * but the mei device cannot wake up from D3 unlike from D0i3.
  218. * To get around the PCI device native runtime pm,
  219. * ME uses runtime pm domain handlers which take precedence
  220. * over the driver's pm handlers.
  221. */
  222. mei_me_set_pm_domain(dev);
  223. if (mei_pg_is_enabled(dev)) {
  224. pm_runtime_put_noidle(&pdev->dev);
  225. if (hw->d0i3_supported)
  226. pm_runtime_allow(&pdev->dev);
  227. }
  228. dev_dbg(&pdev->dev, "initialization successful.\n");
  229. return 0;
  230. stop:
  231. mei_stop(dev);
  232. release_irq:
  233. mei_cancel_work(dev);
  234. mei_disable_interrupts(dev);
  235. free_irq(pdev->irq, dev);
  236. end:
  237. dev_err(&pdev->dev, "initialization failed.\n");
  238. return err;
  239. }
  240. /**
  241. * mei_me_shutdown - Device Removal Routine
  242. *
  243. * @pdev: PCI device structure
  244. *
  245. * mei_me_shutdown is called from the reboot notifier
  246. * it's a simplified version of remove so we go down
  247. * faster.
  248. */
  249. static void mei_me_shutdown(struct pci_dev *pdev)
  250. {
  251. struct mei_device *dev;
  252. dev = pci_get_drvdata(pdev);
  253. if (!dev)
  254. return;
  255. dev_dbg(&pdev->dev, "shutdown\n");
  256. mei_stop(dev);
  257. mei_me_unset_pm_domain(dev);
  258. mei_disable_interrupts(dev);
  259. free_irq(pdev->irq, dev);
  260. }
  261. /**
  262. * mei_me_remove - Device Removal Routine
  263. *
  264. * @pdev: PCI device structure
  265. *
  266. * mei_me_remove is called by the PCI subsystem to alert the driver
  267. * that it should release a PCI device.
  268. */
  269. static void mei_me_remove(struct pci_dev *pdev)
  270. {
  271. struct mei_device *dev;
  272. dev = pci_get_drvdata(pdev);
  273. if (!dev)
  274. return;
  275. if (mei_pg_is_enabled(dev))
  276. pm_runtime_get_noresume(&pdev->dev);
  277. dev_dbg(&pdev->dev, "stop\n");
  278. mei_stop(dev);
  279. mei_me_unset_pm_domain(dev);
  280. mei_disable_interrupts(dev);
  281. free_irq(pdev->irq, dev);
  282. mei_deregister(dev);
  283. }
  284. #ifdef CONFIG_PM_SLEEP
  285. static int mei_me_pci_suspend(struct device *device)
  286. {
  287. struct pci_dev *pdev = to_pci_dev(device);
  288. struct mei_device *dev = pci_get_drvdata(pdev);
  289. if (!dev)
  290. return -ENODEV;
  291. dev_dbg(&pdev->dev, "suspend\n");
  292. mei_stop(dev);
  293. mei_disable_interrupts(dev);
  294. free_irq(pdev->irq, dev);
  295. pci_disable_msi(pdev);
  296. return 0;
  297. }
  298. static int mei_me_pci_resume(struct device *device)
  299. {
  300. struct pci_dev *pdev = to_pci_dev(device);
  301. struct mei_device *dev;
  302. unsigned int irqflags;
  303. int err;
  304. dev = pci_get_drvdata(pdev);
  305. if (!dev)
  306. return -ENODEV;
  307. pci_enable_msi(pdev);
  308. irqflags = pci_dev_msi_enabled(pdev) ? IRQF_ONESHOT : IRQF_SHARED;
  309. /* request and enable interrupt */
  310. err = request_threaded_irq(pdev->irq,
  311. mei_me_irq_quick_handler,
  312. mei_me_irq_thread_handler,
  313. irqflags, KBUILD_MODNAME, dev);
  314. if (err) {
  315. dev_err(&pdev->dev, "request_threaded_irq failed: irq = %d.\n",
  316. pdev->irq);
  317. return err;
  318. }
  319. err = mei_restart(dev);
  320. if (err)
  321. return err;
  322. /* Start timer if stopped in suspend */
  323. schedule_delayed_work(&dev->timer_work, HZ);
  324. return 0;
  325. }
  326. #endif /* CONFIG_PM_SLEEP */
  327. #ifdef CONFIG_PM
  328. static int mei_me_pm_runtime_idle(struct device *device)
  329. {
  330. struct pci_dev *pdev = to_pci_dev(device);
  331. struct mei_device *dev;
  332. dev_dbg(&pdev->dev, "rpm: me: runtime_idle\n");
  333. dev = pci_get_drvdata(pdev);
  334. if (!dev)
  335. return -ENODEV;
  336. if (mei_write_is_idle(dev))
  337. pm_runtime_autosuspend(device);
  338. return -EBUSY;
  339. }
  340. static int mei_me_pm_runtime_suspend(struct device *device)
  341. {
  342. struct pci_dev *pdev = to_pci_dev(device);
  343. struct mei_device *dev;
  344. int ret;
  345. dev_dbg(&pdev->dev, "rpm: me: runtime suspend\n");
  346. dev = pci_get_drvdata(pdev);
  347. if (!dev)
  348. return -ENODEV;
  349. mutex_lock(&dev->device_lock);
  350. if (mei_write_is_idle(dev))
  351. ret = mei_me_pg_enter_sync(dev);
  352. else
  353. ret = -EAGAIN;
  354. mutex_unlock(&dev->device_lock);
  355. dev_dbg(&pdev->dev, "rpm: me: runtime suspend ret=%d\n", ret);
  356. if (ret && ret != -EAGAIN)
  357. schedule_work(&dev->reset_work);
  358. return ret;
  359. }
  360. static int mei_me_pm_runtime_resume(struct device *device)
  361. {
  362. struct pci_dev *pdev = to_pci_dev(device);
  363. struct mei_device *dev;
  364. int ret;
  365. dev_dbg(&pdev->dev, "rpm: me: runtime resume\n");
  366. dev = pci_get_drvdata(pdev);
  367. if (!dev)
  368. return -ENODEV;
  369. mutex_lock(&dev->device_lock);
  370. ret = mei_me_pg_exit_sync(dev);
  371. mutex_unlock(&dev->device_lock);
  372. dev_dbg(&pdev->dev, "rpm: me: runtime resume ret = %d\n", ret);
  373. if (ret)
  374. schedule_work(&dev->reset_work);
  375. return ret;
  376. }
  377. /**
  378. * mei_me_set_pm_domain - fill and set pm domain structure for device
  379. *
  380. * @dev: mei_device
  381. */
  382. static inline void mei_me_set_pm_domain(struct mei_device *dev)
  383. {
  384. struct pci_dev *pdev = to_pci_dev(dev->dev);
  385. if (pdev->dev.bus && pdev->dev.bus->pm) {
  386. dev->pg_domain.ops = *pdev->dev.bus->pm;
  387. dev->pg_domain.ops.runtime_suspend = mei_me_pm_runtime_suspend;
  388. dev->pg_domain.ops.runtime_resume = mei_me_pm_runtime_resume;
  389. dev->pg_domain.ops.runtime_idle = mei_me_pm_runtime_idle;
  390. dev_pm_domain_set(&pdev->dev, &dev->pg_domain);
  391. }
  392. }
  393. /**
  394. * mei_me_unset_pm_domain - clean pm domain structure for device
  395. *
  396. * @dev: mei_device
  397. */
  398. static inline void mei_me_unset_pm_domain(struct mei_device *dev)
  399. {
  400. /* stop using pm callbacks if any */
  401. dev_pm_domain_set(dev->dev, NULL);
  402. }
  403. static const struct dev_pm_ops mei_me_pm_ops = {
  404. SET_SYSTEM_SLEEP_PM_OPS(mei_me_pci_suspend,
  405. mei_me_pci_resume)
  406. SET_RUNTIME_PM_OPS(
  407. mei_me_pm_runtime_suspend,
  408. mei_me_pm_runtime_resume,
  409. mei_me_pm_runtime_idle)
  410. };
  411. #define MEI_ME_PM_OPS (&mei_me_pm_ops)
  412. #else
  413. #define MEI_ME_PM_OPS NULL
  414. #endif /* CONFIG_PM */
  415. /*
  416. * PCI driver structure
  417. */
  418. static struct pci_driver mei_me_driver = {
  419. .name = KBUILD_MODNAME,
  420. .id_table = mei_me_pci_tbl,
  421. .probe = mei_me_probe,
  422. .remove = mei_me_remove,
  423. .shutdown = mei_me_shutdown,
  424. .driver.pm = MEI_ME_PM_OPS,
  425. .driver.probe_type = PROBE_PREFER_ASYNCHRONOUS,
  426. };
  427. module_pci_driver(mei_me_driver);
  428. MODULE_AUTHOR("Intel Corporation");
  429. MODULE_DESCRIPTION("Intel(R) Management Engine Interface");
  430. MODULE_LICENSE("GPL v2");