card_base.c 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413
  1. /**
  2. * IBM Accelerator Family 'GenWQE'
  3. *
  4. * (C) Copyright IBM Corp. 2013
  5. *
  6. * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
  7. * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
  8. * Author: Michael Jung <mijung@gmx.net>
  9. * Author: Michael Ruettger <michael@ibmra.de>
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of the GNU General Public License (version 2 only)
  13. * as published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. */
  20. /*
  21. * Module initialization and PCIe setup. Card health monitoring and
  22. * recovery functionality. Character device creation and deletion are
  23. * controlled from here.
  24. */
  25. #include <linux/module.h>
  26. #include <linux/types.h>
  27. #include <linux/pci.h>
  28. #include <linux/err.h>
  29. #include <linux/aer.h>
  30. #include <linux/string.h>
  31. #include <linux/sched.h>
  32. #include <linux/wait.h>
  33. #include <linux/delay.h>
  34. #include <linux/dma-mapping.h>
  35. #include <linux/module.h>
  36. #include <linux/notifier.h>
  37. #include <linux/device.h>
  38. #include <linux/log2.h>
  39. #include "card_base.h"
  40. #include "card_ddcb.h"
  41. MODULE_AUTHOR("Frank Haverkamp <haver@linux.vnet.ibm.com>");
  42. MODULE_AUTHOR("Michael Ruettger <michael@ibmra.de>");
  43. MODULE_AUTHOR("Joerg-Stephan Vogt <jsvogt@de.ibm.com>");
  44. MODULE_AUTHOR("Michael Jung <mijung@gmx.net>");
  45. MODULE_DESCRIPTION("GenWQE Card");
  46. MODULE_VERSION(DRV_VERSION);
  47. MODULE_LICENSE("GPL");
  48. static char genwqe_driver_name[] = GENWQE_DEVNAME;
  49. static struct class *class_genwqe;
  50. static struct dentry *debugfs_genwqe;
  51. static struct genwqe_dev *genwqe_devices[GENWQE_CARD_NO_MAX];
  52. /* PCI structure for identifying device by PCI vendor and device ID */
  53. static const struct pci_device_id genwqe_device_table[] = {
  54. { .vendor = PCI_VENDOR_ID_IBM,
  55. .device = PCI_DEVICE_GENWQE,
  56. .subvendor = PCI_SUBVENDOR_ID_IBM,
  57. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  58. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  59. .class_mask = ~0,
  60. .driver_data = 0 },
  61. /* Initial SR-IOV bring-up image */
  62. { .vendor = PCI_VENDOR_ID_IBM,
  63. .device = PCI_DEVICE_GENWQE,
  64. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  65. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  66. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  67. .class_mask = ~0,
  68. .driver_data = 0 },
  69. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  70. .device = 0x0000, /* VF Device ID */
  71. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  72. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  73. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  74. .class_mask = ~0,
  75. .driver_data = 0 },
  76. /* Fixed up image */
  77. { .vendor = PCI_VENDOR_ID_IBM,
  78. .device = PCI_DEVICE_GENWQE,
  79. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  80. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  81. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  82. .class_mask = ~0,
  83. .driver_data = 0 },
  84. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  85. .device = 0x0000, /* VF Device ID */
  86. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  87. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  88. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  89. .class_mask = ~0,
  90. .driver_data = 0 },
  91. /* Even one more ... */
  92. { .vendor = PCI_VENDOR_ID_IBM,
  93. .device = PCI_DEVICE_GENWQE,
  94. .subvendor = PCI_SUBVENDOR_ID_IBM,
  95. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_NEW,
  96. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  97. .class_mask = ~0,
  98. .driver_data = 0 },
  99. { 0, } /* 0 terminated list. */
  100. };
  101. MODULE_DEVICE_TABLE(pci, genwqe_device_table);
  102. /**
  103. * genwqe_dev_alloc() - Create and prepare a new card descriptor
  104. *
  105. * Return: Pointer to card descriptor, or ERR_PTR(err) on error
  106. */
  107. static struct genwqe_dev *genwqe_dev_alloc(void)
  108. {
  109. unsigned int i = 0, j;
  110. struct genwqe_dev *cd;
  111. for (i = 0; i < GENWQE_CARD_NO_MAX; i++) {
  112. if (genwqe_devices[i] == NULL)
  113. break;
  114. }
  115. if (i >= GENWQE_CARD_NO_MAX)
  116. return ERR_PTR(-ENODEV);
  117. cd = kzalloc(sizeof(struct genwqe_dev), GFP_KERNEL);
  118. if (!cd)
  119. return ERR_PTR(-ENOMEM);
  120. cd->card_idx = i;
  121. cd->class_genwqe = class_genwqe;
  122. cd->debugfs_genwqe = debugfs_genwqe;
  123. /*
  124. * This comes from kernel config option and can be overritten via
  125. * debugfs.
  126. */
  127. cd->use_platform_recovery = CONFIG_GENWQE_PLATFORM_ERROR_RECOVERY;
  128. init_waitqueue_head(&cd->queue_waitq);
  129. spin_lock_init(&cd->file_lock);
  130. INIT_LIST_HEAD(&cd->file_list);
  131. cd->card_state = GENWQE_CARD_UNUSED;
  132. spin_lock_init(&cd->print_lock);
  133. cd->ddcb_software_timeout = GENWQE_DDCB_SOFTWARE_TIMEOUT;
  134. cd->kill_timeout = GENWQE_KILL_TIMEOUT;
  135. for (j = 0; j < GENWQE_MAX_VFS; j++)
  136. cd->vf_jobtimeout_msec[j] = GENWQE_VF_JOBTIMEOUT_MSEC;
  137. genwqe_devices[i] = cd;
  138. return cd;
  139. }
  140. static void genwqe_dev_free(struct genwqe_dev *cd)
  141. {
  142. if (!cd)
  143. return;
  144. genwqe_devices[cd->card_idx] = NULL;
  145. kfree(cd);
  146. }
  147. /**
  148. * genwqe_bus_reset() - Card recovery
  149. *
  150. * pci_reset_function() will recover the device and ensure that the
  151. * registers are accessible again when it completes with success. If
  152. * not, the card will stay dead and registers will be unaccessible
  153. * still.
  154. */
  155. static int genwqe_bus_reset(struct genwqe_dev *cd)
  156. {
  157. int rc = 0;
  158. struct pci_dev *pci_dev = cd->pci_dev;
  159. void __iomem *mmio;
  160. if (cd->err_inject & GENWQE_INJECT_BUS_RESET_FAILURE)
  161. return -EIO;
  162. mmio = cd->mmio;
  163. cd->mmio = NULL;
  164. pci_iounmap(pci_dev, mmio);
  165. pci_release_mem_regions(pci_dev);
  166. /*
  167. * Firmware/BIOS might change memory mapping during bus reset.
  168. * Settings like enable bus-mastering, ... are backuped and
  169. * restored by the pci_reset_function().
  170. */
  171. dev_dbg(&pci_dev->dev, "[%s] pci_reset function ...\n", __func__);
  172. rc = pci_reset_function(pci_dev);
  173. if (rc) {
  174. dev_err(&pci_dev->dev,
  175. "[%s] err: failed reset func (rc %d)\n", __func__, rc);
  176. return rc;
  177. }
  178. dev_dbg(&pci_dev->dev, "[%s] done with rc=%d\n", __func__, rc);
  179. /*
  180. * Here is the right spot to clear the register read
  181. * failure. pci_bus_reset() does this job in real systems.
  182. */
  183. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  184. GENWQE_INJECT_GFIR_FATAL |
  185. GENWQE_INJECT_GFIR_INFO);
  186. rc = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  187. if (rc) {
  188. dev_err(&pci_dev->dev,
  189. "[%s] err: request bars failed (%d)\n", __func__, rc);
  190. return -EIO;
  191. }
  192. cd->mmio = pci_iomap(pci_dev, 0, 0);
  193. if (cd->mmio == NULL) {
  194. dev_err(&pci_dev->dev,
  195. "[%s] err: mapping BAR0 failed\n", __func__);
  196. return -ENOMEM;
  197. }
  198. return 0;
  199. }
  200. /*
  201. * Hardware circumvention section. Certain bitstreams in our test-lab
  202. * had different kinds of problems. Here is where we adjust those
  203. * bitstreams to function will with this version of our device driver.
  204. *
  205. * Thise circumventions are applied to the physical function only.
  206. * The magical numbers below are identifying development/manufacturing
  207. * versions of the bitstream used on the card.
  208. *
  209. * Turn off error reporting for old/manufacturing images.
  210. */
  211. bool genwqe_need_err_masking(struct genwqe_dev *cd)
  212. {
  213. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  214. }
  215. static void genwqe_tweak_hardware(struct genwqe_dev *cd)
  216. {
  217. struct pci_dev *pci_dev = cd->pci_dev;
  218. /* Mask FIRs for development images */
  219. if (((cd->slu_unitcfg & 0xFFFF0ull) >= 0x32000ull) &&
  220. ((cd->slu_unitcfg & 0xFFFF0ull) <= 0x33250ull)) {
  221. dev_warn(&pci_dev->dev,
  222. "FIRs masked due to bitstream %016llx.%016llx\n",
  223. cd->slu_unitcfg, cd->app_unitcfg);
  224. __genwqe_writeq(cd, IO_APP_SEC_LEM_DEBUG_OVR,
  225. 0xFFFFFFFFFFFFFFFFull);
  226. __genwqe_writeq(cd, IO_APP_ERR_ACT_MASK,
  227. 0x0000000000000000ull);
  228. }
  229. }
  230. /**
  231. * genwqe_recovery_on_fatal_gfir_required() - Version depended actions
  232. *
  233. * Bitstreams older than 2013-02-17 have a bug where fatal GFIRs must
  234. * be ignored. This is e.g. true for the bitstream we gave to the card
  235. * manufacturer, but also for some old bitstreams we released to our
  236. * test-lab.
  237. */
  238. int genwqe_recovery_on_fatal_gfir_required(struct genwqe_dev *cd)
  239. {
  240. return (cd->slu_unitcfg & 0xFFFF0ull) >= 0x32170ull;
  241. }
  242. int genwqe_flash_readback_fails(struct genwqe_dev *cd)
  243. {
  244. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  245. }
  246. /**
  247. * genwqe_T_psec() - Calculate PF/VF timeout register content
  248. *
  249. * Note: From a design perspective it turned out to be a bad idea to
  250. * use codes here to specifiy the frequency/speed values. An old
  251. * driver cannot understand new codes and is therefore always a
  252. * problem. Better is to measure out the value or put the
  253. * speed/frequency directly into a register which is always a valid
  254. * value for old as well as for new software.
  255. */
  256. /* T = 1/f */
  257. static int genwqe_T_psec(struct genwqe_dev *cd)
  258. {
  259. u16 speed; /* 1/f -> 250, 200, 166, 175 */
  260. static const int T[] = { 4000, 5000, 6000, 5714 };
  261. speed = (u16)((cd->slu_unitcfg >> 28) & 0x0full);
  262. if (speed >= ARRAY_SIZE(T))
  263. return -1; /* illegal value */
  264. return T[speed];
  265. }
  266. /**
  267. * genwqe_setup_pf_jtimer() - Setup PF hardware timeouts for DDCB execution
  268. *
  269. * Do this _after_ card_reset() is called. Otherwise the values will
  270. * vanish. The settings need to be done when the queues are inactive.
  271. *
  272. * The max. timeout value is 2^(10+x) * T (6ns for 166MHz) * 15/16.
  273. * The min. timeout value is 2^(10+x) * T (6ns for 166MHz) * 14/16.
  274. */
  275. static bool genwqe_setup_pf_jtimer(struct genwqe_dev *cd)
  276. {
  277. u32 T = genwqe_T_psec(cd);
  278. u64 x;
  279. if (GENWQE_PF_JOBTIMEOUT_MSEC == 0)
  280. return false;
  281. /* PF: large value needed, flash update 2sec per block */
  282. x = ilog2(GENWQE_PF_JOBTIMEOUT_MSEC *
  283. 16000000000uL/(T * 15)) - 10;
  284. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  285. 0xff00 | (x & 0xff), 0);
  286. return true;
  287. }
  288. /**
  289. * genwqe_setup_vf_jtimer() - Setup VF hardware timeouts for DDCB execution
  290. */
  291. static bool genwqe_setup_vf_jtimer(struct genwqe_dev *cd)
  292. {
  293. struct pci_dev *pci_dev = cd->pci_dev;
  294. unsigned int vf;
  295. u32 T = genwqe_T_psec(cd);
  296. u64 x;
  297. int totalvfs;
  298. totalvfs = pci_sriov_get_totalvfs(pci_dev);
  299. if (totalvfs <= 0)
  300. return false;
  301. for (vf = 0; vf < totalvfs; vf++) {
  302. if (cd->vf_jobtimeout_msec[vf] == 0)
  303. continue;
  304. x = ilog2(cd->vf_jobtimeout_msec[vf] *
  305. 16000000000uL/(T * 15)) - 10;
  306. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  307. 0xff00 | (x & 0xff), vf + 1);
  308. }
  309. return true;
  310. }
  311. static int genwqe_ffdc_buffs_alloc(struct genwqe_dev *cd)
  312. {
  313. unsigned int type, e = 0;
  314. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  315. switch (type) {
  316. case GENWQE_DBG_UNIT0:
  317. e = genwqe_ffdc_buff_size(cd, 0);
  318. break;
  319. case GENWQE_DBG_UNIT1:
  320. e = genwqe_ffdc_buff_size(cd, 1);
  321. break;
  322. case GENWQE_DBG_UNIT2:
  323. e = genwqe_ffdc_buff_size(cd, 2);
  324. break;
  325. case GENWQE_DBG_REGS:
  326. e = GENWQE_FFDC_REGS;
  327. break;
  328. }
  329. /* currently support only the debug units mentioned here */
  330. cd->ffdc[type].entries = e;
  331. cd->ffdc[type].regs =
  332. kmalloc_array(e, sizeof(struct genwqe_reg),
  333. GFP_KERNEL);
  334. /*
  335. * regs == NULL is ok, the using code treats this as no regs,
  336. * Printing warning is ok in this case.
  337. */
  338. }
  339. return 0;
  340. }
  341. static void genwqe_ffdc_buffs_free(struct genwqe_dev *cd)
  342. {
  343. unsigned int type;
  344. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  345. kfree(cd->ffdc[type].regs);
  346. cd->ffdc[type].regs = NULL;
  347. }
  348. }
  349. static int genwqe_read_ids(struct genwqe_dev *cd)
  350. {
  351. int err = 0;
  352. int slu_id;
  353. struct pci_dev *pci_dev = cd->pci_dev;
  354. cd->slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  355. if (cd->slu_unitcfg == IO_ILLEGAL_VALUE) {
  356. dev_err(&pci_dev->dev,
  357. "err: SLUID=%016llx\n", cd->slu_unitcfg);
  358. err = -EIO;
  359. goto out_err;
  360. }
  361. slu_id = genwqe_get_slu_id(cd);
  362. if (slu_id < GENWQE_SLU_ARCH_REQ || slu_id == 0xff) {
  363. dev_err(&pci_dev->dev,
  364. "err: incompatible SLU Architecture %u\n", slu_id);
  365. err = -ENOENT;
  366. goto out_err;
  367. }
  368. cd->app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  369. if (cd->app_unitcfg == IO_ILLEGAL_VALUE) {
  370. dev_err(&pci_dev->dev,
  371. "err: APPID=%016llx\n", cd->app_unitcfg);
  372. err = -EIO;
  373. goto out_err;
  374. }
  375. genwqe_read_app_id(cd, cd->app_name, sizeof(cd->app_name));
  376. /*
  377. * Is access to all registers possible? If we are a VF the
  378. * answer is obvious. If we run fully virtualized, we need to
  379. * check if we can access all registers. If we do not have
  380. * full access we will cause an UR and some informational FIRs
  381. * in the PF, but that should not harm.
  382. */
  383. if (pci_dev->is_virtfn)
  384. cd->is_privileged = 0;
  385. else
  386. cd->is_privileged = (__genwqe_readq(cd, IO_SLU_BITSTREAM)
  387. != IO_ILLEGAL_VALUE);
  388. out_err:
  389. return err;
  390. }
  391. static int genwqe_start(struct genwqe_dev *cd)
  392. {
  393. int err;
  394. struct pci_dev *pci_dev = cd->pci_dev;
  395. err = genwqe_read_ids(cd);
  396. if (err)
  397. return err;
  398. if (genwqe_is_privileged(cd)) {
  399. /* do this after the tweaks. alloc fail is acceptable */
  400. genwqe_ffdc_buffs_alloc(cd);
  401. genwqe_stop_traps(cd);
  402. /* Collect registers e.g. FIRs, UNITIDs, traces ... */
  403. genwqe_read_ffdc_regs(cd, cd->ffdc[GENWQE_DBG_REGS].regs,
  404. cd->ffdc[GENWQE_DBG_REGS].entries, 0);
  405. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT0,
  406. cd->ffdc[GENWQE_DBG_UNIT0].regs,
  407. cd->ffdc[GENWQE_DBG_UNIT0].entries);
  408. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT1,
  409. cd->ffdc[GENWQE_DBG_UNIT1].regs,
  410. cd->ffdc[GENWQE_DBG_UNIT1].entries);
  411. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT2,
  412. cd->ffdc[GENWQE_DBG_UNIT2].regs,
  413. cd->ffdc[GENWQE_DBG_UNIT2].entries);
  414. genwqe_start_traps(cd);
  415. if (cd->card_state == GENWQE_CARD_FATAL_ERROR) {
  416. dev_warn(&pci_dev->dev,
  417. "[%s] chip reload/recovery!\n", __func__);
  418. /*
  419. * Stealth Mode: Reload chip on either hot
  420. * reset or PERST.
  421. */
  422. cd->softreset = 0x7Cull;
  423. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  424. cd->softreset);
  425. err = genwqe_bus_reset(cd);
  426. if (err != 0) {
  427. dev_err(&pci_dev->dev,
  428. "[%s] err: bus reset failed!\n",
  429. __func__);
  430. goto out;
  431. }
  432. /*
  433. * Re-read the IDs because
  434. * it could happen that the bitstream load
  435. * failed!
  436. */
  437. err = genwqe_read_ids(cd);
  438. if (err)
  439. goto out;
  440. }
  441. }
  442. err = genwqe_setup_service_layer(cd); /* does a reset to the card */
  443. if (err != 0) {
  444. dev_err(&pci_dev->dev,
  445. "[%s] err: could not setup servicelayer!\n", __func__);
  446. err = -ENODEV;
  447. goto out;
  448. }
  449. if (genwqe_is_privileged(cd)) { /* code is running _after_ reset */
  450. genwqe_tweak_hardware(cd);
  451. genwqe_setup_pf_jtimer(cd);
  452. genwqe_setup_vf_jtimer(cd);
  453. }
  454. err = genwqe_device_create(cd);
  455. if (err < 0) {
  456. dev_err(&pci_dev->dev,
  457. "err: chdev init failed! (err=%d)\n", err);
  458. goto out_release_service_layer;
  459. }
  460. return 0;
  461. out_release_service_layer:
  462. genwqe_release_service_layer(cd);
  463. out:
  464. if (genwqe_is_privileged(cd))
  465. genwqe_ffdc_buffs_free(cd);
  466. return -EIO;
  467. }
  468. /**
  469. * genwqe_stop() - Stop card operation
  470. *
  471. * Recovery notes:
  472. * As long as genwqe_thread runs we might access registers during
  473. * error data capture. Same is with the genwqe_health_thread.
  474. * When genwqe_bus_reset() fails this function might called two times:
  475. * first by the genwqe_health_thread() and later by genwqe_remove() to
  476. * unbind the device. We must be able to survive that.
  477. *
  478. * This function must be robust enough to be called twice.
  479. */
  480. static int genwqe_stop(struct genwqe_dev *cd)
  481. {
  482. genwqe_finish_queue(cd); /* no register access */
  483. genwqe_device_remove(cd); /* device removed, procs killed */
  484. genwqe_release_service_layer(cd); /* here genwqe_thread is stopped */
  485. if (genwqe_is_privileged(cd)) {
  486. pci_disable_sriov(cd->pci_dev); /* access pci config space */
  487. genwqe_ffdc_buffs_free(cd);
  488. }
  489. return 0;
  490. }
  491. /**
  492. * genwqe_recover_card() - Try to recover the card if it is possible
  493. *
  494. * If fatal_err is set no register access is possible anymore. It is
  495. * likely that genwqe_start fails in that situation. Proper error
  496. * handling is required in this case.
  497. *
  498. * genwqe_bus_reset() will cause the pci code to call genwqe_remove()
  499. * and later genwqe_probe() for all virtual functions.
  500. */
  501. static int genwqe_recover_card(struct genwqe_dev *cd, int fatal_err)
  502. {
  503. int rc;
  504. struct pci_dev *pci_dev = cd->pci_dev;
  505. genwqe_stop(cd);
  506. /*
  507. * Make sure chip is not reloaded to maintain FFDC. Write SLU
  508. * Reset Register, CPLDReset field to 0.
  509. */
  510. if (!fatal_err) {
  511. cd->softreset = 0x70ull;
  512. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET, cd->softreset);
  513. }
  514. rc = genwqe_bus_reset(cd);
  515. if (rc != 0) {
  516. dev_err(&pci_dev->dev,
  517. "[%s] err: card recovery impossible!\n", __func__);
  518. return rc;
  519. }
  520. rc = genwqe_start(cd);
  521. if (rc < 0) {
  522. dev_err(&pci_dev->dev,
  523. "[%s] err: failed to launch device!\n", __func__);
  524. return rc;
  525. }
  526. return 0;
  527. }
  528. static int genwqe_health_check_cond(struct genwqe_dev *cd, u64 *gfir)
  529. {
  530. *gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  531. return (*gfir & GFIR_ERR_TRIGGER) &&
  532. genwqe_recovery_on_fatal_gfir_required(cd);
  533. }
  534. /**
  535. * genwqe_fir_checking() - Check the fault isolation registers of the card
  536. *
  537. * If this code works ok, can be tried out with help of the genwqe_poke tool:
  538. * sudo ./tools/genwqe_poke 0x8 0xfefefefefef
  539. *
  540. * Now the relevant FIRs/sFIRs should be printed out and the driver should
  541. * invoke recovery (devices are removed and readded).
  542. */
  543. static u64 genwqe_fir_checking(struct genwqe_dev *cd)
  544. {
  545. int j, iterations = 0;
  546. u64 mask, fir, fec, uid, gfir, gfir_masked, sfir, sfec;
  547. u32 fir_addr, fir_clr_addr, fec_addr, sfir_addr, sfec_addr;
  548. struct pci_dev *pci_dev = cd->pci_dev;
  549. healthMonitor:
  550. iterations++;
  551. if (iterations > 16) {
  552. dev_err(&pci_dev->dev, "* exit looping after %d times\n",
  553. iterations);
  554. goto fatal_error;
  555. }
  556. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  557. if (gfir != 0x0)
  558. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n",
  559. IO_SLC_CFGREG_GFIR, gfir);
  560. if (gfir == IO_ILLEGAL_VALUE)
  561. goto fatal_error;
  562. /*
  563. * Avoid printing when to GFIR bit is on prevents contignous
  564. * printout e.g. for the following bug:
  565. * FIR set without a 2ndary FIR/FIR cannot be cleared
  566. * Comment out the following if to get the prints:
  567. */
  568. if (gfir == 0)
  569. return 0;
  570. gfir_masked = gfir & GFIR_ERR_TRIGGER; /* fatal errors */
  571. for (uid = 0; uid < GENWQE_MAX_UNITS; uid++) { /* 0..2 in zEDC */
  572. /* read the primary FIR (pfir) */
  573. fir_addr = (uid << 24) + 0x08;
  574. fir = __genwqe_readq(cd, fir_addr);
  575. if (fir == 0x0)
  576. continue; /* no error in this unit */
  577. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fir_addr, fir);
  578. if (fir == IO_ILLEGAL_VALUE)
  579. goto fatal_error;
  580. /* read primary FEC */
  581. fec_addr = (uid << 24) + 0x18;
  582. fec = __genwqe_readq(cd, fec_addr);
  583. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fec_addr, fec);
  584. if (fec == IO_ILLEGAL_VALUE)
  585. goto fatal_error;
  586. for (j = 0, mask = 1ULL; j < 64; j++, mask <<= 1) {
  587. /* secondary fir empty, skip it */
  588. if ((fir & mask) == 0x0)
  589. continue;
  590. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  591. sfir = __genwqe_readq(cd, sfir_addr);
  592. if (sfir == IO_ILLEGAL_VALUE)
  593. goto fatal_error;
  594. dev_err(&pci_dev->dev,
  595. "* 0x%08x 0x%016llx\n", sfir_addr, sfir);
  596. sfec_addr = (uid << 24) + 0x300 + 0x08 * j;
  597. sfec = __genwqe_readq(cd, sfec_addr);
  598. if (sfec == IO_ILLEGAL_VALUE)
  599. goto fatal_error;
  600. dev_err(&pci_dev->dev,
  601. "* 0x%08x 0x%016llx\n", sfec_addr, sfec);
  602. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  603. if (gfir == IO_ILLEGAL_VALUE)
  604. goto fatal_error;
  605. /* gfir turned on during routine! get out and
  606. start over. */
  607. if ((gfir_masked == 0x0) &&
  608. (gfir & GFIR_ERR_TRIGGER)) {
  609. goto healthMonitor;
  610. }
  611. /* do not clear if we entered with a fatal gfir */
  612. if (gfir_masked == 0x0) {
  613. /* NEW clear by mask the logged bits */
  614. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  615. __genwqe_writeq(cd, sfir_addr, sfir);
  616. dev_dbg(&pci_dev->dev,
  617. "[HM] Clearing 2ndary FIR 0x%08x with 0x%016llx\n",
  618. sfir_addr, sfir);
  619. /*
  620. * note, these cannot be error-Firs
  621. * since gfir_masked is 0 after sfir
  622. * was read. Also, it is safe to do
  623. * this write if sfir=0. Still need to
  624. * clear the primary. This just means
  625. * there is no secondary FIR.
  626. */
  627. /* clear by mask the logged bit. */
  628. fir_clr_addr = (uid << 24) + 0x10;
  629. __genwqe_writeq(cd, fir_clr_addr, mask);
  630. dev_dbg(&pci_dev->dev,
  631. "[HM] Clearing primary FIR 0x%08x with 0x%016llx\n",
  632. fir_clr_addr, mask);
  633. }
  634. }
  635. }
  636. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  637. if (gfir == IO_ILLEGAL_VALUE)
  638. goto fatal_error;
  639. if ((gfir_masked == 0x0) && (gfir & GFIR_ERR_TRIGGER)) {
  640. /*
  641. * Check once more that it didn't go on after all the
  642. * FIRS were cleared.
  643. */
  644. dev_dbg(&pci_dev->dev, "ACK! Another FIR! Recursing %d!\n",
  645. iterations);
  646. goto healthMonitor;
  647. }
  648. return gfir_masked;
  649. fatal_error:
  650. return IO_ILLEGAL_VALUE;
  651. }
  652. /**
  653. * genwqe_pci_fundamental_reset() - trigger a PCIe fundamental reset on the slot
  654. *
  655. * Note: pci_set_pcie_reset_state() is not implemented on all archs, so this
  656. * reset method will not work in all cases.
  657. *
  658. * Return: 0 on success or error code from pci_set_pcie_reset_state()
  659. */
  660. static int genwqe_pci_fundamental_reset(struct pci_dev *pci_dev)
  661. {
  662. int rc;
  663. /*
  664. * lock pci config space access from userspace,
  665. * save state and issue PCIe fundamental reset
  666. */
  667. pci_cfg_access_lock(pci_dev);
  668. pci_save_state(pci_dev);
  669. rc = pci_set_pcie_reset_state(pci_dev, pcie_warm_reset);
  670. if (!rc) {
  671. /* keep PCIe reset asserted for 250ms */
  672. msleep(250);
  673. pci_set_pcie_reset_state(pci_dev, pcie_deassert_reset);
  674. /* Wait for 2s to reload flash and train the link */
  675. msleep(2000);
  676. }
  677. pci_restore_state(pci_dev);
  678. pci_cfg_access_unlock(pci_dev);
  679. return rc;
  680. }
  681. static int genwqe_platform_recovery(struct genwqe_dev *cd)
  682. {
  683. struct pci_dev *pci_dev = cd->pci_dev;
  684. int rc;
  685. dev_info(&pci_dev->dev,
  686. "[%s] resetting card for error recovery\n", __func__);
  687. /* Clear out error injection flags */
  688. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  689. GENWQE_INJECT_GFIR_FATAL |
  690. GENWQE_INJECT_GFIR_INFO);
  691. genwqe_stop(cd);
  692. /* Try recoverying the card with fundamental reset */
  693. rc = genwqe_pci_fundamental_reset(pci_dev);
  694. if (!rc) {
  695. rc = genwqe_start(cd);
  696. if (!rc)
  697. dev_info(&pci_dev->dev,
  698. "[%s] card recovered\n", __func__);
  699. else
  700. dev_err(&pci_dev->dev,
  701. "[%s] err: cannot start card services! (err=%d)\n",
  702. __func__, rc);
  703. } else {
  704. dev_err(&pci_dev->dev,
  705. "[%s] card reset failed\n", __func__);
  706. }
  707. return rc;
  708. }
  709. /*
  710. * genwqe_reload_bistream() - reload card bitstream
  711. *
  712. * Set the appropriate register and call fundamental reset to reaload the card
  713. * bitstream.
  714. *
  715. * Return: 0 on success, error code otherwise
  716. */
  717. static int genwqe_reload_bistream(struct genwqe_dev *cd)
  718. {
  719. struct pci_dev *pci_dev = cd->pci_dev;
  720. int rc;
  721. dev_info(&pci_dev->dev,
  722. "[%s] resetting card for bitstream reload\n",
  723. __func__);
  724. genwqe_stop(cd);
  725. /*
  726. * Cause a CPLD reprogram with the 'next_bitstream'
  727. * partition on PCIe hot or fundamental reset
  728. */
  729. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  730. (cd->softreset & 0xcull) | 0x70ull);
  731. rc = genwqe_pci_fundamental_reset(pci_dev);
  732. if (rc) {
  733. /*
  734. * A fundamental reset failure can be caused
  735. * by lack of support on the arch, so we just
  736. * log the error and try to start the card
  737. * again.
  738. */
  739. dev_err(&pci_dev->dev,
  740. "[%s] err: failed to reset card for bitstream reload\n",
  741. __func__);
  742. }
  743. rc = genwqe_start(cd);
  744. if (rc) {
  745. dev_err(&pci_dev->dev,
  746. "[%s] err: cannot start card services! (err=%d)\n",
  747. __func__, rc);
  748. return rc;
  749. }
  750. dev_info(&pci_dev->dev,
  751. "[%s] card reloaded\n", __func__);
  752. return 0;
  753. }
  754. /**
  755. * genwqe_health_thread() - Health checking thread
  756. *
  757. * This thread is only started for the PF of the card.
  758. *
  759. * This thread monitors the health of the card. A critical situation
  760. * is when we read registers which contain -1 (IO_ILLEGAL_VALUE). In
  761. * this case we need to be recovered from outside. Writing to
  762. * registers will very likely not work either.
  763. *
  764. * This thread must only exit if kthread_should_stop() becomes true.
  765. *
  766. * Condition for the health-thread to trigger:
  767. * a) when a kthread_stop() request comes in or
  768. * b) a critical GFIR occured
  769. *
  770. * Informational GFIRs are checked and potentially printed in
  771. * GENWQE_HEALTH_CHECK_INTERVAL seconds.
  772. */
  773. static int genwqe_health_thread(void *data)
  774. {
  775. int rc, should_stop = 0;
  776. struct genwqe_dev *cd = data;
  777. struct pci_dev *pci_dev = cd->pci_dev;
  778. u64 gfir, gfir_masked, slu_unitcfg, app_unitcfg;
  779. health_thread_begin:
  780. while (!kthread_should_stop()) {
  781. rc = wait_event_interruptible_timeout(cd->health_waitq,
  782. (genwqe_health_check_cond(cd, &gfir) ||
  783. (should_stop = kthread_should_stop())),
  784. GENWQE_HEALTH_CHECK_INTERVAL * HZ);
  785. if (should_stop)
  786. break;
  787. if (gfir == IO_ILLEGAL_VALUE) {
  788. dev_err(&pci_dev->dev,
  789. "[%s] GFIR=%016llx\n", __func__, gfir);
  790. goto fatal_error;
  791. }
  792. slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  793. if (slu_unitcfg == IO_ILLEGAL_VALUE) {
  794. dev_err(&pci_dev->dev,
  795. "[%s] SLU_UNITCFG=%016llx\n",
  796. __func__, slu_unitcfg);
  797. goto fatal_error;
  798. }
  799. app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  800. if (app_unitcfg == IO_ILLEGAL_VALUE) {
  801. dev_err(&pci_dev->dev,
  802. "[%s] APP_UNITCFG=%016llx\n",
  803. __func__, app_unitcfg);
  804. goto fatal_error;
  805. }
  806. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  807. if (gfir == IO_ILLEGAL_VALUE) {
  808. dev_err(&pci_dev->dev,
  809. "[%s] %s: GFIR=%016llx\n", __func__,
  810. (gfir & GFIR_ERR_TRIGGER) ? "err" : "info",
  811. gfir);
  812. goto fatal_error;
  813. }
  814. gfir_masked = genwqe_fir_checking(cd);
  815. if (gfir_masked == IO_ILLEGAL_VALUE)
  816. goto fatal_error;
  817. /*
  818. * GFIR ErrorTrigger bits set => reset the card!
  819. * Never do this for old/manufacturing images!
  820. */
  821. if ((gfir_masked) && !cd->skip_recovery &&
  822. genwqe_recovery_on_fatal_gfir_required(cd)) {
  823. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  824. rc = genwqe_recover_card(cd, 0);
  825. if (rc < 0) {
  826. /* FIXME Card is unusable and needs unbind! */
  827. goto fatal_error;
  828. }
  829. }
  830. if (cd->card_state == GENWQE_CARD_RELOAD_BITSTREAM) {
  831. /* Userspace requested card bitstream reload */
  832. rc = genwqe_reload_bistream(cd);
  833. if (rc)
  834. goto fatal_error;
  835. }
  836. cd->last_gfir = gfir;
  837. cond_resched();
  838. }
  839. return 0;
  840. fatal_error:
  841. if (cd->use_platform_recovery) {
  842. /*
  843. * Since we use raw accessors, EEH errors won't be detected
  844. * by the platform until we do a non-raw MMIO or config space
  845. * read
  846. */
  847. readq(cd->mmio + IO_SLC_CFGREG_GFIR);
  848. /* We do nothing if the card is going over PCI recovery */
  849. if (pci_channel_offline(pci_dev))
  850. return -EIO;
  851. /*
  852. * If it's supported by the platform, we try a fundamental reset
  853. * to recover from a fatal error. Otherwise, we continue to wait
  854. * for an external recovery procedure to take care of it.
  855. */
  856. rc = genwqe_platform_recovery(cd);
  857. if (!rc)
  858. goto health_thread_begin;
  859. }
  860. dev_err(&pci_dev->dev,
  861. "[%s] card unusable. Please trigger unbind!\n", __func__);
  862. /* Bring down logical devices to inform user space via udev remove. */
  863. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  864. genwqe_stop(cd);
  865. /* genwqe_bus_reset failed(). Now wait for genwqe_remove(). */
  866. while (!kthread_should_stop())
  867. cond_resched();
  868. return -EIO;
  869. }
  870. static int genwqe_health_check_start(struct genwqe_dev *cd)
  871. {
  872. int rc;
  873. if (GENWQE_HEALTH_CHECK_INTERVAL <= 0)
  874. return 0; /* valid for disabling the service */
  875. /* moved before request_irq() */
  876. /* init_waitqueue_head(&cd->health_waitq); */
  877. cd->health_thread = kthread_run(genwqe_health_thread, cd,
  878. GENWQE_DEVNAME "%d_health",
  879. cd->card_idx);
  880. if (IS_ERR(cd->health_thread)) {
  881. rc = PTR_ERR(cd->health_thread);
  882. cd->health_thread = NULL;
  883. return rc;
  884. }
  885. return 0;
  886. }
  887. static int genwqe_health_thread_running(struct genwqe_dev *cd)
  888. {
  889. return cd->health_thread != NULL;
  890. }
  891. static int genwqe_health_check_stop(struct genwqe_dev *cd)
  892. {
  893. int rc;
  894. if (!genwqe_health_thread_running(cd))
  895. return -EIO;
  896. rc = kthread_stop(cd->health_thread);
  897. cd->health_thread = NULL;
  898. return 0;
  899. }
  900. /**
  901. * genwqe_pci_setup() - Allocate PCIe related resources for our card
  902. */
  903. static int genwqe_pci_setup(struct genwqe_dev *cd)
  904. {
  905. int err;
  906. struct pci_dev *pci_dev = cd->pci_dev;
  907. err = pci_enable_device_mem(pci_dev);
  908. if (err) {
  909. dev_err(&pci_dev->dev,
  910. "err: failed to enable pci memory (err=%d)\n", err);
  911. goto err_out;
  912. }
  913. /* Reserve PCI I/O and memory resources */
  914. err = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  915. if (err) {
  916. dev_err(&pci_dev->dev,
  917. "[%s] err: request bars failed (%d)\n", __func__, err);
  918. err = -EIO;
  919. goto err_disable_device;
  920. }
  921. /* check for 64-bit DMA address supported (DAC) */
  922. if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(64))) {
  923. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(64));
  924. if (err) {
  925. dev_err(&pci_dev->dev,
  926. "err: DMA64 consistent mask error\n");
  927. err = -EIO;
  928. goto out_release_resources;
  929. }
  930. /* check for 32-bit DMA address supported (SAC) */
  931. } else if (!pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32))) {
  932. err = pci_set_consistent_dma_mask(pci_dev, DMA_BIT_MASK(32));
  933. if (err) {
  934. dev_err(&pci_dev->dev,
  935. "err: DMA32 consistent mask error\n");
  936. err = -EIO;
  937. goto out_release_resources;
  938. }
  939. } else {
  940. dev_err(&pci_dev->dev,
  941. "err: neither DMA32 nor DMA64 supported\n");
  942. err = -EIO;
  943. goto out_release_resources;
  944. }
  945. pci_set_master(pci_dev);
  946. pci_enable_pcie_error_reporting(pci_dev);
  947. /* EEH recovery requires PCIe fundamental reset */
  948. pci_dev->needs_freset = 1;
  949. /* request complete BAR-0 space (length = 0) */
  950. cd->mmio_len = pci_resource_len(pci_dev, 0);
  951. cd->mmio = pci_iomap(pci_dev, 0, 0);
  952. if (cd->mmio == NULL) {
  953. dev_err(&pci_dev->dev,
  954. "[%s] err: mapping BAR0 failed\n", __func__);
  955. err = -ENOMEM;
  956. goto out_release_resources;
  957. }
  958. cd->num_vfs = pci_sriov_get_totalvfs(pci_dev);
  959. if (cd->num_vfs < 0)
  960. cd->num_vfs = 0;
  961. err = genwqe_read_ids(cd);
  962. if (err)
  963. goto out_iounmap;
  964. return 0;
  965. out_iounmap:
  966. pci_iounmap(pci_dev, cd->mmio);
  967. out_release_resources:
  968. pci_release_mem_regions(pci_dev);
  969. err_disable_device:
  970. pci_disable_device(pci_dev);
  971. err_out:
  972. return err;
  973. }
  974. /**
  975. * genwqe_pci_remove() - Free PCIe related resources for our card
  976. */
  977. static void genwqe_pci_remove(struct genwqe_dev *cd)
  978. {
  979. struct pci_dev *pci_dev = cd->pci_dev;
  980. if (cd->mmio)
  981. pci_iounmap(pci_dev, cd->mmio);
  982. pci_release_mem_regions(pci_dev);
  983. pci_disable_device(pci_dev);
  984. }
  985. /**
  986. * genwqe_probe() - Device initialization
  987. * @pdev: PCI device information struct
  988. *
  989. * Callable for multiple cards. This function is called on bind.
  990. *
  991. * Return: 0 if succeeded, < 0 when failed
  992. */
  993. static int genwqe_probe(struct pci_dev *pci_dev,
  994. const struct pci_device_id *id)
  995. {
  996. int err;
  997. struct genwqe_dev *cd;
  998. genwqe_init_crc32();
  999. cd = genwqe_dev_alloc();
  1000. if (IS_ERR(cd)) {
  1001. dev_err(&pci_dev->dev, "err: could not alloc mem (err=%d)!\n",
  1002. (int)PTR_ERR(cd));
  1003. return PTR_ERR(cd);
  1004. }
  1005. dev_set_drvdata(&pci_dev->dev, cd);
  1006. cd->pci_dev = pci_dev;
  1007. err = genwqe_pci_setup(cd);
  1008. if (err < 0) {
  1009. dev_err(&pci_dev->dev,
  1010. "err: problems with PCI setup (err=%d)\n", err);
  1011. goto out_free_dev;
  1012. }
  1013. err = genwqe_start(cd);
  1014. if (err < 0) {
  1015. dev_err(&pci_dev->dev,
  1016. "err: cannot start card services! (err=%d)\n", err);
  1017. goto out_pci_remove;
  1018. }
  1019. if (genwqe_is_privileged(cd)) {
  1020. err = genwqe_health_check_start(cd);
  1021. if (err < 0) {
  1022. dev_err(&pci_dev->dev,
  1023. "err: cannot start health checking! (err=%d)\n",
  1024. err);
  1025. goto out_stop_services;
  1026. }
  1027. }
  1028. return 0;
  1029. out_stop_services:
  1030. genwqe_stop(cd);
  1031. out_pci_remove:
  1032. genwqe_pci_remove(cd);
  1033. out_free_dev:
  1034. genwqe_dev_free(cd);
  1035. return err;
  1036. }
  1037. /**
  1038. * genwqe_remove() - Called when device is removed (hot-plugable)
  1039. *
  1040. * Or when driver is unloaded respecitively when unbind is done.
  1041. */
  1042. static void genwqe_remove(struct pci_dev *pci_dev)
  1043. {
  1044. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1045. genwqe_health_check_stop(cd);
  1046. /*
  1047. * genwqe_stop() must survive if it is called twice
  1048. * sequentially. This happens when the health thread calls it
  1049. * and fails on genwqe_bus_reset().
  1050. */
  1051. genwqe_stop(cd);
  1052. genwqe_pci_remove(cd);
  1053. genwqe_dev_free(cd);
  1054. }
  1055. /*
  1056. * genwqe_err_error_detected() - Error detection callback
  1057. *
  1058. * This callback is called by the PCI subsystem whenever a PCI bus
  1059. * error is detected.
  1060. */
  1061. static pci_ers_result_t genwqe_err_error_detected(struct pci_dev *pci_dev,
  1062. enum pci_channel_state state)
  1063. {
  1064. struct genwqe_dev *cd;
  1065. dev_err(&pci_dev->dev, "[%s] state=%d\n", __func__, state);
  1066. cd = dev_get_drvdata(&pci_dev->dev);
  1067. if (cd == NULL)
  1068. return PCI_ERS_RESULT_DISCONNECT;
  1069. /* Stop the card */
  1070. genwqe_health_check_stop(cd);
  1071. genwqe_stop(cd);
  1072. /*
  1073. * On permanent failure, the PCI code will call device remove
  1074. * after the return of this function.
  1075. * genwqe_stop() can be called twice.
  1076. */
  1077. if (state == pci_channel_io_perm_failure) {
  1078. return PCI_ERS_RESULT_DISCONNECT;
  1079. } else {
  1080. genwqe_pci_remove(cd);
  1081. return PCI_ERS_RESULT_NEED_RESET;
  1082. }
  1083. }
  1084. static pci_ers_result_t genwqe_err_slot_reset(struct pci_dev *pci_dev)
  1085. {
  1086. int rc;
  1087. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1088. rc = genwqe_pci_setup(cd);
  1089. if (!rc) {
  1090. return PCI_ERS_RESULT_RECOVERED;
  1091. } else {
  1092. dev_err(&pci_dev->dev,
  1093. "err: problems with PCI setup (err=%d)\n", rc);
  1094. return PCI_ERS_RESULT_DISCONNECT;
  1095. }
  1096. }
  1097. static pci_ers_result_t genwqe_err_result_none(struct pci_dev *dev)
  1098. {
  1099. return PCI_ERS_RESULT_NONE;
  1100. }
  1101. static void genwqe_err_resume(struct pci_dev *pci_dev)
  1102. {
  1103. int rc;
  1104. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1105. rc = genwqe_start(cd);
  1106. if (!rc) {
  1107. rc = genwqe_health_check_start(cd);
  1108. if (rc)
  1109. dev_err(&pci_dev->dev,
  1110. "err: cannot start health checking! (err=%d)\n",
  1111. rc);
  1112. } else {
  1113. dev_err(&pci_dev->dev,
  1114. "err: cannot start card services! (err=%d)\n", rc);
  1115. }
  1116. }
  1117. static int genwqe_sriov_configure(struct pci_dev *dev, int numvfs)
  1118. {
  1119. int rc;
  1120. struct genwqe_dev *cd = dev_get_drvdata(&dev->dev);
  1121. if (numvfs > 0) {
  1122. genwqe_setup_vf_jtimer(cd);
  1123. rc = pci_enable_sriov(dev, numvfs);
  1124. if (rc < 0)
  1125. return rc;
  1126. return numvfs;
  1127. }
  1128. if (numvfs == 0) {
  1129. pci_disable_sriov(dev);
  1130. return 0;
  1131. }
  1132. return 0;
  1133. }
  1134. static struct pci_error_handlers genwqe_err_handler = {
  1135. .error_detected = genwqe_err_error_detected,
  1136. .mmio_enabled = genwqe_err_result_none,
  1137. .slot_reset = genwqe_err_slot_reset,
  1138. .resume = genwqe_err_resume,
  1139. };
  1140. static struct pci_driver genwqe_driver = {
  1141. .name = genwqe_driver_name,
  1142. .id_table = genwqe_device_table,
  1143. .probe = genwqe_probe,
  1144. .remove = genwqe_remove,
  1145. .sriov_configure = genwqe_sriov_configure,
  1146. .err_handler = &genwqe_err_handler,
  1147. };
  1148. /**
  1149. * genwqe_devnode() - Set default access mode for genwqe devices.
  1150. *
  1151. * Default mode should be rw for everybody. Do not change default
  1152. * device name.
  1153. */
  1154. static char *genwqe_devnode(struct device *dev, umode_t *mode)
  1155. {
  1156. if (mode)
  1157. *mode = 0666;
  1158. return NULL;
  1159. }
  1160. /**
  1161. * genwqe_init_module() - Driver registration and initialization
  1162. */
  1163. static int __init genwqe_init_module(void)
  1164. {
  1165. int rc;
  1166. class_genwqe = class_create(THIS_MODULE, GENWQE_DEVNAME);
  1167. if (IS_ERR(class_genwqe)) {
  1168. pr_err("[%s] create class failed\n", __func__);
  1169. return -ENOMEM;
  1170. }
  1171. class_genwqe->devnode = genwqe_devnode;
  1172. debugfs_genwqe = debugfs_create_dir(GENWQE_DEVNAME, NULL);
  1173. if (!debugfs_genwqe) {
  1174. rc = -ENOMEM;
  1175. goto err_out;
  1176. }
  1177. rc = pci_register_driver(&genwqe_driver);
  1178. if (rc != 0) {
  1179. pr_err("[%s] pci_reg_driver (rc=%d)\n", __func__, rc);
  1180. goto err_out0;
  1181. }
  1182. return rc;
  1183. err_out0:
  1184. debugfs_remove(debugfs_genwqe);
  1185. err_out:
  1186. class_destroy(class_genwqe);
  1187. return rc;
  1188. }
  1189. /**
  1190. * genwqe_exit_module() - Driver exit
  1191. */
  1192. static void __exit genwqe_exit_module(void)
  1193. {
  1194. pci_unregister_driver(&genwqe_driver);
  1195. debugfs_remove(debugfs_genwqe);
  1196. class_destroy(class_genwqe);
  1197. }
  1198. module_init(genwqe_init_module);
  1199. module_exit(genwqe_exit_module);