sm501.c 41 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751
  1. /* linux/drivers/mfd/sm501.c
  2. *
  3. * Copyright (C) 2006 Simtec Electronics
  4. * Ben Dooks <ben@simtec.co.uk>
  5. * Vincent Sanders <vince@simtec.co.uk>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. *
  11. * SM501 MFD driver
  12. */
  13. #include <linux/kernel.h>
  14. #include <linux/module.h>
  15. #include <linux/delay.h>
  16. #include <linux/init.h>
  17. #include <linux/list.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pci.h>
  21. #include <linux/platform_data/i2c-gpio.h>
  22. #include <linux/gpio/machine.h>
  23. #include <linux/slab.h>
  24. #include <linux/sm501.h>
  25. #include <linux/sm501-regs.h>
  26. #include <linux/serial_8250.h>
  27. #include <linux/io.h>
  28. struct sm501_device {
  29. struct list_head list;
  30. struct platform_device pdev;
  31. };
  32. struct sm501_gpio;
  33. #ifdef CONFIG_MFD_SM501_GPIO
  34. #include <linux/gpio.h>
  35. struct sm501_gpio_chip {
  36. struct gpio_chip gpio;
  37. struct sm501_gpio *ourgpio; /* to get back to parent. */
  38. void __iomem *regbase;
  39. void __iomem *control; /* address of control reg. */
  40. };
  41. struct sm501_gpio {
  42. struct sm501_gpio_chip low;
  43. struct sm501_gpio_chip high;
  44. spinlock_t lock;
  45. unsigned int registered : 1;
  46. void __iomem *regs;
  47. struct resource *regs_res;
  48. };
  49. #else
  50. struct sm501_gpio {
  51. /* no gpio support, empty definition for sm501_devdata. */
  52. };
  53. #endif
  54. struct sm501_devdata {
  55. spinlock_t reg_lock;
  56. struct mutex clock_lock;
  57. struct list_head devices;
  58. struct sm501_gpio gpio;
  59. struct device *dev;
  60. struct resource *io_res;
  61. struct resource *mem_res;
  62. struct resource *regs_claim;
  63. struct sm501_platdata *platdata;
  64. unsigned int in_suspend;
  65. unsigned long pm_misc;
  66. int unit_power[20];
  67. unsigned int pdev_id;
  68. unsigned int irq;
  69. void __iomem *regs;
  70. unsigned int rev;
  71. };
  72. #define MHZ (1000 * 1000)
  73. #ifdef DEBUG
  74. static const unsigned int div_tab[] = {
  75. [0] = 1,
  76. [1] = 2,
  77. [2] = 4,
  78. [3] = 8,
  79. [4] = 16,
  80. [5] = 32,
  81. [6] = 64,
  82. [7] = 128,
  83. [8] = 3,
  84. [9] = 6,
  85. [10] = 12,
  86. [11] = 24,
  87. [12] = 48,
  88. [13] = 96,
  89. [14] = 192,
  90. [15] = 384,
  91. [16] = 5,
  92. [17] = 10,
  93. [18] = 20,
  94. [19] = 40,
  95. [20] = 80,
  96. [21] = 160,
  97. [22] = 320,
  98. [23] = 604,
  99. };
  100. static unsigned long decode_div(unsigned long pll2, unsigned long val,
  101. unsigned int lshft, unsigned int selbit,
  102. unsigned long mask)
  103. {
  104. if (val & selbit)
  105. pll2 = 288 * MHZ;
  106. return pll2 / div_tab[(val >> lshft) & mask];
  107. }
  108. #define fmt_freq(x) ((x) / MHZ), ((x) % MHZ), (x)
  109. /* sm501_dump_clk
  110. *
  111. * Print out the current clock configuration for the device
  112. */
  113. static void sm501_dump_clk(struct sm501_devdata *sm)
  114. {
  115. unsigned long misct = smc501_readl(sm->regs + SM501_MISC_TIMING);
  116. unsigned long pm0 = smc501_readl(sm->regs + SM501_POWER_MODE_0_CLOCK);
  117. unsigned long pm1 = smc501_readl(sm->regs + SM501_POWER_MODE_1_CLOCK);
  118. unsigned long pmc = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  119. unsigned long sdclk0, sdclk1;
  120. unsigned long pll2 = 0;
  121. switch (misct & 0x30) {
  122. case 0x00:
  123. pll2 = 336 * MHZ;
  124. break;
  125. case 0x10:
  126. pll2 = 288 * MHZ;
  127. break;
  128. case 0x20:
  129. pll2 = 240 * MHZ;
  130. break;
  131. case 0x30:
  132. pll2 = 192 * MHZ;
  133. break;
  134. }
  135. sdclk0 = (misct & (1<<12)) ? pll2 : 288 * MHZ;
  136. sdclk0 /= div_tab[((misct >> 8) & 0xf)];
  137. sdclk1 = (misct & (1<<20)) ? pll2 : 288 * MHZ;
  138. sdclk1 /= div_tab[((misct >> 16) & 0xf)];
  139. dev_dbg(sm->dev, "MISCT=%08lx, PM0=%08lx, PM1=%08lx\n",
  140. misct, pm0, pm1);
  141. dev_dbg(sm->dev, "PLL2 = %ld.%ld MHz (%ld), SDCLK0=%08lx, SDCLK1=%08lx\n",
  142. fmt_freq(pll2), sdclk0, sdclk1);
  143. dev_dbg(sm->dev, "SDRAM: PM0=%ld, PM1=%ld\n", sdclk0, sdclk1);
  144. dev_dbg(sm->dev, "PM0[%c]: "
  145. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  146. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  147. (pmc & 3 ) == 0 ? '*' : '-',
  148. fmt_freq(decode_div(pll2, pm0, 24, 1<<29, 31)),
  149. fmt_freq(decode_div(pll2, pm0, 16, 1<<20, 15)),
  150. fmt_freq(decode_div(pll2, pm0, 8, 1<<12, 15)),
  151. fmt_freq(decode_div(pll2, pm0, 0, 1<<4, 15)));
  152. dev_dbg(sm->dev, "PM1[%c]: "
  153. "P2 %ld.%ld MHz (%ld), V2 %ld.%ld (%ld), "
  154. "M %ld.%ld (%ld), MX1 %ld.%ld (%ld)\n",
  155. (pmc & 3 ) == 1 ? '*' : '-',
  156. fmt_freq(decode_div(pll2, pm1, 24, 1<<29, 31)),
  157. fmt_freq(decode_div(pll2, pm1, 16, 1<<20, 15)),
  158. fmt_freq(decode_div(pll2, pm1, 8, 1<<12, 15)),
  159. fmt_freq(decode_div(pll2, pm1, 0, 1<<4, 15)));
  160. }
  161. static void sm501_dump_regs(struct sm501_devdata *sm)
  162. {
  163. void __iomem *regs = sm->regs;
  164. dev_info(sm->dev, "System Control %08x\n",
  165. smc501_readl(regs + SM501_SYSTEM_CONTROL));
  166. dev_info(sm->dev, "Misc Control %08x\n",
  167. smc501_readl(regs + SM501_MISC_CONTROL));
  168. dev_info(sm->dev, "GPIO Control Low %08x\n",
  169. smc501_readl(regs + SM501_GPIO31_0_CONTROL));
  170. dev_info(sm->dev, "GPIO Control Hi %08x\n",
  171. smc501_readl(regs + SM501_GPIO63_32_CONTROL));
  172. dev_info(sm->dev, "DRAM Control %08x\n",
  173. smc501_readl(regs + SM501_DRAM_CONTROL));
  174. dev_info(sm->dev, "Arbitration Ctrl %08x\n",
  175. smc501_readl(regs + SM501_ARBTRTN_CONTROL));
  176. dev_info(sm->dev, "Misc Timing %08x\n",
  177. smc501_readl(regs + SM501_MISC_TIMING));
  178. }
  179. static void sm501_dump_gate(struct sm501_devdata *sm)
  180. {
  181. dev_info(sm->dev, "CurrentGate %08x\n",
  182. smc501_readl(sm->regs + SM501_CURRENT_GATE));
  183. dev_info(sm->dev, "CurrentClock %08x\n",
  184. smc501_readl(sm->regs + SM501_CURRENT_CLOCK));
  185. dev_info(sm->dev, "PowerModeControl %08x\n",
  186. smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL));
  187. }
  188. #else
  189. static inline void sm501_dump_gate(struct sm501_devdata *sm) { }
  190. static inline void sm501_dump_regs(struct sm501_devdata *sm) { }
  191. static inline void sm501_dump_clk(struct sm501_devdata *sm) { }
  192. #endif
  193. /* sm501_sync_regs
  194. *
  195. * ensure the
  196. */
  197. static void sm501_sync_regs(struct sm501_devdata *sm)
  198. {
  199. smc501_readl(sm->regs);
  200. }
  201. static inline void sm501_mdelay(struct sm501_devdata *sm, unsigned int delay)
  202. {
  203. /* during suspend/resume, we are currently not allowed to sleep,
  204. * so change to using mdelay() instead of msleep() if we
  205. * are in one of these paths */
  206. if (sm->in_suspend)
  207. mdelay(delay);
  208. else
  209. msleep(delay);
  210. }
  211. /* sm501_misc_control
  212. *
  213. * alters the miscellaneous control parameters
  214. */
  215. int sm501_misc_control(struct device *dev,
  216. unsigned long set, unsigned long clear)
  217. {
  218. struct sm501_devdata *sm = dev_get_drvdata(dev);
  219. unsigned long misc;
  220. unsigned long save;
  221. unsigned long to;
  222. spin_lock_irqsave(&sm->reg_lock, save);
  223. misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  224. to = (misc & ~clear) | set;
  225. if (to != misc) {
  226. smc501_writel(to, sm->regs + SM501_MISC_CONTROL);
  227. sm501_sync_regs(sm);
  228. dev_dbg(sm->dev, "MISC_CONTROL %08lx\n", misc);
  229. }
  230. spin_unlock_irqrestore(&sm->reg_lock, save);
  231. return to;
  232. }
  233. EXPORT_SYMBOL_GPL(sm501_misc_control);
  234. /* sm501_modify_reg
  235. *
  236. * Modify a register in the SM501 which may be shared with other
  237. * drivers.
  238. */
  239. unsigned long sm501_modify_reg(struct device *dev,
  240. unsigned long reg,
  241. unsigned long set,
  242. unsigned long clear)
  243. {
  244. struct sm501_devdata *sm = dev_get_drvdata(dev);
  245. unsigned long data;
  246. unsigned long save;
  247. spin_lock_irqsave(&sm->reg_lock, save);
  248. data = smc501_readl(sm->regs + reg);
  249. data |= set;
  250. data &= ~clear;
  251. smc501_writel(data, sm->regs + reg);
  252. sm501_sync_regs(sm);
  253. spin_unlock_irqrestore(&sm->reg_lock, save);
  254. return data;
  255. }
  256. EXPORT_SYMBOL_GPL(sm501_modify_reg);
  257. /* sm501_unit_power
  258. *
  259. * alters the power active gate to set specific units on or off
  260. */
  261. int sm501_unit_power(struct device *dev, unsigned int unit, unsigned int to)
  262. {
  263. struct sm501_devdata *sm = dev_get_drvdata(dev);
  264. unsigned long mode;
  265. unsigned long gate;
  266. unsigned long clock;
  267. mutex_lock(&sm->clock_lock);
  268. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  269. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  270. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  271. mode &= 3; /* get current power mode */
  272. if (unit >= ARRAY_SIZE(sm->unit_power)) {
  273. dev_err(dev, "%s: bad unit %d\n", __func__, unit);
  274. goto already;
  275. }
  276. dev_dbg(sm->dev, "%s: unit %d, cur %d, to %d\n", __func__, unit,
  277. sm->unit_power[unit], to);
  278. if (to == 0 && sm->unit_power[unit] == 0) {
  279. dev_err(sm->dev, "unit %d is already shutdown\n", unit);
  280. goto already;
  281. }
  282. sm->unit_power[unit] += to ? 1 : -1;
  283. to = sm->unit_power[unit] ? 1 : 0;
  284. if (to) {
  285. if (gate & (1 << unit))
  286. goto already;
  287. gate |= (1 << unit);
  288. } else {
  289. if (!(gate & (1 << unit)))
  290. goto already;
  291. gate &= ~(1 << unit);
  292. }
  293. switch (mode) {
  294. case 1:
  295. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  296. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  297. mode = 0;
  298. break;
  299. case 2:
  300. case 0:
  301. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  302. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  303. mode = 1;
  304. break;
  305. default:
  306. gate = -1;
  307. goto already;
  308. }
  309. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  310. sm501_sync_regs(sm);
  311. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  312. gate, clock, mode);
  313. sm501_mdelay(sm, 16);
  314. already:
  315. mutex_unlock(&sm->clock_lock);
  316. return gate;
  317. }
  318. EXPORT_SYMBOL_GPL(sm501_unit_power);
  319. /* clock value structure. */
  320. struct sm501_clock {
  321. unsigned long mclk;
  322. int divider;
  323. int shift;
  324. unsigned int m, n, k;
  325. };
  326. /* sm501_calc_clock
  327. *
  328. * Calculates the nearest discrete clock frequency that
  329. * can be achieved with the specified input clock.
  330. * the maximum divisor is 3 or 5
  331. */
  332. static int sm501_calc_clock(unsigned long freq,
  333. struct sm501_clock *clock,
  334. int max_div,
  335. unsigned long mclk,
  336. long *best_diff)
  337. {
  338. int ret = 0;
  339. int divider;
  340. int shift;
  341. long diff;
  342. /* try dividers 1 and 3 for CRT and for panel,
  343. try divider 5 for panel only.*/
  344. for (divider = 1; divider <= max_div; divider += 2) {
  345. /* try all 8 shift values.*/
  346. for (shift = 0; shift < 8; shift++) {
  347. /* Calculate difference to requested clock */
  348. diff = DIV_ROUND_CLOSEST(mclk, divider << shift) - freq;
  349. if (diff < 0)
  350. diff = -diff;
  351. /* If it is less than the current, use it */
  352. if (diff < *best_diff) {
  353. *best_diff = diff;
  354. clock->mclk = mclk;
  355. clock->divider = divider;
  356. clock->shift = shift;
  357. ret = 1;
  358. }
  359. }
  360. }
  361. return ret;
  362. }
  363. /* sm501_calc_pll
  364. *
  365. * Calculates the nearest discrete clock frequency that can be
  366. * achieved using the programmable PLL.
  367. * the maximum divisor is 3 or 5
  368. */
  369. static unsigned long sm501_calc_pll(unsigned long freq,
  370. struct sm501_clock *clock,
  371. int max_div)
  372. {
  373. unsigned long mclk;
  374. unsigned int m, n, k;
  375. long best_diff = 999999999;
  376. /*
  377. * The SM502 datasheet doesn't specify the min/max values for M and N.
  378. * N = 1 at least doesn't work in practice.
  379. */
  380. for (m = 2; m <= 255; m++) {
  381. for (n = 2; n <= 127; n++) {
  382. for (k = 0; k <= 1; k++) {
  383. mclk = (24000000UL * m / n) >> k;
  384. if (sm501_calc_clock(freq, clock, max_div,
  385. mclk, &best_diff)) {
  386. clock->m = m;
  387. clock->n = n;
  388. clock->k = k;
  389. }
  390. }
  391. }
  392. }
  393. /* Return best clock. */
  394. return clock->mclk / (clock->divider << clock->shift);
  395. }
  396. /* sm501_select_clock
  397. *
  398. * Calculates the nearest discrete clock frequency that can be
  399. * achieved using the 288MHz and 336MHz PLLs.
  400. * the maximum divisor is 3 or 5
  401. */
  402. static unsigned long sm501_select_clock(unsigned long freq,
  403. struct sm501_clock *clock,
  404. int max_div)
  405. {
  406. unsigned long mclk;
  407. long best_diff = 999999999;
  408. /* Try 288MHz and 336MHz clocks. */
  409. for (mclk = 288000000; mclk <= 336000000; mclk += 48000000) {
  410. sm501_calc_clock(freq, clock, max_div, mclk, &best_diff);
  411. }
  412. /* Return best clock. */
  413. return clock->mclk / (clock->divider << clock->shift);
  414. }
  415. /* sm501_set_clock
  416. *
  417. * set one of the four clock sources to the closest available frequency to
  418. * the one specified
  419. */
  420. unsigned long sm501_set_clock(struct device *dev,
  421. int clksrc,
  422. unsigned long req_freq)
  423. {
  424. struct sm501_devdata *sm = dev_get_drvdata(dev);
  425. unsigned long mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  426. unsigned long gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  427. unsigned long clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  428. unsigned int pll_reg = 0;
  429. unsigned long sm501_freq; /* the actual frequency achieved */
  430. u64 reg;
  431. struct sm501_clock to;
  432. /* find achivable discrete frequency and setup register value
  433. * accordingly, V2XCLK, MCLK and M1XCLK are the same P2XCLK
  434. * has an extra bit for the divider */
  435. switch (clksrc) {
  436. case SM501_CLOCK_P2XCLK:
  437. /* This clock is divided in half so to achieve the
  438. * requested frequency the value must be multiplied by
  439. * 2. This clock also has an additional pre divisor */
  440. if (sm->rev >= 0xC0) {
  441. /* SM502 -> use the programmable PLL */
  442. sm501_freq = (sm501_calc_pll(2 * req_freq,
  443. &to, 5) / 2);
  444. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  445. if (to.divider == 3)
  446. reg |= 0x08; /* /3 divider required */
  447. else if (to.divider == 5)
  448. reg |= 0x10; /* /5 divider required */
  449. reg |= 0x40; /* select the programmable PLL */
  450. pll_reg = 0x20000 | (to.k << 15) | (to.n << 8) | to.m;
  451. } else {
  452. sm501_freq = (sm501_select_clock(2 * req_freq,
  453. &to, 5) / 2);
  454. reg = to.shift & 0x07;/* bottom 3 bits are shift */
  455. if (to.divider == 3)
  456. reg |= 0x08; /* /3 divider required */
  457. else if (to.divider == 5)
  458. reg |= 0x10; /* /5 divider required */
  459. if (to.mclk != 288000000)
  460. reg |= 0x20; /* which mclk pll is source */
  461. }
  462. break;
  463. case SM501_CLOCK_V2XCLK:
  464. /* This clock is divided in half so to achieve the
  465. * requested frequency the value must be multiplied by 2. */
  466. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  467. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  468. if (to.divider == 3)
  469. reg |= 0x08; /* /3 divider required */
  470. if (to.mclk != 288000000)
  471. reg |= 0x10; /* which mclk pll is source */
  472. break;
  473. case SM501_CLOCK_MCLK:
  474. case SM501_CLOCK_M1XCLK:
  475. /* These clocks are the same and not further divided */
  476. sm501_freq = sm501_select_clock( req_freq, &to, 3);
  477. reg=to.shift & 0x07; /* bottom 3 bits are shift */
  478. if (to.divider == 3)
  479. reg |= 0x08; /* /3 divider required */
  480. if (to.mclk != 288000000)
  481. reg |= 0x10; /* which mclk pll is source */
  482. break;
  483. default:
  484. return 0; /* this is bad */
  485. }
  486. mutex_lock(&sm->clock_lock);
  487. mode = smc501_readl(sm->regs + SM501_POWER_MODE_CONTROL);
  488. gate = smc501_readl(sm->regs + SM501_CURRENT_GATE);
  489. clock = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  490. clock = clock & ~(0xFF << clksrc);
  491. clock |= reg<<clksrc;
  492. mode &= 3; /* find current mode */
  493. switch (mode) {
  494. case 1:
  495. smc501_writel(gate, sm->regs + SM501_POWER_MODE_0_GATE);
  496. smc501_writel(clock, sm->regs + SM501_POWER_MODE_0_CLOCK);
  497. mode = 0;
  498. break;
  499. case 2:
  500. case 0:
  501. smc501_writel(gate, sm->regs + SM501_POWER_MODE_1_GATE);
  502. smc501_writel(clock, sm->regs + SM501_POWER_MODE_1_CLOCK);
  503. mode = 1;
  504. break;
  505. default:
  506. mutex_unlock(&sm->clock_lock);
  507. return -1;
  508. }
  509. smc501_writel(mode, sm->regs + SM501_POWER_MODE_CONTROL);
  510. if (pll_reg)
  511. smc501_writel(pll_reg,
  512. sm->regs + SM501_PROGRAMMABLE_PLL_CONTROL);
  513. sm501_sync_regs(sm);
  514. dev_dbg(sm->dev, "gate %08lx, clock %08lx, mode %08lx\n",
  515. gate, clock, mode);
  516. sm501_mdelay(sm, 16);
  517. mutex_unlock(&sm->clock_lock);
  518. sm501_dump_clk(sm);
  519. return sm501_freq;
  520. }
  521. EXPORT_SYMBOL_GPL(sm501_set_clock);
  522. /* sm501_find_clock
  523. *
  524. * finds the closest available frequency for a given clock
  525. */
  526. unsigned long sm501_find_clock(struct device *dev,
  527. int clksrc,
  528. unsigned long req_freq)
  529. {
  530. struct sm501_devdata *sm = dev_get_drvdata(dev);
  531. unsigned long sm501_freq; /* the frequency achieveable by the 501 */
  532. struct sm501_clock to;
  533. switch (clksrc) {
  534. case SM501_CLOCK_P2XCLK:
  535. if (sm->rev >= 0xC0) {
  536. /* SM502 -> use the programmable PLL */
  537. sm501_freq = (sm501_calc_pll(2 * req_freq,
  538. &to, 5) / 2);
  539. } else {
  540. sm501_freq = (sm501_select_clock(2 * req_freq,
  541. &to, 5) / 2);
  542. }
  543. break;
  544. case SM501_CLOCK_V2XCLK:
  545. sm501_freq = (sm501_select_clock(2 * req_freq, &to, 3) / 2);
  546. break;
  547. case SM501_CLOCK_MCLK:
  548. case SM501_CLOCK_M1XCLK:
  549. sm501_freq = sm501_select_clock(req_freq, &to, 3);
  550. break;
  551. default:
  552. sm501_freq = 0; /* error */
  553. }
  554. return sm501_freq;
  555. }
  556. EXPORT_SYMBOL_GPL(sm501_find_clock);
  557. static struct sm501_device *to_sm_device(struct platform_device *pdev)
  558. {
  559. return container_of(pdev, struct sm501_device, pdev);
  560. }
  561. /* sm501_device_release
  562. *
  563. * A release function for the platform devices we create to allow us to
  564. * free any items we allocated
  565. */
  566. static void sm501_device_release(struct device *dev)
  567. {
  568. kfree(to_sm_device(to_platform_device(dev)));
  569. }
  570. /* sm501_create_subdev
  571. *
  572. * Create a skeleton platform device with resources for passing to a
  573. * sub-driver
  574. */
  575. static struct platform_device *
  576. sm501_create_subdev(struct sm501_devdata *sm, char *name,
  577. unsigned int res_count, unsigned int platform_data_size)
  578. {
  579. struct sm501_device *smdev;
  580. smdev = kzalloc(sizeof(struct sm501_device) +
  581. (sizeof(struct resource) * res_count) +
  582. platform_data_size, GFP_KERNEL);
  583. if (!smdev)
  584. return NULL;
  585. smdev->pdev.dev.release = sm501_device_release;
  586. smdev->pdev.name = name;
  587. smdev->pdev.id = sm->pdev_id;
  588. smdev->pdev.dev.parent = sm->dev;
  589. smdev->pdev.dev.coherent_dma_mask = 0xffffffff;
  590. if (res_count) {
  591. smdev->pdev.resource = (struct resource *)(smdev+1);
  592. smdev->pdev.num_resources = res_count;
  593. }
  594. if (platform_data_size)
  595. smdev->pdev.dev.platform_data = (void *)(smdev+1);
  596. return &smdev->pdev;
  597. }
  598. /* sm501_register_device
  599. *
  600. * Register a platform device created with sm501_create_subdev()
  601. */
  602. static int sm501_register_device(struct sm501_devdata *sm,
  603. struct platform_device *pdev)
  604. {
  605. struct sm501_device *smdev = to_sm_device(pdev);
  606. int ptr;
  607. int ret;
  608. for (ptr = 0; ptr < pdev->num_resources; ptr++) {
  609. printk(KERN_DEBUG "%s[%d] %pR\n",
  610. pdev->name, ptr, &pdev->resource[ptr]);
  611. }
  612. ret = platform_device_register(pdev);
  613. if (ret >= 0) {
  614. dev_dbg(sm->dev, "registered %s\n", pdev->name);
  615. list_add_tail(&smdev->list, &sm->devices);
  616. } else
  617. dev_err(sm->dev, "error registering %s (%d)\n",
  618. pdev->name, ret);
  619. return ret;
  620. }
  621. /* sm501_create_subio
  622. *
  623. * Fill in an IO resource for a sub device
  624. */
  625. static void sm501_create_subio(struct sm501_devdata *sm,
  626. struct resource *res,
  627. resource_size_t offs,
  628. resource_size_t size)
  629. {
  630. res->flags = IORESOURCE_MEM;
  631. res->parent = sm->io_res;
  632. res->start = sm->io_res->start + offs;
  633. res->end = res->start + size - 1;
  634. }
  635. /* sm501_create_mem
  636. *
  637. * Fill in an MEM resource for a sub device
  638. */
  639. static void sm501_create_mem(struct sm501_devdata *sm,
  640. struct resource *res,
  641. resource_size_t *offs,
  642. resource_size_t size)
  643. {
  644. *offs -= size; /* adjust memory size */
  645. res->flags = IORESOURCE_MEM;
  646. res->parent = sm->mem_res;
  647. res->start = sm->mem_res->start + *offs;
  648. res->end = res->start + size - 1;
  649. }
  650. /* sm501_create_irq
  651. *
  652. * Fill in an IRQ resource for a sub device
  653. */
  654. static void sm501_create_irq(struct sm501_devdata *sm,
  655. struct resource *res)
  656. {
  657. res->flags = IORESOURCE_IRQ;
  658. res->parent = NULL;
  659. res->start = res->end = sm->irq;
  660. }
  661. static int sm501_register_usbhost(struct sm501_devdata *sm,
  662. resource_size_t *mem_avail)
  663. {
  664. struct platform_device *pdev;
  665. pdev = sm501_create_subdev(sm, "sm501-usb", 3, 0);
  666. if (!pdev)
  667. return -ENOMEM;
  668. sm501_create_subio(sm, &pdev->resource[0], 0x40000, 0x20000);
  669. sm501_create_mem(sm, &pdev->resource[1], mem_avail, 256*1024);
  670. sm501_create_irq(sm, &pdev->resource[2]);
  671. return sm501_register_device(sm, pdev);
  672. }
  673. static void sm501_setup_uart_data(struct sm501_devdata *sm,
  674. struct plat_serial8250_port *uart_data,
  675. unsigned int offset)
  676. {
  677. uart_data->membase = sm->regs + offset;
  678. uart_data->mapbase = sm->io_res->start + offset;
  679. uart_data->iotype = UPIO_MEM;
  680. uart_data->irq = sm->irq;
  681. uart_data->flags = UPF_BOOT_AUTOCONF | UPF_SKIP_TEST | UPF_SHARE_IRQ;
  682. uart_data->regshift = 2;
  683. uart_data->uartclk = (9600 * 16);
  684. }
  685. static int sm501_register_uart(struct sm501_devdata *sm, int devices)
  686. {
  687. struct platform_device *pdev;
  688. struct plat_serial8250_port *uart_data;
  689. pdev = sm501_create_subdev(sm, "serial8250", 0,
  690. sizeof(struct plat_serial8250_port) * 3);
  691. if (!pdev)
  692. return -ENOMEM;
  693. uart_data = dev_get_platdata(&pdev->dev);
  694. if (devices & SM501_USE_UART0) {
  695. sm501_setup_uart_data(sm, uart_data++, 0x30000);
  696. sm501_unit_power(sm->dev, SM501_GATE_UART0, 1);
  697. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 12, 0);
  698. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x01e0, 0);
  699. }
  700. if (devices & SM501_USE_UART1) {
  701. sm501_setup_uart_data(sm, uart_data++, 0x30020);
  702. sm501_unit_power(sm->dev, SM501_GATE_UART1, 1);
  703. sm501_modify_reg(sm->dev, SM501_IRQ_MASK, 1 << 13, 0);
  704. sm501_modify_reg(sm->dev, SM501_GPIO63_32_CONTROL, 0x1e00, 0);
  705. }
  706. pdev->id = PLAT8250_DEV_SM501;
  707. return sm501_register_device(sm, pdev);
  708. }
  709. static int sm501_register_display(struct sm501_devdata *sm,
  710. resource_size_t *mem_avail)
  711. {
  712. struct platform_device *pdev;
  713. pdev = sm501_create_subdev(sm, "sm501-fb", 4, 0);
  714. if (!pdev)
  715. return -ENOMEM;
  716. sm501_create_subio(sm, &pdev->resource[0], 0x80000, 0x10000);
  717. sm501_create_subio(sm, &pdev->resource[1], 0x100000, 0x50000);
  718. sm501_create_mem(sm, &pdev->resource[2], mem_avail, *mem_avail);
  719. sm501_create_irq(sm, &pdev->resource[3]);
  720. return sm501_register_device(sm, pdev);
  721. }
  722. #ifdef CONFIG_MFD_SM501_GPIO
  723. static inline struct sm501_devdata *sm501_gpio_to_dev(struct sm501_gpio *gpio)
  724. {
  725. return container_of(gpio, struct sm501_devdata, gpio);
  726. }
  727. static int sm501_gpio_get(struct gpio_chip *chip, unsigned offset)
  728. {
  729. struct sm501_gpio_chip *smgpio = gpiochip_get_data(chip);
  730. unsigned long result;
  731. result = smc501_readl(smgpio->regbase + SM501_GPIO_DATA_LOW);
  732. result >>= offset;
  733. return result & 1UL;
  734. }
  735. static void sm501_gpio_ensure_gpio(struct sm501_gpio_chip *smchip,
  736. unsigned long bit)
  737. {
  738. unsigned long ctrl;
  739. /* check and modify if this pin is not set as gpio. */
  740. if (smc501_readl(smchip->control) & bit) {
  741. dev_info(sm501_gpio_to_dev(smchip->ourgpio)->dev,
  742. "changing mode of gpio, bit %08lx\n", bit);
  743. ctrl = smc501_readl(smchip->control);
  744. ctrl &= ~bit;
  745. smc501_writel(ctrl, smchip->control);
  746. sm501_sync_regs(sm501_gpio_to_dev(smchip->ourgpio));
  747. }
  748. }
  749. static void sm501_gpio_set(struct gpio_chip *chip, unsigned offset, int value)
  750. {
  751. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  752. struct sm501_gpio *smgpio = smchip->ourgpio;
  753. unsigned long bit = 1 << offset;
  754. void __iomem *regs = smchip->regbase;
  755. unsigned long save;
  756. unsigned long val;
  757. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  758. __func__, chip, offset);
  759. spin_lock_irqsave(&smgpio->lock, save);
  760. val = smc501_readl(regs + SM501_GPIO_DATA_LOW) & ~bit;
  761. if (value)
  762. val |= bit;
  763. smc501_writel(val, regs);
  764. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  765. sm501_gpio_ensure_gpio(smchip, bit);
  766. spin_unlock_irqrestore(&smgpio->lock, save);
  767. }
  768. static int sm501_gpio_input(struct gpio_chip *chip, unsigned offset)
  769. {
  770. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  771. struct sm501_gpio *smgpio = smchip->ourgpio;
  772. void __iomem *regs = smchip->regbase;
  773. unsigned long bit = 1 << offset;
  774. unsigned long save;
  775. unsigned long ddr;
  776. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d)\n",
  777. __func__, chip, offset);
  778. spin_lock_irqsave(&smgpio->lock, save);
  779. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  780. smc501_writel(ddr & ~bit, regs + SM501_GPIO_DDR_LOW);
  781. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  782. sm501_gpio_ensure_gpio(smchip, bit);
  783. spin_unlock_irqrestore(&smgpio->lock, save);
  784. return 0;
  785. }
  786. static int sm501_gpio_output(struct gpio_chip *chip,
  787. unsigned offset, int value)
  788. {
  789. struct sm501_gpio_chip *smchip = gpiochip_get_data(chip);
  790. struct sm501_gpio *smgpio = smchip->ourgpio;
  791. unsigned long bit = 1 << offset;
  792. void __iomem *regs = smchip->regbase;
  793. unsigned long save;
  794. unsigned long val;
  795. unsigned long ddr;
  796. dev_dbg(sm501_gpio_to_dev(smgpio)->dev, "%s(%p,%d,%d)\n",
  797. __func__, chip, offset, value);
  798. spin_lock_irqsave(&smgpio->lock, save);
  799. val = smc501_readl(regs + SM501_GPIO_DATA_LOW);
  800. if (value)
  801. val |= bit;
  802. else
  803. val &= ~bit;
  804. smc501_writel(val, regs);
  805. ddr = smc501_readl(regs + SM501_GPIO_DDR_LOW);
  806. smc501_writel(ddr | bit, regs + SM501_GPIO_DDR_LOW);
  807. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  808. smc501_writel(val, regs + SM501_GPIO_DATA_LOW);
  809. sm501_sync_regs(sm501_gpio_to_dev(smgpio));
  810. spin_unlock_irqrestore(&smgpio->lock, save);
  811. return 0;
  812. }
  813. static const struct gpio_chip gpio_chip_template = {
  814. .ngpio = 32,
  815. .direction_input = sm501_gpio_input,
  816. .direction_output = sm501_gpio_output,
  817. .set = sm501_gpio_set,
  818. .get = sm501_gpio_get,
  819. };
  820. static int sm501_gpio_register_chip(struct sm501_devdata *sm,
  821. struct sm501_gpio *gpio,
  822. struct sm501_gpio_chip *chip)
  823. {
  824. struct sm501_platdata *pdata = sm->platdata;
  825. struct gpio_chip *gchip = &chip->gpio;
  826. int base = pdata->gpio_base;
  827. chip->gpio = gpio_chip_template;
  828. if (chip == &gpio->high) {
  829. if (base > 0)
  830. base += 32;
  831. chip->regbase = gpio->regs + SM501_GPIO_DATA_HIGH;
  832. chip->control = sm->regs + SM501_GPIO63_32_CONTROL;
  833. gchip->label = "SM501-HIGH";
  834. } else {
  835. chip->regbase = gpio->regs + SM501_GPIO_DATA_LOW;
  836. chip->control = sm->regs + SM501_GPIO31_0_CONTROL;
  837. gchip->label = "SM501-LOW";
  838. }
  839. gchip->base = base;
  840. chip->ourgpio = gpio;
  841. return gpiochip_add_data(gchip, chip);
  842. }
  843. static int sm501_register_gpio(struct sm501_devdata *sm)
  844. {
  845. struct sm501_gpio *gpio = &sm->gpio;
  846. resource_size_t iobase = sm->io_res->start + SM501_GPIO;
  847. int ret;
  848. dev_dbg(sm->dev, "registering gpio block %08llx\n",
  849. (unsigned long long)iobase);
  850. spin_lock_init(&gpio->lock);
  851. gpio->regs_res = request_mem_region(iobase, 0x20, "sm501-gpio");
  852. if (!gpio->regs_res) {
  853. dev_err(sm->dev, "gpio: failed to request region\n");
  854. return -ENXIO;
  855. }
  856. gpio->regs = ioremap(iobase, 0x20);
  857. if (!gpio->regs) {
  858. dev_err(sm->dev, "gpio: failed to remap registers\n");
  859. ret = -ENXIO;
  860. goto err_claimed;
  861. }
  862. /* Register both our chips. */
  863. ret = sm501_gpio_register_chip(sm, gpio, &gpio->low);
  864. if (ret) {
  865. dev_err(sm->dev, "failed to add low chip\n");
  866. goto err_mapped;
  867. }
  868. ret = sm501_gpio_register_chip(sm, gpio, &gpio->high);
  869. if (ret) {
  870. dev_err(sm->dev, "failed to add high chip\n");
  871. goto err_low_chip;
  872. }
  873. gpio->registered = 1;
  874. return 0;
  875. err_low_chip:
  876. gpiochip_remove(&gpio->low.gpio);
  877. err_mapped:
  878. iounmap(gpio->regs);
  879. err_claimed:
  880. release_resource(gpio->regs_res);
  881. kfree(gpio->regs_res);
  882. return ret;
  883. }
  884. static void sm501_gpio_remove(struct sm501_devdata *sm)
  885. {
  886. struct sm501_gpio *gpio = &sm->gpio;
  887. if (!sm->gpio.registered)
  888. return;
  889. gpiochip_remove(&gpio->low.gpio);
  890. gpiochip_remove(&gpio->high.gpio);
  891. iounmap(gpio->regs);
  892. release_resource(gpio->regs_res);
  893. kfree(gpio->regs_res);
  894. }
  895. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  896. {
  897. return sm->gpio.registered;
  898. }
  899. #else
  900. static inline int sm501_register_gpio(struct sm501_devdata *sm)
  901. {
  902. return 0;
  903. }
  904. static inline void sm501_gpio_remove(struct sm501_devdata *sm)
  905. {
  906. }
  907. static inline int sm501_gpio_isregistered(struct sm501_devdata *sm)
  908. {
  909. return 0;
  910. }
  911. #endif
  912. static int sm501_register_gpio_i2c_instance(struct sm501_devdata *sm,
  913. struct sm501_platdata_gpio_i2c *iic)
  914. {
  915. struct i2c_gpio_platform_data *icd;
  916. struct platform_device *pdev;
  917. struct gpiod_lookup_table *lookup;
  918. pdev = sm501_create_subdev(sm, "i2c-gpio", 0,
  919. sizeof(struct i2c_gpio_platform_data));
  920. if (!pdev)
  921. return -ENOMEM;
  922. /* Create a gpiod lookup using gpiochip-local offsets */
  923. lookup = devm_kzalloc(&pdev->dev,
  924. sizeof(*lookup) + 3 * sizeof(struct gpiod_lookup),
  925. GFP_KERNEL);
  926. if (!lookup)
  927. return -ENOMEM;
  928. lookup->dev_id = "i2c-gpio";
  929. if (iic->pin_sda < 32)
  930. lookup->table[0].chip_label = "SM501-LOW";
  931. else
  932. lookup->table[0].chip_label = "SM501-HIGH";
  933. lookup->table[0].chip_hwnum = iic->pin_sda % 32;
  934. lookup->table[0].con_id = NULL;
  935. lookup->table[0].idx = 0;
  936. lookup->table[0].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  937. if (iic->pin_scl < 32)
  938. lookup->table[1].chip_label = "SM501-LOW";
  939. else
  940. lookup->table[1].chip_label = "SM501-HIGH";
  941. lookup->table[1].chip_hwnum = iic->pin_scl % 32;
  942. lookup->table[1].con_id = NULL;
  943. lookup->table[1].idx = 1;
  944. lookup->table[1].flags = GPIO_ACTIVE_HIGH | GPIO_OPEN_DRAIN;
  945. gpiod_add_lookup_table(lookup);
  946. icd = dev_get_platdata(&pdev->dev);
  947. icd->timeout = iic->timeout;
  948. icd->udelay = iic->udelay;
  949. /* note, we can't use either of the pin numbers, as the i2c-gpio
  950. * driver uses the platform.id field to generate the bus number
  951. * to register with the i2c core; The i2c core doesn't have enough
  952. * entries to deal with anything we currently use.
  953. */
  954. pdev->id = iic->bus_num;
  955. dev_info(sm->dev, "registering i2c-%d: sda=%d, scl=%d\n",
  956. iic->bus_num,
  957. iic->pin_sda, iic->pin_scl);
  958. return sm501_register_device(sm, pdev);
  959. }
  960. static int sm501_register_gpio_i2c(struct sm501_devdata *sm,
  961. struct sm501_platdata *pdata)
  962. {
  963. struct sm501_platdata_gpio_i2c *iic = pdata->gpio_i2c;
  964. int index;
  965. int ret;
  966. for (index = 0; index < pdata->gpio_i2c_nr; index++, iic++) {
  967. ret = sm501_register_gpio_i2c_instance(sm, iic);
  968. if (ret < 0)
  969. return ret;
  970. }
  971. return 0;
  972. }
  973. /* sm501_dbg_regs
  974. *
  975. * Debug attribute to attach to parent device to show core registers
  976. */
  977. static ssize_t sm501_dbg_regs(struct device *dev,
  978. struct device_attribute *attr, char *buff)
  979. {
  980. struct sm501_devdata *sm = dev_get_drvdata(dev) ;
  981. unsigned int reg;
  982. char *ptr = buff;
  983. int ret;
  984. for (reg = 0x00; reg < 0x70; reg += 4) {
  985. ret = sprintf(ptr, "%08x = %08x\n",
  986. reg, smc501_readl(sm->regs + reg));
  987. ptr += ret;
  988. }
  989. return ptr - buff;
  990. }
  991. static DEVICE_ATTR(dbg_regs, 0444, sm501_dbg_regs, NULL);
  992. /* sm501_init_reg
  993. *
  994. * Helper function for the init code to setup a register
  995. *
  996. * clear the bits which are set in r->mask, and then set
  997. * the bits set in r->set.
  998. */
  999. static inline void sm501_init_reg(struct sm501_devdata *sm,
  1000. unsigned long reg,
  1001. struct sm501_reg_init *r)
  1002. {
  1003. unsigned long tmp;
  1004. tmp = smc501_readl(sm->regs + reg);
  1005. tmp &= ~r->mask;
  1006. tmp |= r->set;
  1007. smc501_writel(tmp, sm->regs + reg);
  1008. }
  1009. /* sm501_init_regs
  1010. *
  1011. * Setup core register values
  1012. */
  1013. static void sm501_init_regs(struct sm501_devdata *sm,
  1014. struct sm501_initdata *init)
  1015. {
  1016. sm501_misc_control(sm->dev,
  1017. init->misc_control.set,
  1018. init->misc_control.mask);
  1019. sm501_init_reg(sm, SM501_MISC_TIMING, &init->misc_timing);
  1020. sm501_init_reg(sm, SM501_GPIO31_0_CONTROL, &init->gpio_low);
  1021. sm501_init_reg(sm, SM501_GPIO63_32_CONTROL, &init->gpio_high);
  1022. if (init->m1xclk) {
  1023. dev_info(sm->dev, "setting M1XCLK to %ld\n", init->m1xclk);
  1024. sm501_set_clock(sm->dev, SM501_CLOCK_M1XCLK, init->m1xclk);
  1025. }
  1026. if (init->mclk) {
  1027. dev_info(sm->dev, "setting MCLK to %ld\n", init->mclk);
  1028. sm501_set_clock(sm->dev, SM501_CLOCK_MCLK, init->mclk);
  1029. }
  1030. }
  1031. /* Check the PLL sources for the M1CLK and M1XCLK
  1032. *
  1033. * If the M1CLK and M1XCLKs are not sourced from the same PLL, then
  1034. * there is a risk (see errata AB-5) that the SM501 will cease proper
  1035. * function. If this happens, then it is likely the SM501 will
  1036. * hang the system.
  1037. */
  1038. static int sm501_check_clocks(struct sm501_devdata *sm)
  1039. {
  1040. unsigned long pwrmode = smc501_readl(sm->regs + SM501_CURRENT_CLOCK);
  1041. unsigned long msrc = (pwrmode & SM501_POWERMODE_M_SRC);
  1042. unsigned long m1src = (pwrmode & SM501_POWERMODE_M1_SRC);
  1043. return ((msrc == 0 && m1src != 0) || (msrc != 0 && m1src == 0));
  1044. }
  1045. static unsigned int sm501_mem_local[] = {
  1046. [0] = 4*1024*1024,
  1047. [1] = 8*1024*1024,
  1048. [2] = 16*1024*1024,
  1049. [3] = 32*1024*1024,
  1050. [4] = 64*1024*1024,
  1051. [5] = 2*1024*1024,
  1052. };
  1053. /* sm501_init_dev
  1054. *
  1055. * Common init code for an SM501
  1056. */
  1057. static int sm501_init_dev(struct sm501_devdata *sm)
  1058. {
  1059. struct sm501_initdata *idata;
  1060. struct sm501_platdata *pdata;
  1061. resource_size_t mem_avail;
  1062. unsigned long dramctrl;
  1063. unsigned long devid;
  1064. int ret;
  1065. mutex_init(&sm->clock_lock);
  1066. spin_lock_init(&sm->reg_lock);
  1067. INIT_LIST_HEAD(&sm->devices);
  1068. devid = smc501_readl(sm->regs + SM501_DEVICEID);
  1069. if ((devid & SM501_DEVICEID_IDMASK) != SM501_DEVICEID_SM501) {
  1070. dev_err(sm->dev, "incorrect device id %08lx\n", devid);
  1071. return -EINVAL;
  1072. }
  1073. /* disable irqs */
  1074. smc501_writel(0, sm->regs + SM501_IRQ_MASK);
  1075. dramctrl = smc501_readl(sm->regs + SM501_DRAM_CONTROL);
  1076. mem_avail = sm501_mem_local[(dramctrl >> 13) & 0x7];
  1077. dev_info(sm->dev, "SM501 At %p: Version %08lx, %ld Mb, IRQ %d\n",
  1078. sm->regs, devid, (unsigned long)mem_avail >> 20, sm->irq);
  1079. sm->rev = devid & SM501_DEVICEID_REVMASK;
  1080. sm501_dump_gate(sm);
  1081. ret = device_create_file(sm->dev, &dev_attr_dbg_regs);
  1082. if (ret)
  1083. dev_err(sm->dev, "failed to create debug regs file\n");
  1084. sm501_dump_clk(sm);
  1085. /* check to see if we have some device initialisation */
  1086. pdata = sm->platdata;
  1087. idata = pdata ? pdata->init : NULL;
  1088. if (idata) {
  1089. sm501_init_regs(sm, idata);
  1090. if (idata->devices & SM501_USE_USB_HOST)
  1091. sm501_register_usbhost(sm, &mem_avail);
  1092. if (idata->devices & (SM501_USE_UART0 | SM501_USE_UART1))
  1093. sm501_register_uart(sm, idata->devices);
  1094. if (idata->devices & SM501_USE_GPIO)
  1095. sm501_register_gpio(sm);
  1096. }
  1097. if (pdata && pdata->gpio_i2c && pdata->gpio_i2c_nr > 0) {
  1098. if (!sm501_gpio_isregistered(sm))
  1099. dev_err(sm->dev, "no gpio available for i2c gpio.\n");
  1100. else
  1101. sm501_register_gpio_i2c(sm, pdata);
  1102. }
  1103. ret = sm501_check_clocks(sm);
  1104. if (ret) {
  1105. dev_err(sm->dev, "M1X and M clocks sourced from different "
  1106. "PLLs\n");
  1107. return -EINVAL;
  1108. }
  1109. /* always create a framebuffer */
  1110. sm501_register_display(sm, &mem_avail);
  1111. return 0;
  1112. }
  1113. static int sm501_plat_probe(struct platform_device *dev)
  1114. {
  1115. struct sm501_devdata *sm;
  1116. int ret;
  1117. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1118. if (!sm) {
  1119. ret = -ENOMEM;
  1120. goto err1;
  1121. }
  1122. sm->dev = &dev->dev;
  1123. sm->pdev_id = dev->id;
  1124. sm->platdata = dev_get_platdata(&dev->dev);
  1125. ret = platform_get_irq(dev, 0);
  1126. if (ret < 0) {
  1127. dev_err(&dev->dev, "failed to get irq resource\n");
  1128. goto err_res;
  1129. }
  1130. sm->irq = ret;
  1131. sm->io_res = platform_get_resource(dev, IORESOURCE_MEM, 1);
  1132. sm->mem_res = platform_get_resource(dev, IORESOURCE_MEM, 0);
  1133. if (!sm->io_res || !sm->mem_res) {
  1134. dev_err(&dev->dev, "failed to get IO resource\n");
  1135. ret = -ENOENT;
  1136. goto err_res;
  1137. }
  1138. sm->regs_claim = request_mem_region(sm->io_res->start,
  1139. 0x100, "sm501");
  1140. if (!sm->regs_claim) {
  1141. dev_err(&dev->dev, "cannot claim registers\n");
  1142. ret = -EBUSY;
  1143. goto err_res;
  1144. }
  1145. platform_set_drvdata(dev, sm);
  1146. sm->regs = ioremap(sm->io_res->start, resource_size(sm->io_res));
  1147. if (!sm->regs) {
  1148. dev_err(&dev->dev, "cannot remap registers\n");
  1149. ret = -EIO;
  1150. goto err_claim;
  1151. }
  1152. return sm501_init_dev(sm);
  1153. err_claim:
  1154. release_resource(sm->regs_claim);
  1155. kfree(sm->regs_claim);
  1156. err_res:
  1157. kfree(sm);
  1158. err1:
  1159. return ret;
  1160. }
  1161. #ifdef CONFIG_PM
  1162. /* power management support */
  1163. static void sm501_set_power(struct sm501_devdata *sm, int on)
  1164. {
  1165. struct sm501_platdata *pd = sm->platdata;
  1166. if (!pd)
  1167. return;
  1168. if (pd->get_power) {
  1169. if (pd->get_power(sm->dev) == on) {
  1170. dev_dbg(sm->dev, "is already %d\n", on);
  1171. return;
  1172. }
  1173. }
  1174. if (pd->set_power) {
  1175. dev_dbg(sm->dev, "setting power to %d\n", on);
  1176. pd->set_power(sm->dev, on);
  1177. sm501_mdelay(sm, 10);
  1178. }
  1179. }
  1180. static int sm501_plat_suspend(struct platform_device *pdev, pm_message_t state)
  1181. {
  1182. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1183. sm->in_suspend = 1;
  1184. sm->pm_misc = smc501_readl(sm->regs + SM501_MISC_CONTROL);
  1185. sm501_dump_regs(sm);
  1186. if (sm->platdata) {
  1187. if (sm->platdata->flags & SM501_FLAG_SUSPEND_OFF)
  1188. sm501_set_power(sm, 0);
  1189. }
  1190. return 0;
  1191. }
  1192. static int sm501_plat_resume(struct platform_device *pdev)
  1193. {
  1194. struct sm501_devdata *sm = platform_get_drvdata(pdev);
  1195. sm501_set_power(sm, 1);
  1196. sm501_dump_regs(sm);
  1197. sm501_dump_gate(sm);
  1198. sm501_dump_clk(sm);
  1199. /* check to see if we are in the same state as when suspended */
  1200. if (smc501_readl(sm->regs + SM501_MISC_CONTROL) != sm->pm_misc) {
  1201. dev_info(sm->dev, "SM501_MISC_CONTROL changed over sleep\n");
  1202. smc501_writel(sm->pm_misc, sm->regs + SM501_MISC_CONTROL);
  1203. /* our suspend causes the controller state to change,
  1204. * either by something attempting setup, power loss,
  1205. * or an external reset event on power change */
  1206. if (sm->platdata && sm->platdata->init) {
  1207. sm501_init_regs(sm, sm->platdata->init);
  1208. }
  1209. }
  1210. /* dump our state from resume */
  1211. sm501_dump_regs(sm);
  1212. sm501_dump_clk(sm);
  1213. sm->in_suspend = 0;
  1214. return 0;
  1215. }
  1216. #else
  1217. #define sm501_plat_suspend NULL
  1218. #define sm501_plat_resume NULL
  1219. #endif
  1220. /* Initialisation data for PCI devices */
  1221. static struct sm501_initdata sm501_pci_initdata = {
  1222. .gpio_high = {
  1223. .set = 0x3F000000, /* 24bit panel */
  1224. .mask = 0x0,
  1225. },
  1226. .misc_timing = {
  1227. .set = 0x010100, /* SDRAM timing */
  1228. .mask = 0x1F1F00,
  1229. },
  1230. .misc_control = {
  1231. .set = SM501_MISC_PNL_24BIT,
  1232. .mask = 0,
  1233. },
  1234. .devices = SM501_USE_ALL,
  1235. /* Errata AB-3 says that 72MHz is the fastest available
  1236. * for 33MHZ PCI with proper bus-mastering operation */
  1237. .mclk = 72 * MHZ,
  1238. .m1xclk = 144 * MHZ,
  1239. };
  1240. static struct sm501_platdata_fbsub sm501_pdata_fbsub = {
  1241. .flags = (SM501FB_FLAG_USE_INIT_MODE |
  1242. SM501FB_FLAG_USE_HWCURSOR |
  1243. SM501FB_FLAG_USE_HWACCEL |
  1244. SM501FB_FLAG_DISABLE_AT_EXIT),
  1245. };
  1246. static struct sm501_platdata_fb sm501_fb_pdata = {
  1247. .fb_route = SM501_FB_OWN,
  1248. .fb_crt = &sm501_pdata_fbsub,
  1249. .fb_pnl = &sm501_pdata_fbsub,
  1250. };
  1251. static struct sm501_platdata sm501_pci_platdata = {
  1252. .init = &sm501_pci_initdata,
  1253. .fb = &sm501_fb_pdata,
  1254. .gpio_base = -1,
  1255. };
  1256. static int sm501_pci_probe(struct pci_dev *dev,
  1257. const struct pci_device_id *id)
  1258. {
  1259. struct sm501_devdata *sm;
  1260. int err;
  1261. sm = kzalloc(sizeof(*sm), GFP_KERNEL);
  1262. if (!sm) {
  1263. err = -ENOMEM;
  1264. goto err1;
  1265. }
  1266. /* set a default set of platform data */
  1267. dev->dev.platform_data = sm->platdata = &sm501_pci_platdata;
  1268. /* set a hopefully unique id for our child platform devices */
  1269. sm->pdev_id = 32 + dev->devfn;
  1270. pci_set_drvdata(dev, sm);
  1271. err = pci_enable_device(dev);
  1272. if (err) {
  1273. dev_err(&dev->dev, "cannot enable device\n");
  1274. goto err2;
  1275. }
  1276. sm->dev = &dev->dev;
  1277. sm->irq = dev->irq;
  1278. #ifdef __BIG_ENDIAN
  1279. /* if the system is big-endian, we most probably have a
  1280. * translation in the IO layer making the PCI bus little endian
  1281. * so make the framebuffer swapped pixels */
  1282. sm501_fb_pdata.flags |= SM501_FBPD_SWAP_FB_ENDIAN;
  1283. #endif
  1284. /* check our resources */
  1285. if (!(pci_resource_flags(dev, 0) & IORESOURCE_MEM)) {
  1286. dev_err(&dev->dev, "region #0 is not memory?\n");
  1287. err = -EINVAL;
  1288. goto err3;
  1289. }
  1290. if (!(pci_resource_flags(dev, 1) & IORESOURCE_MEM)) {
  1291. dev_err(&dev->dev, "region #1 is not memory?\n");
  1292. err = -EINVAL;
  1293. goto err3;
  1294. }
  1295. /* make our resources ready for sharing */
  1296. sm->io_res = &dev->resource[1];
  1297. sm->mem_res = &dev->resource[0];
  1298. sm->regs_claim = request_mem_region(sm->io_res->start,
  1299. 0x100, "sm501");
  1300. if (!sm->regs_claim) {
  1301. dev_err(&dev->dev, "cannot claim registers\n");
  1302. err= -EBUSY;
  1303. goto err3;
  1304. }
  1305. sm->regs = pci_ioremap_bar(dev, 1);
  1306. if (!sm->regs) {
  1307. dev_err(&dev->dev, "cannot remap registers\n");
  1308. err = -EIO;
  1309. goto err4;
  1310. }
  1311. sm501_init_dev(sm);
  1312. return 0;
  1313. err4:
  1314. release_resource(sm->regs_claim);
  1315. kfree(sm->regs_claim);
  1316. err3:
  1317. pci_disable_device(dev);
  1318. err2:
  1319. kfree(sm);
  1320. err1:
  1321. return err;
  1322. }
  1323. static void sm501_remove_sub(struct sm501_devdata *sm,
  1324. struct sm501_device *smdev)
  1325. {
  1326. list_del(&smdev->list);
  1327. platform_device_unregister(&smdev->pdev);
  1328. }
  1329. static void sm501_dev_remove(struct sm501_devdata *sm)
  1330. {
  1331. struct sm501_device *smdev, *tmp;
  1332. list_for_each_entry_safe(smdev, tmp, &sm->devices, list)
  1333. sm501_remove_sub(sm, smdev);
  1334. device_remove_file(sm->dev, &dev_attr_dbg_regs);
  1335. sm501_gpio_remove(sm);
  1336. }
  1337. static void sm501_pci_remove(struct pci_dev *dev)
  1338. {
  1339. struct sm501_devdata *sm = pci_get_drvdata(dev);
  1340. sm501_dev_remove(sm);
  1341. iounmap(sm->regs);
  1342. release_resource(sm->regs_claim);
  1343. kfree(sm->regs_claim);
  1344. pci_disable_device(dev);
  1345. }
  1346. static int sm501_plat_remove(struct platform_device *dev)
  1347. {
  1348. struct sm501_devdata *sm = platform_get_drvdata(dev);
  1349. sm501_dev_remove(sm);
  1350. iounmap(sm->regs);
  1351. release_resource(sm->regs_claim);
  1352. kfree(sm->regs_claim);
  1353. return 0;
  1354. }
  1355. static const struct pci_device_id sm501_pci_tbl[] = {
  1356. { 0x126f, 0x0501, PCI_ANY_ID, PCI_ANY_ID, 0, 0, 0 },
  1357. { 0, },
  1358. };
  1359. MODULE_DEVICE_TABLE(pci, sm501_pci_tbl);
  1360. static struct pci_driver sm501_pci_driver = {
  1361. .name = "sm501",
  1362. .id_table = sm501_pci_tbl,
  1363. .probe = sm501_pci_probe,
  1364. .remove = sm501_pci_remove,
  1365. };
  1366. MODULE_ALIAS("platform:sm501");
  1367. static const struct of_device_id of_sm501_match_tbl[] = {
  1368. { .compatible = "smi,sm501", },
  1369. { /* end */ }
  1370. };
  1371. MODULE_DEVICE_TABLE(of, of_sm501_match_tbl);
  1372. static struct platform_driver sm501_plat_driver = {
  1373. .driver = {
  1374. .name = "sm501",
  1375. .of_match_table = of_sm501_match_tbl,
  1376. },
  1377. .probe = sm501_plat_probe,
  1378. .remove = sm501_plat_remove,
  1379. .suspend = sm501_plat_suspend,
  1380. .resume = sm501_plat_resume,
  1381. };
  1382. static int __init sm501_base_init(void)
  1383. {
  1384. platform_driver_register(&sm501_plat_driver);
  1385. return pci_register_driver(&sm501_pci_driver);
  1386. }
  1387. static void __exit sm501_base_exit(void)
  1388. {
  1389. platform_driver_unregister(&sm501_plat_driver);
  1390. pci_unregister_driver(&sm501_pci_driver);
  1391. }
  1392. module_init(sm501_base_init);
  1393. module_exit(sm501_base_exit);
  1394. MODULE_DESCRIPTION("SM501 Core Driver");
  1395. MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Vincent Sanders");
  1396. MODULE_LICENSE("GPL v2");