lpc_ich.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247
  1. /*
  2. * lpc_ich.c - LPC interface for Intel ICH
  3. *
  4. * LPC bridge function of the Intel ICH contains many other
  5. * functional units, such as Interrupt controllers, Timers,
  6. * Power Management, System Management, GPIO, RTC, and LPC
  7. * Configuration Registers.
  8. *
  9. * This driver is derived from lpc_sch.
  10. * Copyright (c) 2011 Extreme Engineering Solution, Inc.
  11. * Author: Aaron Sierra <asierra@xes-inc.com>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License 2 as published
  15. * by the Free Software Foundation.
  16. *
  17. * This program is distributed in the hope that it will be useful,
  18. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  19. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  20. * GNU General Public License for more details.
  21. *
  22. * This driver supports the following I/O Controller hubs:
  23. * (See the intel documentation on http://developer.intel.com.)
  24. * document number 290655-003, 290677-014: 82801AA (ICH), 82801AB (ICHO)
  25. * document number 290687-002, 298242-027: 82801BA (ICH2)
  26. * document number 290733-003, 290739-013: 82801CA (ICH3-S)
  27. * document number 290716-001, 290718-007: 82801CAM (ICH3-M)
  28. * document number 290744-001, 290745-025: 82801DB (ICH4)
  29. * document number 252337-001, 252663-008: 82801DBM (ICH4-M)
  30. * document number 273599-001, 273645-002: 82801E (C-ICH)
  31. * document number 252516-001, 252517-028: 82801EB (ICH5), 82801ER (ICH5R)
  32. * document number 300641-004, 300884-013: 6300ESB
  33. * document number 301473-002, 301474-026: 82801F (ICH6)
  34. * document number 313082-001, 313075-006: 631xESB, 632xESB
  35. * document number 307013-003, 307014-024: 82801G (ICH7)
  36. * document number 322896-001, 322897-001: NM10
  37. * document number 313056-003, 313057-017: 82801H (ICH8)
  38. * document number 316972-004, 316973-012: 82801I (ICH9)
  39. * document number 319973-002, 319974-002: 82801J (ICH10)
  40. * document number 322169-001, 322170-003: 5 Series, 3400 Series (PCH)
  41. * document number 320066-003, 320257-008: EP80597 (IICH)
  42. * document number 324645-001, 324646-001: Cougar Point (CPT)
  43. */
  44. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  45. #include <linux/kernel.h>
  46. #include <linux/module.h>
  47. #include <linux/errno.h>
  48. #include <linux/acpi.h>
  49. #include <linux/pci.h>
  50. #include <linux/mfd/core.h>
  51. #include <linux/mfd/lpc_ich.h>
  52. #include <linux/platform_data/itco_wdt.h>
  53. #define ACPIBASE 0x40
  54. #define ACPIBASE_GPE_OFF 0x28
  55. #define ACPIBASE_GPE_END 0x2f
  56. #define ACPIBASE_SMI_OFF 0x30
  57. #define ACPIBASE_SMI_END 0x33
  58. #define ACPIBASE_PMC_OFF 0x08
  59. #define ACPIBASE_PMC_END 0x0c
  60. #define ACPIBASE_TCO_OFF 0x60
  61. #define ACPIBASE_TCO_END 0x7f
  62. #define ACPICTRL_PMCBASE 0x44
  63. #define ACPIBASE_GCS_OFF 0x3410
  64. #define ACPIBASE_GCS_END 0x3414
  65. #define SPIBASE_BYT 0x54
  66. #define SPIBASE_BYT_SZ 512
  67. #define SPIBASE_BYT_EN BIT(1)
  68. #define SPIBASE_LPT 0x3800
  69. #define SPIBASE_LPT_SZ 512
  70. #define BCR 0xdc
  71. #define BCR_WPD BIT(0)
  72. #define SPIBASE_APL_SZ 4096
  73. #define GPIOBASE_ICH0 0x58
  74. #define GPIOCTRL_ICH0 0x5C
  75. #define GPIOBASE_ICH6 0x48
  76. #define GPIOCTRL_ICH6 0x4C
  77. #define RCBABASE 0xf0
  78. #define wdt_io_res(i) wdt_res(0, i)
  79. #define wdt_mem_res(i) wdt_res(ICH_RES_MEM_OFF, i)
  80. #define wdt_res(b, i) (&wdt_ich_res[(b) + (i)])
  81. struct lpc_ich_priv {
  82. int chipset;
  83. int abase; /* ACPI base */
  84. int actrl_pbase; /* ACPI control or PMC base */
  85. int gbase; /* GPIO base */
  86. int gctrl; /* GPIO control */
  87. int abase_save; /* Cached ACPI base value */
  88. int actrl_pbase_save; /* Cached ACPI control or PMC base value */
  89. int gctrl_save; /* Cached GPIO control value */
  90. };
  91. static struct resource wdt_ich_res[] = {
  92. /* ACPI - TCO */
  93. {
  94. .flags = IORESOURCE_IO,
  95. },
  96. /* ACPI - SMI */
  97. {
  98. .flags = IORESOURCE_IO,
  99. },
  100. /* GCS or PMC */
  101. {
  102. .flags = IORESOURCE_MEM,
  103. },
  104. };
  105. static struct resource gpio_ich_res[] = {
  106. /* GPIO */
  107. {
  108. .flags = IORESOURCE_IO,
  109. },
  110. /* ACPI - GPE0 */
  111. {
  112. .flags = IORESOURCE_IO,
  113. },
  114. };
  115. static struct resource intel_spi_res[] = {
  116. {
  117. .flags = IORESOURCE_MEM,
  118. }
  119. };
  120. static struct mfd_cell lpc_ich_wdt_cell = {
  121. .name = "iTCO_wdt",
  122. .num_resources = ARRAY_SIZE(wdt_ich_res),
  123. .resources = wdt_ich_res,
  124. .ignore_resource_conflicts = true,
  125. };
  126. static struct mfd_cell lpc_ich_gpio_cell = {
  127. .name = "gpio_ich",
  128. .num_resources = ARRAY_SIZE(gpio_ich_res),
  129. .resources = gpio_ich_res,
  130. .ignore_resource_conflicts = true,
  131. };
  132. static struct mfd_cell lpc_ich_spi_cell = {
  133. .name = "intel-spi",
  134. .num_resources = ARRAY_SIZE(intel_spi_res),
  135. .resources = intel_spi_res,
  136. .ignore_resource_conflicts = true,
  137. };
  138. /* chipset related info */
  139. enum lpc_chipsets {
  140. LPC_ICH = 0, /* ICH */
  141. LPC_ICH0, /* ICH0 */
  142. LPC_ICH2, /* ICH2 */
  143. LPC_ICH2M, /* ICH2-M */
  144. LPC_ICH3, /* ICH3-S */
  145. LPC_ICH3M, /* ICH3-M */
  146. LPC_ICH4, /* ICH4 */
  147. LPC_ICH4M, /* ICH4-M */
  148. LPC_CICH, /* C-ICH */
  149. LPC_ICH5, /* ICH5 & ICH5R */
  150. LPC_6300ESB, /* 6300ESB */
  151. LPC_ICH6, /* ICH6 & ICH6R */
  152. LPC_ICH6M, /* ICH6-M */
  153. LPC_ICH6W, /* ICH6W & ICH6RW */
  154. LPC_631XESB, /* 631xESB/632xESB */
  155. LPC_ICH7, /* ICH7 & ICH7R */
  156. LPC_ICH7DH, /* ICH7DH */
  157. LPC_ICH7M, /* ICH7-M & ICH7-U */
  158. LPC_ICH7MDH, /* ICH7-M DH */
  159. LPC_NM10, /* NM10 */
  160. LPC_ICH8, /* ICH8 & ICH8R */
  161. LPC_ICH8DH, /* ICH8DH */
  162. LPC_ICH8DO, /* ICH8DO */
  163. LPC_ICH8M, /* ICH8M */
  164. LPC_ICH8ME, /* ICH8M-E */
  165. LPC_ICH9, /* ICH9 */
  166. LPC_ICH9R, /* ICH9R */
  167. LPC_ICH9DH, /* ICH9DH */
  168. LPC_ICH9DO, /* ICH9DO */
  169. LPC_ICH9M, /* ICH9M */
  170. LPC_ICH9ME, /* ICH9M-E */
  171. LPC_ICH10, /* ICH10 */
  172. LPC_ICH10R, /* ICH10R */
  173. LPC_ICH10D, /* ICH10D */
  174. LPC_ICH10DO, /* ICH10DO */
  175. LPC_PCH, /* PCH Desktop Full Featured */
  176. LPC_PCHM, /* PCH Mobile Full Featured */
  177. LPC_P55, /* P55 */
  178. LPC_PM55, /* PM55 */
  179. LPC_H55, /* H55 */
  180. LPC_QM57, /* QM57 */
  181. LPC_H57, /* H57 */
  182. LPC_HM55, /* HM55 */
  183. LPC_Q57, /* Q57 */
  184. LPC_HM57, /* HM57 */
  185. LPC_PCHMSFF, /* PCH Mobile SFF Full Featured */
  186. LPC_QS57, /* QS57 */
  187. LPC_3400, /* 3400 */
  188. LPC_3420, /* 3420 */
  189. LPC_3450, /* 3450 */
  190. LPC_EP80579, /* EP80579 */
  191. LPC_CPT, /* Cougar Point */
  192. LPC_CPTD, /* Cougar Point Desktop */
  193. LPC_CPTM, /* Cougar Point Mobile */
  194. LPC_PBG, /* Patsburg */
  195. LPC_DH89XXCC, /* DH89xxCC */
  196. LPC_PPT, /* Panther Point */
  197. LPC_LPT, /* Lynx Point */
  198. LPC_LPT_LP, /* Lynx Point-LP */
  199. LPC_WBG, /* Wellsburg */
  200. LPC_AVN, /* Avoton SoC */
  201. LPC_BAYTRAIL, /* Bay Trail SoC */
  202. LPC_COLETO, /* Coleto Creek */
  203. LPC_WPT_LP, /* Wildcat Point-LP */
  204. LPC_BRASWELL, /* Braswell SoC */
  205. LPC_LEWISBURG, /* Lewisburg */
  206. LPC_9S, /* 9 Series */
  207. LPC_APL, /* Apollo Lake SoC */
  208. LPC_GLK, /* Gemini Lake SoC */
  209. LPC_COUGARMOUNTAIN,/* Cougar Mountain SoC*/
  210. };
  211. static struct lpc_ich_info lpc_chipset_info[] = {
  212. [LPC_ICH] = {
  213. .name = "ICH",
  214. .iTCO_version = 1,
  215. },
  216. [LPC_ICH0] = {
  217. .name = "ICH0",
  218. .iTCO_version = 1,
  219. },
  220. [LPC_ICH2] = {
  221. .name = "ICH2",
  222. .iTCO_version = 1,
  223. },
  224. [LPC_ICH2M] = {
  225. .name = "ICH2-M",
  226. .iTCO_version = 1,
  227. },
  228. [LPC_ICH3] = {
  229. .name = "ICH3-S",
  230. .iTCO_version = 1,
  231. },
  232. [LPC_ICH3M] = {
  233. .name = "ICH3-M",
  234. .iTCO_version = 1,
  235. },
  236. [LPC_ICH4] = {
  237. .name = "ICH4",
  238. .iTCO_version = 1,
  239. },
  240. [LPC_ICH4M] = {
  241. .name = "ICH4-M",
  242. .iTCO_version = 1,
  243. },
  244. [LPC_CICH] = {
  245. .name = "C-ICH",
  246. .iTCO_version = 1,
  247. },
  248. [LPC_ICH5] = {
  249. .name = "ICH5 or ICH5R",
  250. .iTCO_version = 1,
  251. },
  252. [LPC_6300ESB] = {
  253. .name = "6300ESB",
  254. .iTCO_version = 1,
  255. },
  256. [LPC_ICH6] = {
  257. .name = "ICH6 or ICH6R",
  258. .iTCO_version = 2,
  259. .gpio_version = ICH_V6_GPIO,
  260. },
  261. [LPC_ICH6M] = {
  262. .name = "ICH6-M",
  263. .iTCO_version = 2,
  264. .gpio_version = ICH_V6_GPIO,
  265. },
  266. [LPC_ICH6W] = {
  267. .name = "ICH6W or ICH6RW",
  268. .iTCO_version = 2,
  269. .gpio_version = ICH_V6_GPIO,
  270. },
  271. [LPC_631XESB] = {
  272. .name = "631xESB/632xESB",
  273. .iTCO_version = 2,
  274. .gpio_version = ICH_V6_GPIO,
  275. },
  276. [LPC_ICH7] = {
  277. .name = "ICH7 or ICH7R",
  278. .iTCO_version = 2,
  279. .gpio_version = ICH_V7_GPIO,
  280. },
  281. [LPC_ICH7DH] = {
  282. .name = "ICH7DH",
  283. .iTCO_version = 2,
  284. .gpio_version = ICH_V7_GPIO,
  285. },
  286. [LPC_ICH7M] = {
  287. .name = "ICH7-M or ICH7-U",
  288. .iTCO_version = 2,
  289. .gpio_version = ICH_V7_GPIO,
  290. },
  291. [LPC_ICH7MDH] = {
  292. .name = "ICH7-M DH",
  293. .iTCO_version = 2,
  294. .gpio_version = ICH_V7_GPIO,
  295. },
  296. [LPC_NM10] = {
  297. .name = "NM10",
  298. .iTCO_version = 2,
  299. .gpio_version = ICH_V7_GPIO,
  300. },
  301. [LPC_ICH8] = {
  302. .name = "ICH8 or ICH8R",
  303. .iTCO_version = 2,
  304. .gpio_version = ICH_V7_GPIO,
  305. },
  306. [LPC_ICH8DH] = {
  307. .name = "ICH8DH",
  308. .iTCO_version = 2,
  309. .gpio_version = ICH_V7_GPIO,
  310. },
  311. [LPC_ICH8DO] = {
  312. .name = "ICH8DO",
  313. .iTCO_version = 2,
  314. .gpio_version = ICH_V7_GPIO,
  315. },
  316. [LPC_ICH8M] = {
  317. .name = "ICH8M",
  318. .iTCO_version = 2,
  319. .gpio_version = ICH_V7_GPIO,
  320. },
  321. [LPC_ICH8ME] = {
  322. .name = "ICH8M-E",
  323. .iTCO_version = 2,
  324. .gpio_version = ICH_V7_GPIO,
  325. },
  326. [LPC_ICH9] = {
  327. .name = "ICH9",
  328. .iTCO_version = 2,
  329. .gpio_version = ICH_V9_GPIO,
  330. },
  331. [LPC_ICH9R] = {
  332. .name = "ICH9R",
  333. .iTCO_version = 2,
  334. .gpio_version = ICH_V9_GPIO,
  335. },
  336. [LPC_ICH9DH] = {
  337. .name = "ICH9DH",
  338. .iTCO_version = 2,
  339. .gpio_version = ICH_V9_GPIO,
  340. },
  341. [LPC_ICH9DO] = {
  342. .name = "ICH9DO",
  343. .iTCO_version = 2,
  344. .gpio_version = ICH_V9_GPIO,
  345. },
  346. [LPC_ICH9M] = {
  347. .name = "ICH9M",
  348. .iTCO_version = 2,
  349. .gpio_version = ICH_V9_GPIO,
  350. },
  351. [LPC_ICH9ME] = {
  352. .name = "ICH9M-E",
  353. .iTCO_version = 2,
  354. .gpio_version = ICH_V9_GPIO,
  355. },
  356. [LPC_ICH10] = {
  357. .name = "ICH10",
  358. .iTCO_version = 2,
  359. .gpio_version = ICH_V10CONS_GPIO,
  360. },
  361. [LPC_ICH10R] = {
  362. .name = "ICH10R",
  363. .iTCO_version = 2,
  364. .gpio_version = ICH_V10CONS_GPIO,
  365. },
  366. [LPC_ICH10D] = {
  367. .name = "ICH10D",
  368. .iTCO_version = 2,
  369. .gpio_version = ICH_V10CORP_GPIO,
  370. },
  371. [LPC_ICH10DO] = {
  372. .name = "ICH10DO",
  373. .iTCO_version = 2,
  374. .gpio_version = ICH_V10CORP_GPIO,
  375. },
  376. [LPC_PCH] = {
  377. .name = "PCH Desktop Full Featured",
  378. .iTCO_version = 2,
  379. .gpio_version = ICH_V5_GPIO,
  380. },
  381. [LPC_PCHM] = {
  382. .name = "PCH Mobile Full Featured",
  383. .iTCO_version = 2,
  384. .gpio_version = ICH_V5_GPIO,
  385. },
  386. [LPC_P55] = {
  387. .name = "P55",
  388. .iTCO_version = 2,
  389. .gpio_version = ICH_V5_GPIO,
  390. },
  391. [LPC_PM55] = {
  392. .name = "PM55",
  393. .iTCO_version = 2,
  394. .gpio_version = ICH_V5_GPIO,
  395. },
  396. [LPC_H55] = {
  397. .name = "H55",
  398. .iTCO_version = 2,
  399. .gpio_version = ICH_V5_GPIO,
  400. },
  401. [LPC_QM57] = {
  402. .name = "QM57",
  403. .iTCO_version = 2,
  404. .gpio_version = ICH_V5_GPIO,
  405. },
  406. [LPC_H57] = {
  407. .name = "H57",
  408. .iTCO_version = 2,
  409. .gpio_version = ICH_V5_GPIO,
  410. },
  411. [LPC_HM55] = {
  412. .name = "HM55",
  413. .iTCO_version = 2,
  414. .gpio_version = ICH_V5_GPIO,
  415. },
  416. [LPC_Q57] = {
  417. .name = "Q57",
  418. .iTCO_version = 2,
  419. .gpio_version = ICH_V5_GPIO,
  420. },
  421. [LPC_HM57] = {
  422. .name = "HM57",
  423. .iTCO_version = 2,
  424. .gpio_version = ICH_V5_GPIO,
  425. },
  426. [LPC_PCHMSFF] = {
  427. .name = "PCH Mobile SFF Full Featured",
  428. .iTCO_version = 2,
  429. .gpio_version = ICH_V5_GPIO,
  430. },
  431. [LPC_QS57] = {
  432. .name = "QS57",
  433. .iTCO_version = 2,
  434. .gpio_version = ICH_V5_GPIO,
  435. },
  436. [LPC_3400] = {
  437. .name = "3400",
  438. .iTCO_version = 2,
  439. .gpio_version = ICH_V5_GPIO,
  440. },
  441. [LPC_3420] = {
  442. .name = "3420",
  443. .iTCO_version = 2,
  444. .gpio_version = ICH_V5_GPIO,
  445. },
  446. [LPC_3450] = {
  447. .name = "3450",
  448. .iTCO_version = 2,
  449. .gpio_version = ICH_V5_GPIO,
  450. },
  451. [LPC_EP80579] = {
  452. .name = "EP80579",
  453. .iTCO_version = 2,
  454. },
  455. [LPC_CPT] = {
  456. .name = "Cougar Point",
  457. .iTCO_version = 2,
  458. .gpio_version = ICH_V5_GPIO,
  459. },
  460. [LPC_CPTD] = {
  461. .name = "Cougar Point Desktop",
  462. .iTCO_version = 2,
  463. .gpio_version = ICH_V5_GPIO,
  464. },
  465. [LPC_CPTM] = {
  466. .name = "Cougar Point Mobile",
  467. .iTCO_version = 2,
  468. .gpio_version = ICH_V5_GPIO,
  469. },
  470. [LPC_PBG] = {
  471. .name = "Patsburg",
  472. .iTCO_version = 2,
  473. },
  474. [LPC_DH89XXCC] = {
  475. .name = "DH89xxCC",
  476. .iTCO_version = 2,
  477. },
  478. [LPC_PPT] = {
  479. .name = "Panther Point",
  480. .iTCO_version = 2,
  481. .gpio_version = ICH_V5_GPIO,
  482. },
  483. [LPC_LPT] = {
  484. .name = "Lynx Point",
  485. .iTCO_version = 2,
  486. .gpio_version = ICH_V5_GPIO,
  487. .spi_type = INTEL_SPI_LPT,
  488. },
  489. [LPC_LPT_LP] = {
  490. .name = "Lynx Point_LP",
  491. .iTCO_version = 2,
  492. .spi_type = INTEL_SPI_LPT,
  493. },
  494. [LPC_WBG] = {
  495. .name = "Wellsburg",
  496. .iTCO_version = 2,
  497. },
  498. [LPC_AVN] = {
  499. .name = "Avoton SoC",
  500. .iTCO_version = 3,
  501. .gpio_version = AVOTON_GPIO,
  502. .spi_type = INTEL_SPI_BYT,
  503. },
  504. [LPC_BAYTRAIL] = {
  505. .name = "Bay Trail SoC",
  506. .iTCO_version = 3,
  507. .spi_type = INTEL_SPI_BYT,
  508. },
  509. [LPC_COLETO] = {
  510. .name = "Coleto Creek",
  511. .iTCO_version = 2,
  512. },
  513. [LPC_WPT_LP] = {
  514. .name = "Wildcat Point_LP",
  515. .iTCO_version = 2,
  516. .spi_type = INTEL_SPI_LPT,
  517. },
  518. [LPC_BRASWELL] = {
  519. .name = "Braswell SoC",
  520. .iTCO_version = 3,
  521. .spi_type = INTEL_SPI_BYT,
  522. },
  523. [LPC_LEWISBURG] = {
  524. .name = "Lewisburg",
  525. .iTCO_version = 2,
  526. },
  527. [LPC_9S] = {
  528. .name = "9 Series",
  529. .iTCO_version = 2,
  530. .gpio_version = ICH_V5_GPIO,
  531. },
  532. [LPC_APL] = {
  533. .name = "Apollo Lake SoC",
  534. .iTCO_version = 5,
  535. .spi_type = INTEL_SPI_BXT,
  536. },
  537. [LPC_GLK] = {
  538. .name = "Gemini Lake SoC",
  539. .spi_type = INTEL_SPI_BXT,
  540. },
  541. [LPC_COUGARMOUNTAIN] = {
  542. .name = "Cougar Mountain SoC",
  543. .iTCO_version = 3,
  544. },
  545. };
  546. /*
  547. * This data only exists for exporting the supported PCI ids
  548. * via MODULE_DEVICE_TABLE. We do not actually register a
  549. * pci_driver, because the I/O Controller Hub has also other
  550. * functions that probably will be registered by other drivers.
  551. */
  552. static const struct pci_device_id lpc_ich_ids[] = {
  553. { PCI_VDEVICE(INTEL, 0x0f1c), LPC_BAYTRAIL},
  554. { PCI_VDEVICE(INTEL, 0x1c41), LPC_CPT},
  555. { PCI_VDEVICE(INTEL, 0x1c42), LPC_CPTD},
  556. { PCI_VDEVICE(INTEL, 0x1c43), LPC_CPTM},
  557. { PCI_VDEVICE(INTEL, 0x1c44), LPC_CPT},
  558. { PCI_VDEVICE(INTEL, 0x1c45), LPC_CPT},
  559. { PCI_VDEVICE(INTEL, 0x1c46), LPC_CPT},
  560. { PCI_VDEVICE(INTEL, 0x1c47), LPC_CPT},
  561. { PCI_VDEVICE(INTEL, 0x1c48), LPC_CPT},
  562. { PCI_VDEVICE(INTEL, 0x1c49), LPC_CPT},
  563. { PCI_VDEVICE(INTEL, 0x1c4a), LPC_CPT},
  564. { PCI_VDEVICE(INTEL, 0x1c4b), LPC_CPT},
  565. { PCI_VDEVICE(INTEL, 0x1c4c), LPC_CPT},
  566. { PCI_VDEVICE(INTEL, 0x1c4d), LPC_CPT},
  567. { PCI_VDEVICE(INTEL, 0x1c4e), LPC_CPT},
  568. { PCI_VDEVICE(INTEL, 0x1c4f), LPC_CPT},
  569. { PCI_VDEVICE(INTEL, 0x1c50), LPC_CPT},
  570. { PCI_VDEVICE(INTEL, 0x1c51), LPC_CPT},
  571. { PCI_VDEVICE(INTEL, 0x1c52), LPC_CPT},
  572. { PCI_VDEVICE(INTEL, 0x1c53), LPC_CPT},
  573. { PCI_VDEVICE(INTEL, 0x1c54), LPC_CPT},
  574. { PCI_VDEVICE(INTEL, 0x1c55), LPC_CPT},
  575. { PCI_VDEVICE(INTEL, 0x1c56), LPC_CPT},
  576. { PCI_VDEVICE(INTEL, 0x1c57), LPC_CPT},
  577. { PCI_VDEVICE(INTEL, 0x1c58), LPC_CPT},
  578. { PCI_VDEVICE(INTEL, 0x1c59), LPC_CPT},
  579. { PCI_VDEVICE(INTEL, 0x1c5a), LPC_CPT},
  580. { PCI_VDEVICE(INTEL, 0x1c5b), LPC_CPT},
  581. { PCI_VDEVICE(INTEL, 0x1c5c), LPC_CPT},
  582. { PCI_VDEVICE(INTEL, 0x1c5d), LPC_CPT},
  583. { PCI_VDEVICE(INTEL, 0x1c5e), LPC_CPT},
  584. { PCI_VDEVICE(INTEL, 0x1c5f), LPC_CPT},
  585. { PCI_VDEVICE(INTEL, 0x1d40), LPC_PBG},
  586. { PCI_VDEVICE(INTEL, 0x1d41), LPC_PBG},
  587. { PCI_VDEVICE(INTEL, 0x1e40), LPC_PPT},
  588. { PCI_VDEVICE(INTEL, 0x1e41), LPC_PPT},
  589. { PCI_VDEVICE(INTEL, 0x1e42), LPC_PPT},
  590. { PCI_VDEVICE(INTEL, 0x1e43), LPC_PPT},
  591. { PCI_VDEVICE(INTEL, 0x1e44), LPC_PPT},
  592. { PCI_VDEVICE(INTEL, 0x1e45), LPC_PPT},
  593. { PCI_VDEVICE(INTEL, 0x1e46), LPC_PPT},
  594. { PCI_VDEVICE(INTEL, 0x1e47), LPC_PPT},
  595. { PCI_VDEVICE(INTEL, 0x1e48), LPC_PPT},
  596. { PCI_VDEVICE(INTEL, 0x1e49), LPC_PPT},
  597. { PCI_VDEVICE(INTEL, 0x1e4a), LPC_PPT},
  598. { PCI_VDEVICE(INTEL, 0x1e4b), LPC_PPT},
  599. { PCI_VDEVICE(INTEL, 0x1e4c), LPC_PPT},
  600. { PCI_VDEVICE(INTEL, 0x1e4d), LPC_PPT},
  601. { PCI_VDEVICE(INTEL, 0x1e4e), LPC_PPT},
  602. { PCI_VDEVICE(INTEL, 0x1e4f), LPC_PPT},
  603. { PCI_VDEVICE(INTEL, 0x1e50), LPC_PPT},
  604. { PCI_VDEVICE(INTEL, 0x1e51), LPC_PPT},
  605. { PCI_VDEVICE(INTEL, 0x1e52), LPC_PPT},
  606. { PCI_VDEVICE(INTEL, 0x1e53), LPC_PPT},
  607. { PCI_VDEVICE(INTEL, 0x1e54), LPC_PPT},
  608. { PCI_VDEVICE(INTEL, 0x1e55), LPC_PPT},
  609. { PCI_VDEVICE(INTEL, 0x1e56), LPC_PPT},
  610. { PCI_VDEVICE(INTEL, 0x1e57), LPC_PPT},
  611. { PCI_VDEVICE(INTEL, 0x1e58), LPC_PPT},
  612. { PCI_VDEVICE(INTEL, 0x1e59), LPC_PPT},
  613. { PCI_VDEVICE(INTEL, 0x1e5a), LPC_PPT},
  614. { PCI_VDEVICE(INTEL, 0x1e5b), LPC_PPT},
  615. { PCI_VDEVICE(INTEL, 0x1e5c), LPC_PPT},
  616. { PCI_VDEVICE(INTEL, 0x1e5d), LPC_PPT},
  617. { PCI_VDEVICE(INTEL, 0x1e5e), LPC_PPT},
  618. { PCI_VDEVICE(INTEL, 0x1e5f), LPC_PPT},
  619. { PCI_VDEVICE(INTEL, 0x1f38), LPC_AVN},
  620. { PCI_VDEVICE(INTEL, 0x1f39), LPC_AVN},
  621. { PCI_VDEVICE(INTEL, 0x1f3a), LPC_AVN},
  622. { PCI_VDEVICE(INTEL, 0x1f3b), LPC_AVN},
  623. { PCI_VDEVICE(INTEL, 0x229c), LPC_BRASWELL},
  624. { PCI_VDEVICE(INTEL, 0x2310), LPC_DH89XXCC},
  625. { PCI_VDEVICE(INTEL, 0x2390), LPC_COLETO},
  626. { PCI_VDEVICE(INTEL, 0x2410), LPC_ICH},
  627. { PCI_VDEVICE(INTEL, 0x2420), LPC_ICH0},
  628. { PCI_VDEVICE(INTEL, 0x2440), LPC_ICH2},
  629. { PCI_VDEVICE(INTEL, 0x244c), LPC_ICH2M},
  630. { PCI_VDEVICE(INTEL, 0x2450), LPC_CICH},
  631. { PCI_VDEVICE(INTEL, 0x2480), LPC_ICH3},
  632. { PCI_VDEVICE(INTEL, 0x248c), LPC_ICH3M},
  633. { PCI_VDEVICE(INTEL, 0x24c0), LPC_ICH4},
  634. { PCI_VDEVICE(INTEL, 0x24cc), LPC_ICH4M},
  635. { PCI_VDEVICE(INTEL, 0x24d0), LPC_ICH5},
  636. { PCI_VDEVICE(INTEL, 0x25a1), LPC_6300ESB},
  637. { PCI_VDEVICE(INTEL, 0x2640), LPC_ICH6},
  638. { PCI_VDEVICE(INTEL, 0x2641), LPC_ICH6M},
  639. { PCI_VDEVICE(INTEL, 0x2642), LPC_ICH6W},
  640. { PCI_VDEVICE(INTEL, 0x2670), LPC_631XESB},
  641. { PCI_VDEVICE(INTEL, 0x2671), LPC_631XESB},
  642. { PCI_VDEVICE(INTEL, 0x2672), LPC_631XESB},
  643. { PCI_VDEVICE(INTEL, 0x2673), LPC_631XESB},
  644. { PCI_VDEVICE(INTEL, 0x2674), LPC_631XESB},
  645. { PCI_VDEVICE(INTEL, 0x2675), LPC_631XESB},
  646. { PCI_VDEVICE(INTEL, 0x2676), LPC_631XESB},
  647. { PCI_VDEVICE(INTEL, 0x2677), LPC_631XESB},
  648. { PCI_VDEVICE(INTEL, 0x2678), LPC_631XESB},
  649. { PCI_VDEVICE(INTEL, 0x2679), LPC_631XESB},
  650. { PCI_VDEVICE(INTEL, 0x267a), LPC_631XESB},
  651. { PCI_VDEVICE(INTEL, 0x267b), LPC_631XESB},
  652. { PCI_VDEVICE(INTEL, 0x267c), LPC_631XESB},
  653. { PCI_VDEVICE(INTEL, 0x267d), LPC_631XESB},
  654. { PCI_VDEVICE(INTEL, 0x267e), LPC_631XESB},
  655. { PCI_VDEVICE(INTEL, 0x267f), LPC_631XESB},
  656. { PCI_VDEVICE(INTEL, 0x27b0), LPC_ICH7DH},
  657. { PCI_VDEVICE(INTEL, 0x27b8), LPC_ICH7},
  658. { PCI_VDEVICE(INTEL, 0x27b9), LPC_ICH7M},
  659. { PCI_VDEVICE(INTEL, 0x27bc), LPC_NM10},
  660. { PCI_VDEVICE(INTEL, 0x27bd), LPC_ICH7MDH},
  661. { PCI_VDEVICE(INTEL, 0x2810), LPC_ICH8},
  662. { PCI_VDEVICE(INTEL, 0x2811), LPC_ICH8ME},
  663. { PCI_VDEVICE(INTEL, 0x2812), LPC_ICH8DH},
  664. { PCI_VDEVICE(INTEL, 0x2814), LPC_ICH8DO},
  665. { PCI_VDEVICE(INTEL, 0x2815), LPC_ICH8M},
  666. { PCI_VDEVICE(INTEL, 0x2912), LPC_ICH9DH},
  667. { PCI_VDEVICE(INTEL, 0x2914), LPC_ICH9DO},
  668. { PCI_VDEVICE(INTEL, 0x2916), LPC_ICH9R},
  669. { PCI_VDEVICE(INTEL, 0x2917), LPC_ICH9ME},
  670. { PCI_VDEVICE(INTEL, 0x2918), LPC_ICH9},
  671. { PCI_VDEVICE(INTEL, 0x2919), LPC_ICH9M},
  672. { PCI_VDEVICE(INTEL, 0x3197), LPC_GLK},
  673. { PCI_VDEVICE(INTEL, 0x2b9c), LPC_COUGARMOUNTAIN},
  674. { PCI_VDEVICE(INTEL, 0x3a14), LPC_ICH10DO},
  675. { PCI_VDEVICE(INTEL, 0x3a16), LPC_ICH10R},
  676. { PCI_VDEVICE(INTEL, 0x3a18), LPC_ICH10},
  677. { PCI_VDEVICE(INTEL, 0x3a1a), LPC_ICH10D},
  678. { PCI_VDEVICE(INTEL, 0x3b00), LPC_PCH},
  679. { PCI_VDEVICE(INTEL, 0x3b01), LPC_PCHM},
  680. { PCI_VDEVICE(INTEL, 0x3b02), LPC_P55},
  681. { PCI_VDEVICE(INTEL, 0x3b03), LPC_PM55},
  682. { PCI_VDEVICE(INTEL, 0x3b06), LPC_H55},
  683. { PCI_VDEVICE(INTEL, 0x3b07), LPC_QM57},
  684. { PCI_VDEVICE(INTEL, 0x3b08), LPC_H57},
  685. { PCI_VDEVICE(INTEL, 0x3b09), LPC_HM55},
  686. { PCI_VDEVICE(INTEL, 0x3b0a), LPC_Q57},
  687. { PCI_VDEVICE(INTEL, 0x3b0b), LPC_HM57},
  688. { PCI_VDEVICE(INTEL, 0x3b0d), LPC_PCHMSFF},
  689. { PCI_VDEVICE(INTEL, 0x3b0f), LPC_QS57},
  690. { PCI_VDEVICE(INTEL, 0x3b12), LPC_3400},
  691. { PCI_VDEVICE(INTEL, 0x3b14), LPC_3420},
  692. { PCI_VDEVICE(INTEL, 0x3b16), LPC_3450},
  693. { PCI_VDEVICE(INTEL, 0x5031), LPC_EP80579},
  694. { PCI_VDEVICE(INTEL, 0x5ae8), LPC_APL},
  695. { PCI_VDEVICE(INTEL, 0x8c40), LPC_LPT},
  696. { PCI_VDEVICE(INTEL, 0x8c41), LPC_LPT},
  697. { PCI_VDEVICE(INTEL, 0x8c42), LPC_LPT},
  698. { PCI_VDEVICE(INTEL, 0x8c43), LPC_LPT},
  699. { PCI_VDEVICE(INTEL, 0x8c44), LPC_LPT},
  700. { PCI_VDEVICE(INTEL, 0x8c45), LPC_LPT},
  701. { PCI_VDEVICE(INTEL, 0x8c46), LPC_LPT},
  702. { PCI_VDEVICE(INTEL, 0x8c47), LPC_LPT},
  703. { PCI_VDEVICE(INTEL, 0x8c48), LPC_LPT},
  704. { PCI_VDEVICE(INTEL, 0x8c49), LPC_LPT},
  705. { PCI_VDEVICE(INTEL, 0x8c4a), LPC_LPT},
  706. { PCI_VDEVICE(INTEL, 0x8c4b), LPC_LPT},
  707. { PCI_VDEVICE(INTEL, 0x8c4c), LPC_LPT},
  708. { PCI_VDEVICE(INTEL, 0x8c4d), LPC_LPT},
  709. { PCI_VDEVICE(INTEL, 0x8c4e), LPC_LPT},
  710. { PCI_VDEVICE(INTEL, 0x8c4f), LPC_LPT},
  711. { PCI_VDEVICE(INTEL, 0x8c50), LPC_LPT},
  712. { PCI_VDEVICE(INTEL, 0x8c51), LPC_LPT},
  713. { PCI_VDEVICE(INTEL, 0x8c52), LPC_LPT},
  714. { PCI_VDEVICE(INTEL, 0x8c53), LPC_LPT},
  715. { PCI_VDEVICE(INTEL, 0x8c54), LPC_LPT},
  716. { PCI_VDEVICE(INTEL, 0x8c55), LPC_LPT},
  717. { PCI_VDEVICE(INTEL, 0x8c56), LPC_LPT},
  718. { PCI_VDEVICE(INTEL, 0x8c57), LPC_LPT},
  719. { PCI_VDEVICE(INTEL, 0x8c58), LPC_LPT},
  720. { PCI_VDEVICE(INTEL, 0x8c59), LPC_LPT},
  721. { PCI_VDEVICE(INTEL, 0x8c5a), LPC_LPT},
  722. { PCI_VDEVICE(INTEL, 0x8c5b), LPC_LPT},
  723. { PCI_VDEVICE(INTEL, 0x8c5c), LPC_LPT},
  724. { PCI_VDEVICE(INTEL, 0x8c5d), LPC_LPT},
  725. { PCI_VDEVICE(INTEL, 0x8c5e), LPC_LPT},
  726. { PCI_VDEVICE(INTEL, 0x8c5f), LPC_LPT},
  727. { PCI_VDEVICE(INTEL, 0x8cc1), LPC_9S},
  728. { PCI_VDEVICE(INTEL, 0x8cc2), LPC_9S},
  729. { PCI_VDEVICE(INTEL, 0x8cc3), LPC_9S},
  730. { PCI_VDEVICE(INTEL, 0x8cc4), LPC_9S},
  731. { PCI_VDEVICE(INTEL, 0x8cc6), LPC_9S},
  732. { PCI_VDEVICE(INTEL, 0x8d40), LPC_WBG},
  733. { PCI_VDEVICE(INTEL, 0x8d41), LPC_WBG},
  734. { PCI_VDEVICE(INTEL, 0x8d42), LPC_WBG},
  735. { PCI_VDEVICE(INTEL, 0x8d43), LPC_WBG},
  736. { PCI_VDEVICE(INTEL, 0x8d44), LPC_WBG},
  737. { PCI_VDEVICE(INTEL, 0x8d45), LPC_WBG},
  738. { PCI_VDEVICE(INTEL, 0x8d46), LPC_WBG},
  739. { PCI_VDEVICE(INTEL, 0x8d47), LPC_WBG},
  740. { PCI_VDEVICE(INTEL, 0x8d48), LPC_WBG},
  741. { PCI_VDEVICE(INTEL, 0x8d49), LPC_WBG},
  742. { PCI_VDEVICE(INTEL, 0x8d4a), LPC_WBG},
  743. { PCI_VDEVICE(INTEL, 0x8d4b), LPC_WBG},
  744. { PCI_VDEVICE(INTEL, 0x8d4c), LPC_WBG},
  745. { PCI_VDEVICE(INTEL, 0x8d4d), LPC_WBG},
  746. { PCI_VDEVICE(INTEL, 0x8d4e), LPC_WBG},
  747. { PCI_VDEVICE(INTEL, 0x8d4f), LPC_WBG},
  748. { PCI_VDEVICE(INTEL, 0x8d50), LPC_WBG},
  749. { PCI_VDEVICE(INTEL, 0x8d51), LPC_WBG},
  750. { PCI_VDEVICE(INTEL, 0x8d52), LPC_WBG},
  751. { PCI_VDEVICE(INTEL, 0x8d53), LPC_WBG},
  752. { PCI_VDEVICE(INTEL, 0x8d54), LPC_WBG},
  753. { PCI_VDEVICE(INTEL, 0x8d55), LPC_WBG},
  754. { PCI_VDEVICE(INTEL, 0x8d56), LPC_WBG},
  755. { PCI_VDEVICE(INTEL, 0x8d57), LPC_WBG},
  756. { PCI_VDEVICE(INTEL, 0x8d58), LPC_WBG},
  757. { PCI_VDEVICE(INTEL, 0x8d59), LPC_WBG},
  758. { PCI_VDEVICE(INTEL, 0x8d5a), LPC_WBG},
  759. { PCI_VDEVICE(INTEL, 0x8d5b), LPC_WBG},
  760. { PCI_VDEVICE(INTEL, 0x8d5c), LPC_WBG},
  761. { PCI_VDEVICE(INTEL, 0x8d5d), LPC_WBG},
  762. { PCI_VDEVICE(INTEL, 0x8d5e), LPC_WBG},
  763. { PCI_VDEVICE(INTEL, 0x8d5f), LPC_WBG},
  764. { PCI_VDEVICE(INTEL, 0x9c40), LPC_LPT_LP},
  765. { PCI_VDEVICE(INTEL, 0x9c41), LPC_LPT_LP},
  766. { PCI_VDEVICE(INTEL, 0x9c42), LPC_LPT_LP},
  767. { PCI_VDEVICE(INTEL, 0x9c43), LPC_LPT_LP},
  768. { PCI_VDEVICE(INTEL, 0x9c44), LPC_LPT_LP},
  769. { PCI_VDEVICE(INTEL, 0x9c45), LPC_LPT_LP},
  770. { PCI_VDEVICE(INTEL, 0x9c46), LPC_LPT_LP},
  771. { PCI_VDEVICE(INTEL, 0x9c47), LPC_LPT_LP},
  772. { PCI_VDEVICE(INTEL, 0x9cc1), LPC_WPT_LP},
  773. { PCI_VDEVICE(INTEL, 0x9cc2), LPC_WPT_LP},
  774. { PCI_VDEVICE(INTEL, 0x9cc3), LPC_WPT_LP},
  775. { PCI_VDEVICE(INTEL, 0x9cc5), LPC_WPT_LP},
  776. { PCI_VDEVICE(INTEL, 0x9cc6), LPC_WPT_LP},
  777. { PCI_VDEVICE(INTEL, 0x9cc7), LPC_WPT_LP},
  778. { PCI_VDEVICE(INTEL, 0x9cc9), LPC_WPT_LP},
  779. { PCI_VDEVICE(INTEL, 0xa1c1), LPC_LEWISBURG},
  780. { PCI_VDEVICE(INTEL, 0xa1c2), LPC_LEWISBURG},
  781. { PCI_VDEVICE(INTEL, 0xa1c3), LPC_LEWISBURG},
  782. { PCI_VDEVICE(INTEL, 0xa1c4), LPC_LEWISBURG},
  783. { PCI_VDEVICE(INTEL, 0xa1c5), LPC_LEWISBURG},
  784. { PCI_VDEVICE(INTEL, 0xa1c6), LPC_LEWISBURG},
  785. { PCI_VDEVICE(INTEL, 0xa1c7), LPC_LEWISBURG},
  786. { PCI_VDEVICE(INTEL, 0xa242), LPC_LEWISBURG},
  787. { PCI_VDEVICE(INTEL, 0xa243), LPC_LEWISBURG},
  788. { 0, }, /* End of list */
  789. };
  790. MODULE_DEVICE_TABLE(pci, lpc_ich_ids);
  791. static void lpc_ich_restore_config_space(struct pci_dev *dev)
  792. {
  793. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  794. if (priv->abase_save >= 0) {
  795. pci_write_config_byte(dev, priv->abase, priv->abase_save);
  796. priv->abase_save = -1;
  797. }
  798. if (priv->actrl_pbase_save >= 0) {
  799. pci_write_config_byte(dev, priv->actrl_pbase,
  800. priv->actrl_pbase_save);
  801. priv->actrl_pbase_save = -1;
  802. }
  803. if (priv->gctrl_save >= 0) {
  804. pci_write_config_byte(dev, priv->gctrl, priv->gctrl_save);
  805. priv->gctrl_save = -1;
  806. }
  807. }
  808. static void lpc_ich_enable_acpi_space(struct pci_dev *dev)
  809. {
  810. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  811. u8 reg_save;
  812. switch (lpc_chipset_info[priv->chipset].iTCO_version) {
  813. case 3:
  814. /*
  815. * Some chipsets (eg Avoton) enable the ACPI space in the
  816. * ACPI BASE register.
  817. */
  818. pci_read_config_byte(dev, priv->abase, &reg_save);
  819. pci_write_config_byte(dev, priv->abase, reg_save | 0x2);
  820. priv->abase_save = reg_save;
  821. break;
  822. default:
  823. /*
  824. * Most chipsets enable the ACPI space in the ACPI control
  825. * register.
  826. */
  827. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  828. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x80);
  829. priv->actrl_pbase_save = reg_save;
  830. break;
  831. }
  832. }
  833. static void lpc_ich_enable_gpio_space(struct pci_dev *dev)
  834. {
  835. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  836. u8 reg_save;
  837. pci_read_config_byte(dev, priv->gctrl, &reg_save);
  838. pci_write_config_byte(dev, priv->gctrl, reg_save | 0x10);
  839. priv->gctrl_save = reg_save;
  840. }
  841. static void lpc_ich_enable_pmc_space(struct pci_dev *dev)
  842. {
  843. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  844. u8 reg_save;
  845. pci_read_config_byte(dev, priv->actrl_pbase, &reg_save);
  846. pci_write_config_byte(dev, priv->actrl_pbase, reg_save | 0x2);
  847. priv->actrl_pbase_save = reg_save;
  848. }
  849. static int lpc_ich_finalize_wdt_cell(struct pci_dev *dev)
  850. {
  851. struct itco_wdt_platform_data *pdata;
  852. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  853. struct lpc_ich_info *info;
  854. struct mfd_cell *cell = &lpc_ich_wdt_cell;
  855. pdata = devm_kzalloc(&dev->dev, sizeof(*pdata), GFP_KERNEL);
  856. if (!pdata)
  857. return -ENOMEM;
  858. info = &lpc_chipset_info[priv->chipset];
  859. pdata->version = info->iTCO_version;
  860. strlcpy(pdata->name, info->name, sizeof(pdata->name));
  861. cell->platform_data = pdata;
  862. cell->pdata_size = sizeof(*pdata);
  863. return 0;
  864. }
  865. static void lpc_ich_finalize_gpio_cell(struct pci_dev *dev)
  866. {
  867. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  868. struct mfd_cell *cell = &lpc_ich_gpio_cell;
  869. cell->platform_data = &lpc_chipset_info[priv->chipset];
  870. cell->pdata_size = sizeof(struct lpc_ich_info);
  871. }
  872. /*
  873. * We don't check for resource conflict globally. There are 2 or 3 independent
  874. * GPIO groups and it's enough to have access to one of these to instantiate
  875. * the device.
  876. */
  877. static int lpc_ich_check_conflict_gpio(struct resource *res)
  878. {
  879. int ret;
  880. u8 use_gpio = 0;
  881. if (resource_size(res) >= 0x50 &&
  882. !acpi_check_region(res->start + 0x40, 0x10, "LPC ICH GPIO3"))
  883. use_gpio |= 1 << 2;
  884. if (!acpi_check_region(res->start + 0x30, 0x10, "LPC ICH GPIO2"))
  885. use_gpio |= 1 << 1;
  886. ret = acpi_check_region(res->start + 0x00, 0x30, "LPC ICH GPIO1");
  887. if (!ret)
  888. use_gpio |= 1 << 0;
  889. return use_gpio ? use_gpio : ret;
  890. }
  891. static int lpc_ich_init_gpio(struct pci_dev *dev)
  892. {
  893. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  894. u32 base_addr_cfg;
  895. u32 base_addr;
  896. int ret;
  897. bool acpi_conflict = false;
  898. struct resource *res;
  899. /* Setup power management base register */
  900. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  901. base_addr = base_addr_cfg & 0x0000ff80;
  902. if (!base_addr) {
  903. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  904. lpc_ich_gpio_cell.num_resources--;
  905. goto gpe0_done;
  906. }
  907. res = &gpio_ich_res[ICH_RES_GPE0];
  908. res->start = base_addr + ACPIBASE_GPE_OFF;
  909. res->end = base_addr + ACPIBASE_GPE_END;
  910. ret = acpi_check_resource_conflict(res);
  911. if (ret) {
  912. /*
  913. * This isn't fatal for the GPIO, but we have to make sure that
  914. * the platform_device subsystem doesn't see this resource
  915. * or it will register an invalid region.
  916. */
  917. lpc_ich_gpio_cell.num_resources--;
  918. acpi_conflict = true;
  919. } else {
  920. lpc_ich_enable_acpi_space(dev);
  921. }
  922. gpe0_done:
  923. /* Setup GPIO base register */
  924. pci_read_config_dword(dev, priv->gbase, &base_addr_cfg);
  925. base_addr = base_addr_cfg & 0x0000ff80;
  926. if (!base_addr) {
  927. dev_notice(&dev->dev, "I/O space for GPIO uninitialized\n");
  928. ret = -ENODEV;
  929. goto gpio_done;
  930. }
  931. /* Older devices provide fewer GPIO and have a smaller resource size. */
  932. res = &gpio_ich_res[ICH_RES_GPIO];
  933. res->start = base_addr;
  934. switch (lpc_chipset_info[priv->chipset].gpio_version) {
  935. case ICH_V5_GPIO:
  936. case ICH_V10CORP_GPIO:
  937. res->end = res->start + 128 - 1;
  938. break;
  939. default:
  940. res->end = res->start + 64 - 1;
  941. break;
  942. }
  943. ret = lpc_ich_check_conflict_gpio(res);
  944. if (ret < 0) {
  945. /* this isn't necessarily fatal for the GPIO */
  946. acpi_conflict = true;
  947. goto gpio_done;
  948. }
  949. lpc_chipset_info[priv->chipset].use_gpio = ret;
  950. lpc_ich_enable_gpio_space(dev);
  951. lpc_ich_finalize_gpio_cell(dev);
  952. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  953. &lpc_ich_gpio_cell, 1, NULL, 0, NULL);
  954. gpio_done:
  955. if (acpi_conflict)
  956. pr_warn("Resource conflict(s) found affecting %s\n",
  957. lpc_ich_gpio_cell.name);
  958. return ret;
  959. }
  960. static int lpc_ich_init_wdt(struct pci_dev *dev)
  961. {
  962. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  963. u32 base_addr_cfg;
  964. u32 base_addr;
  965. int ret;
  966. struct resource *res;
  967. /* If we have ACPI based watchdog use that instead */
  968. if (acpi_has_watchdog())
  969. return -ENODEV;
  970. /* Setup power management base register */
  971. pci_read_config_dword(dev, priv->abase, &base_addr_cfg);
  972. base_addr = base_addr_cfg & 0x0000ff80;
  973. if (!base_addr) {
  974. dev_notice(&dev->dev, "I/O space for ACPI uninitialized\n");
  975. ret = -ENODEV;
  976. goto wdt_done;
  977. }
  978. res = wdt_io_res(ICH_RES_IO_TCO);
  979. res->start = base_addr + ACPIBASE_TCO_OFF;
  980. res->end = base_addr + ACPIBASE_TCO_END;
  981. res = wdt_io_res(ICH_RES_IO_SMI);
  982. res->start = base_addr + ACPIBASE_SMI_OFF;
  983. res->end = base_addr + ACPIBASE_SMI_END;
  984. lpc_ich_enable_acpi_space(dev);
  985. /*
  986. * iTCO v2:
  987. * Get the Memory-Mapped GCS register. To get access to it
  988. * we have to read RCBA from PCI Config space 0xf0 and use
  989. * it as base. GCS = RCBA + ICH6_GCS(0x3410).
  990. *
  991. * iTCO v3:
  992. * Get the Power Management Configuration register. To get access
  993. * to it we have to read the PMC BASE from config space and address
  994. * the register at offset 0x8.
  995. */
  996. if (lpc_chipset_info[priv->chipset].iTCO_version == 1) {
  997. /* Don't register iomem for TCO ver 1 */
  998. lpc_ich_wdt_cell.num_resources--;
  999. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 2) {
  1000. pci_read_config_dword(dev, RCBABASE, &base_addr_cfg);
  1001. base_addr = base_addr_cfg & 0xffffc000;
  1002. if (!(base_addr_cfg & 1)) {
  1003. dev_notice(&dev->dev, "RCBA is disabled by "
  1004. "hardware/BIOS, device disabled\n");
  1005. ret = -ENODEV;
  1006. goto wdt_done;
  1007. }
  1008. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  1009. res->start = base_addr + ACPIBASE_GCS_OFF;
  1010. res->end = base_addr + ACPIBASE_GCS_END;
  1011. } else if (lpc_chipset_info[priv->chipset].iTCO_version == 3) {
  1012. lpc_ich_enable_pmc_space(dev);
  1013. pci_read_config_dword(dev, ACPICTRL_PMCBASE, &base_addr_cfg);
  1014. base_addr = base_addr_cfg & 0xfffffe00;
  1015. res = wdt_mem_res(ICH_RES_MEM_GCS_PMC);
  1016. res->start = base_addr + ACPIBASE_PMC_OFF;
  1017. res->end = base_addr + ACPIBASE_PMC_END;
  1018. }
  1019. ret = lpc_ich_finalize_wdt_cell(dev);
  1020. if (ret)
  1021. goto wdt_done;
  1022. ret = mfd_add_devices(&dev->dev, PLATFORM_DEVID_AUTO,
  1023. &lpc_ich_wdt_cell, 1, NULL, 0, NULL);
  1024. wdt_done:
  1025. return ret;
  1026. }
  1027. static int lpc_ich_init_spi(struct pci_dev *dev)
  1028. {
  1029. struct lpc_ich_priv *priv = pci_get_drvdata(dev);
  1030. struct resource *res = &intel_spi_res[0];
  1031. struct intel_spi_boardinfo *info;
  1032. u32 spi_base, rcba, bcr;
  1033. info = devm_kzalloc(&dev->dev, sizeof(*info), GFP_KERNEL);
  1034. if (!info)
  1035. return -ENOMEM;
  1036. info->type = lpc_chipset_info[priv->chipset].spi_type;
  1037. switch (info->type) {
  1038. case INTEL_SPI_BYT:
  1039. pci_read_config_dword(dev, SPIBASE_BYT, &spi_base);
  1040. if (spi_base & SPIBASE_BYT_EN) {
  1041. res->start = spi_base & ~(SPIBASE_BYT_SZ - 1);
  1042. res->end = res->start + SPIBASE_BYT_SZ - 1;
  1043. }
  1044. break;
  1045. case INTEL_SPI_LPT:
  1046. pci_read_config_dword(dev, RCBABASE, &rcba);
  1047. if (rcba & 1) {
  1048. spi_base = round_down(rcba, SPIBASE_LPT_SZ);
  1049. res->start = spi_base + SPIBASE_LPT;
  1050. res->end = res->start + SPIBASE_LPT_SZ - 1;
  1051. pci_read_config_dword(dev, BCR, &bcr);
  1052. info->writeable = !!(bcr & BCR_WPD);
  1053. }
  1054. break;
  1055. case INTEL_SPI_BXT: {
  1056. unsigned int p2sb = PCI_DEVFN(13, 0);
  1057. unsigned int spi = PCI_DEVFN(13, 2);
  1058. struct pci_bus *bus = dev->bus;
  1059. /*
  1060. * The P2SB is hidden by BIOS and we need to unhide it in
  1061. * order to read BAR of the SPI flash device. Once that is
  1062. * done we hide it again.
  1063. */
  1064. pci_bus_write_config_byte(bus, p2sb, 0xe1, 0x0);
  1065. pci_bus_read_config_dword(bus, spi, PCI_BASE_ADDRESS_0,
  1066. &spi_base);
  1067. if (spi_base != ~0) {
  1068. res->start = spi_base & 0xfffffff0;
  1069. res->end = res->start + SPIBASE_APL_SZ - 1;
  1070. pci_bus_read_config_dword(bus, spi, BCR, &bcr);
  1071. info->writeable = !!(bcr & BCR_WPD);
  1072. }
  1073. pci_bus_write_config_byte(bus, p2sb, 0xe1, 0x1);
  1074. break;
  1075. }
  1076. default:
  1077. return -EINVAL;
  1078. }
  1079. if (!res->start)
  1080. return -ENODEV;
  1081. lpc_ich_spi_cell.platform_data = info;
  1082. lpc_ich_spi_cell.pdata_size = sizeof(*info);
  1083. return mfd_add_devices(&dev->dev, PLATFORM_DEVID_NONE,
  1084. &lpc_ich_spi_cell, 1, NULL, 0, NULL);
  1085. }
  1086. static int lpc_ich_probe(struct pci_dev *dev,
  1087. const struct pci_device_id *id)
  1088. {
  1089. struct lpc_ich_priv *priv;
  1090. int ret;
  1091. bool cell_added = false;
  1092. priv = devm_kzalloc(&dev->dev,
  1093. sizeof(struct lpc_ich_priv), GFP_KERNEL);
  1094. if (!priv)
  1095. return -ENOMEM;
  1096. priv->chipset = id->driver_data;
  1097. priv->actrl_pbase_save = -1;
  1098. priv->abase_save = -1;
  1099. priv->abase = ACPIBASE;
  1100. priv->actrl_pbase = ACPICTRL_PMCBASE;
  1101. priv->gctrl_save = -1;
  1102. if (priv->chipset <= LPC_ICH5) {
  1103. priv->gbase = GPIOBASE_ICH0;
  1104. priv->gctrl = GPIOCTRL_ICH0;
  1105. } else {
  1106. priv->gbase = GPIOBASE_ICH6;
  1107. priv->gctrl = GPIOCTRL_ICH6;
  1108. }
  1109. pci_set_drvdata(dev, priv);
  1110. if (lpc_chipset_info[priv->chipset].iTCO_version) {
  1111. ret = lpc_ich_init_wdt(dev);
  1112. if (!ret)
  1113. cell_added = true;
  1114. }
  1115. if (lpc_chipset_info[priv->chipset].gpio_version) {
  1116. ret = lpc_ich_init_gpio(dev);
  1117. if (!ret)
  1118. cell_added = true;
  1119. }
  1120. if (lpc_chipset_info[priv->chipset].spi_type) {
  1121. ret = lpc_ich_init_spi(dev);
  1122. if (!ret)
  1123. cell_added = true;
  1124. }
  1125. /*
  1126. * We only care if at least one or none of the cells registered
  1127. * successfully.
  1128. */
  1129. if (!cell_added) {
  1130. dev_warn(&dev->dev, "No MFD cells added\n");
  1131. lpc_ich_restore_config_space(dev);
  1132. return -ENODEV;
  1133. }
  1134. return 0;
  1135. }
  1136. static void lpc_ich_remove(struct pci_dev *dev)
  1137. {
  1138. mfd_remove_devices(&dev->dev);
  1139. lpc_ich_restore_config_space(dev);
  1140. }
  1141. static struct pci_driver lpc_ich_driver = {
  1142. .name = "lpc_ich",
  1143. .id_table = lpc_ich_ids,
  1144. .probe = lpc_ich_probe,
  1145. .remove = lpc_ich_remove,
  1146. };
  1147. module_pci_driver(lpc_ich_driver);
  1148. MODULE_AUTHOR("Aaron Sierra <asierra@xes-inc.com>");
  1149. MODULE_DESCRIPTION("LPC interface for Intel ICH");
  1150. MODULE_LICENSE("GPL");