si2165.c 30 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318
  1. /*
  2. * Driver for Silicon Labs Si2161 DVB-T and Si2165 DVB-C/-T Demodulator
  3. *
  4. * Copyright (C) 2013-2017 Matthias Schwarzott <zzam@gentoo.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. *
  16. * References:
  17. * http://www.silabs.com/Support%20Documents/TechnicalDocs/Si2165-short.pdf
  18. */
  19. #include <linux/delay.h>
  20. #include <linux/errno.h>
  21. #include <linux/init.h>
  22. #include <linux/kernel.h>
  23. #include <linux/module.h>
  24. #include <linux/string.h>
  25. #include <linux/slab.h>
  26. #include <linux/firmware.h>
  27. #include <linux/regmap.h>
  28. #include <media/dvb_frontend.h>
  29. #include <media/dvb_math.h>
  30. #include "si2165_priv.h"
  31. #include "si2165.h"
  32. /*
  33. * Hauppauge WinTV-HVR-930C-HD B130 / PCTV QuatroStick 521e 1113xx
  34. * uses 16 MHz xtal
  35. *
  36. * Hauppauge WinTV-HVR-930C-HD B131 / PCTV QuatroStick 522e 1114xx
  37. * uses 24 MHz clock provided by tuner
  38. */
  39. struct si2165_state {
  40. struct i2c_client *client;
  41. struct regmap *regmap;
  42. struct dvb_frontend fe;
  43. struct si2165_config config;
  44. u8 chip_revcode;
  45. u8 chip_type;
  46. /* calculated by xtal and div settings */
  47. u32 fvco_hz;
  48. u32 sys_clk;
  49. u32 adc_clk;
  50. /* DVBv3 stats */
  51. u64 ber_prev;
  52. bool has_dvbc;
  53. bool has_dvbt;
  54. bool firmware_loaded;
  55. };
  56. static int si2165_write(struct si2165_state *state, const u16 reg,
  57. const u8 *src, const int count)
  58. {
  59. int ret;
  60. dev_dbg(&state->client->dev, "i2c write: reg: 0x%04x, data: %*ph\n",
  61. reg, count, src);
  62. ret = regmap_bulk_write(state->regmap, reg, src, count);
  63. if (ret)
  64. dev_err(&state->client->dev, "%s: ret == %d\n", __func__, ret);
  65. return ret;
  66. }
  67. static int si2165_read(struct si2165_state *state,
  68. const u16 reg, u8 *val, const int count)
  69. {
  70. int ret = regmap_bulk_read(state->regmap, reg, val, count);
  71. if (ret) {
  72. dev_err(&state->client->dev, "%s: error (addr %02x reg %04x error (ret == %i)\n",
  73. __func__, state->config.i2c_addr, reg, ret);
  74. return ret;
  75. }
  76. dev_dbg(&state->client->dev, "i2c read: reg: 0x%04x, data: %*ph\n",
  77. reg, count, val);
  78. return 0;
  79. }
  80. static int si2165_readreg8(struct si2165_state *state,
  81. const u16 reg, u8 *val)
  82. {
  83. unsigned int val_tmp;
  84. int ret = regmap_read(state->regmap, reg, &val_tmp);
  85. *val = (u8)val_tmp;
  86. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%02x\n", reg, *val);
  87. return ret;
  88. }
  89. static int si2165_readreg16(struct si2165_state *state,
  90. const u16 reg, u16 *val)
  91. {
  92. u8 buf[2];
  93. int ret = si2165_read(state, reg, buf, 2);
  94. *val = buf[0] | buf[1] << 8;
  95. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%04x\n", reg, *val);
  96. return ret;
  97. }
  98. static int si2165_readreg24(struct si2165_state *state,
  99. const u16 reg, u32 *val)
  100. {
  101. u8 buf[3];
  102. int ret = si2165_read(state, reg, buf, 3);
  103. *val = buf[0] | buf[1] << 8 | buf[2] << 16;
  104. dev_dbg(&state->client->dev, "reg read: R(0x%04x)=0x%06x\n", reg, *val);
  105. return ret;
  106. }
  107. static int si2165_writereg8(struct si2165_state *state, const u16 reg, u8 val)
  108. {
  109. return regmap_write(state->regmap, reg, val);
  110. }
  111. static int si2165_writereg16(struct si2165_state *state, const u16 reg, u16 val)
  112. {
  113. u8 buf[2] = { val & 0xff, (val >> 8) & 0xff };
  114. return si2165_write(state, reg, buf, 2);
  115. }
  116. static int si2165_writereg24(struct si2165_state *state, const u16 reg, u32 val)
  117. {
  118. u8 buf[3] = { val & 0xff, (val >> 8) & 0xff, (val >> 16) & 0xff };
  119. return si2165_write(state, reg, buf, 3);
  120. }
  121. static int si2165_writereg32(struct si2165_state *state, const u16 reg, u32 val)
  122. {
  123. u8 buf[4] = {
  124. val & 0xff,
  125. (val >> 8) & 0xff,
  126. (val >> 16) & 0xff,
  127. (val >> 24) & 0xff
  128. };
  129. return si2165_write(state, reg, buf, 4);
  130. }
  131. static int si2165_writereg_mask8(struct si2165_state *state, const u16 reg,
  132. u8 val, u8 mask)
  133. {
  134. if (mask != 0xff) {
  135. u8 tmp;
  136. int ret = si2165_readreg8(state, reg, &tmp);
  137. if (ret < 0)
  138. return ret;
  139. val &= mask;
  140. tmp &= ~mask;
  141. val |= tmp;
  142. }
  143. return si2165_writereg8(state, reg, val);
  144. }
  145. #define REG16(reg, val) \
  146. { (reg), (val) & 0xff }, \
  147. { (reg) + 1, (val) >> 8 & 0xff }
  148. struct si2165_reg_value_pair {
  149. u16 reg;
  150. u8 val;
  151. };
  152. static int si2165_write_reg_list(struct si2165_state *state,
  153. const struct si2165_reg_value_pair *regs,
  154. int count)
  155. {
  156. int i;
  157. int ret;
  158. for (i = 0; i < count; i++) {
  159. ret = si2165_writereg8(state, regs[i].reg, regs[i].val);
  160. if (ret < 0)
  161. return ret;
  162. }
  163. return 0;
  164. }
  165. static int si2165_get_tune_settings(struct dvb_frontend *fe,
  166. struct dvb_frontend_tune_settings *s)
  167. {
  168. s->min_delay_ms = 1000;
  169. return 0;
  170. }
  171. static int si2165_init_pll(struct si2165_state *state)
  172. {
  173. u32 ref_freq_hz = state->config.ref_freq_hz;
  174. u8 divr = 1; /* 1..7 */
  175. u8 divp = 1; /* only 1 or 4 */
  176. u8 divn = 56; /* 1..63 */
  177. u8 divm = 8;
  178. u8 divl = 12;
  179. u8 buf[4];
  180. /*
  181. * hardcoded values can be deleted if calculation is verified
  182. * or it yields the same values as the windows driver
  183. */
  184. switch (ref_freq_hz) {
  185. case 16000000u:
  186. divn = 56;
  187. break;
  188. case 24000000u:
  189. divr = 2;
  190. divp = 4;
  191. divn = 19;
  192. break;
  193. default:
  194. /* ref_freq / divr must be between 4 and 16 MHz */
  195. if (ref_freq_hz > 16000000u)
  196. divr = 2;
  197. /*
  198. * now select divn and divp such that
  199. * fvco is in 1624..1824 MHz
  200. */
  201. if (1624000000u * divr > ref_freq_hz * 2u * 63u)
  202. divp = 4;
  203. /* is this already correct regarding rounding? */
  204. divn = 1624000000u * divr / (ref_freq_hz * 2u * divp);
  205. break;
  206. }
  207. /* adc_clk and sys_clk depend on xtal and pll settings */
  208. state->fvco_hz = ref_freq_hz / divr
  209. * 2u * divn * divp;
  210. state->adc_clk = state->fvco_hz / (divm * 4u);
  211. state->sys_clk = state->fvco_hz / (divl * 2u);
  212. /* write all 4 pll registers 0x00a0..0x00a3 at once */
  213. buf[0] = divl;
  214. buf[1] = divm;
  215. buf[2] = (divn & 0x3f) | ((divp == 1) ? 0x40 : 0x00) | 0x80;
  216. buf[3] = divr;
  217. return si2165_write(state, REG_PLL_DIVL, buf, 4);
  218. }
  219. static int si2165_adjust_pll_divl(struct si2165_state *state, u8 divl)
  220. {
  221. state->sys_clk = state->fvco_hz / (divl * 2u);
  222. return si2165_writereg8(state, REG_PLL_DIVL, divl);
  223. }
  224. static u32 si2165_get_fe_clk(struct si2165_state *state)
  225. {
  226. /* assume Oversampling mode Ovr4 is used */
  227. return state->adc_clk;
  228. }
  229. static int si2165_wait_init_done(struct si2165_state *state)
  230. {
  231. int ret;
  232. u8 val = 0;
  233. int i;
  234. for (i = 0; i < 3; ++i) {
  235. ret = si2165_readreg8(state, REG_INIT_DONE, &val);
  236. if (ret < 0)
  237. return ret;
  238. if (val == 0x01)
  239. return 0;
  240. usleep_range(1000, 50000);
  241. }
  242. dev_err(&state->client->dev, "init_done was not set\n");
  243. return -EINVAL;
  244. }
  245. static int si2165_upload_firmware_block(struct si2165_state *state,
  246. const u8 *data, u32 len, u32 *poffset,
  247. u32 block_count)
  248. {
  249. int ret;
  250. u8 buf_ctrl[4] = { 0x00, 0x00, 0x00, 0xc0 };
  251. u8 wordcount;
  252. u32 cur_block = 0;
  253. u32 offset = poffset ? *poffset : 0;
  254. if (len < 4)
  255. return -EINVAL;
  256. if (len % 4 != 0)
  257. return -EINVAL;
  258. dev_dbg(&state->client->dev,
  259. "fw load: %s: called with len=0x%x offset=0x%x blockcount=0x%x\n",
  260. __func__, len, offset, block_count);
  261. while (offset + 12 <= len && cur_block < block_count) {
  262. dev_dbg(&state->client->dev,
  263. "fw load: %s: in while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  264. __func__, len, offset, cur_block, block_count);
  265. wordcount = data[offset];
  266. if (wordcount < 1 || data[offset + 1] ||
  267. data[offset + 2] || data[offset + 3]) {
  268. dev_warn(&state->client->dev,
  269. "bad fw data[0..3] = %*ph\n",
  270. 4, data);
  271. return -EINVAL;
  272. }
  273. if (offset + 8 + wordcount * 4 > len) {
  274. dev_warn(&state->client->dev,
  275. "len is too small for block len=%d, wordcount=%d\n",
  276. len, wordcount);
  277. return -EINVAL;
  278. }
  279. buf_ctrl[0] = wordcount - 1;
  280. ret = si2165_write(state, REG_DCOM_CONTROL_BYTE, buf_ctrl, 4);
  281. if (ret < 0)
  282. goto error;
  283. ret = si2165_write(state, REG_DCOM_ADDR, data + offset + 4, 4);
  284. if (ret < 0)
  285. goto error;
  286. offset += 8;
  287. while (wordcount > 0) {
  288. ret = si2165_write(state, REG_DCOM_DATA,
  289. data + offset, 4);
  290. if (ret < 0)
  291. goto error;
  292. wordcount--;
  293. offset += 4;
  294. }
  295. cur_block++;
  296. }
  297. dev_dbg(&state->client->dev,
  298. "fw load: %s: after while len=0x%x offset=0x%x cur_block=0x%x blockcount=0x%x\n",
  299. __func__, len, offset, cur_block, block_count);
  300. if (poffset)
  301. *poffset = offset;
  302. dev_dbg(&state->client->dev,
  303. "fw load: %s: returned offset=0x%x\n",
  304. __func__, offset);
  305. return 0;
  306. error:
  307. return ret;
  308. }
  309. static int si2165_upload_firmware(struct si2165_state *state)
  310. {
  311. /* int ret; */
  312. u8 val[3];
  313. u16 val16;
  314. int ret;
  315. const struct firmware *fw = NULL;
  316. u8 *fw_file;
  317. const u8 *data;
  318. u32 len;
  319. u32 offset;
  320. u8 patch_version;
  321. u8 block_count;
  322. u16 crc_expected;
  323. switch (state->chip_revcode) {
  324. case 0x03: /* revision D */
  325. fw_file = SI2165_FIRMWARE_REV_D;
  326. break;
  327. default:
  328. dev_info(&state->client->dev, "no firmware file for revision=%d\n",
  329. state->chip_revcode);
  330. return 0;
  331. }
  332. /* request the firmware, this will block and timeout */
  333. ret = request_firmware(&fw, fw_file, &state->client->dev);
  334. if (ret) {
  335. dev_warn(&state->client->dev, "firmware file '%s' not found\n",
  336. fw_file);
  337. goto error;
  338. }
  339. data = fw->data;
  340. len = fw->size;
  341. dev_info(&state->client->dev, "downloading firmware from file '%s' size=%d\n",
  342. fw_file, len);
  343. if (len % 4 != 0) {
  344. dev_warn(&state->client->dev, "firmware size is not multiple of 4\n");
  345. ret = -EINVAL;
  346. goto error;
  347. }
  348. /* check header (8 bytes) */
  349. if (len < 8) {
  350. dev_warn(&state->client->dev, "firmware header is missing\n");
  351. ret = -EINVAL;
  352. goto error;
  353. }
  354. if (data[0] != 1 || data[1] != 0) {
  355. dev_warn(&state->client->dev, "firmware file version is wrong\n");
  356. ret = -EINVAL;
  357. goto error;
  358. }
  359. patch_version = data[2];
  360. block_count = data[4];
  361. crc_expected = data[7] << 8 | data[6];
  362. /* start uploading fw */
  363. /* boot/wdog status */
  364. ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
  365. if (ret < 0)
  366. goto error;
  367. /* reset */
  368. ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
  369. if (ret < 0)
  370. goto error;
  371. /* boot/wdog status */
  372. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  373. if (ret < 0)
  374. goto error;
  375. /* enable reset on error */
  376. ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
  377. if (ret < 0)
  378. goto error;
  379. ret = si2165_readreg8(state, REG_EN_RST_ERROR, val);
  380. if (ret < 0)
  381. goto error;
  382. ret = si2165_writereg8(state, REG_EN_RST_ERROR, 0x02);
  383. if (ret < 0)
  384. goto error;
  385. /* start right after the header */
  386. offset = 8;
  387. dev_info(&state->client->dev, "%s: extracted patch_version=0x%02x, block_count=0x%02x, crc_expected=0x%04x\n",
  388. __func__, patch_version, block_count, crc_expected);
  389. ret = si2165_upload_firmware_block(state, data, len, &offset, 1);
  390. if (ret < 0)
  391. goto error;
  392. ret = si2165_writereg8(state, REG_PATCH_VERSION, patch_version);
  393. if (ret < 0)
  394. goto error;
  395. /* reset crc */
  396. ret = si2165_writereg8(state, REG_RST_CRC, 0x01);
  397. if (ret)
  398. goto error;
  399. ret = si2165_upload_firmware_block(state, data, len,
  400. &offset, block_count);
  401. if (ret < 0) {
  402. dev_err(&state->client->dev,
  403. "firmware could not be uploaded\n");
  404. goto error;
  405. }
  406. /* read crc */
  407. ret = si2165_readreg16(state, REG_CRC, &val16);
  408. if (ret)
  409. goto error;
  410. if (val16 != crc_expected) {
  411. dev_err(&state->client->dev,
  412. "firmware crc mismatch %04x != %04x\n",
  413. val16, crc_expected);
  414. ret = -EINVAL;
  415. goto error;
  416. }
  417. ret = si2165_upload_firmware_block(state, data, len, &offset, 5);
  418. if (ret)
  419. goto error;
  420. if (len != offset) {
  421. dev_err(&state->client->dev,
  422. "firmware len mismatch %04x != %04x\n",
  423. len, offset);
  424. ret = -EINVAL;
  425. goto error;
  426. }
  427. /* reset watchdog error register */
  428. ret = si2165_writereg_mask8(state, REG_WDOG_AND_BOOT, 0x02, 0x02);
  429. if (ret < 0)
  430. goto error;
  431. /* enable reset on error */
  432. ret = si2165_writereg_mask8(state, REG_EN_RST_ERROR, 0x01, 0x01);
  433. if (ret < 0)
  434. goto error;
  435. dev_info(&state->client->dev, "fw load finished\n");
  436. ret = 0;
  437. state->firmware_loaded = true;
  438. error:
  439. if (fw) {
  440. release_firmware(fw);
  441. fw = NULL;
  442. }
  443. return ret;
  444. }
  445. static int si2165_init(struct dvb_frontend *fe)
  446. {
  447. int ret = 0;
  448. struct si2165_state *state = fe->demodulator_priv;
  449. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  450. u8 val;
  451. u8 patch_version = 0x00;
  452. dev_dbg(&state->client->dev, "%s: called\n", __func__);
  453. /* powerup */
  454. ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
  455. if (ret < 0)
  456. goto error;
  457. /* dsp_clock_enable */
  458. ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x01);
  459. if (ret < 0)
  460. goto error;
  461. /* verify chip_mode */
  462. ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
  463. if (ret < 0)
  464. goto error;
  465. if (val != state->config.chip_mode) {
  466. dev_err(&state->client->dev, "could not set chip_mode\n");
  467. return -EINVAL;
  468. }
  469. /* agc */
  470. ret = si2165_writereg8(state, REG_AGC_IF_TRI, 0x00);
  471. if (ret < 0)
  472. goto error;
  473. ret = si2165_writereg8(state, REG_AGC_IF_SLR, 0x01);
  474. if (ret < 0)
  475. goto error;
  476. ret = si2165_writereg8(state, REG_AGC2_OUTPUT, 0x00);
  477. if (ret < 0)
  478. goto error;
  479. ret = si2165_writereg8(state, REG_AGC2_CLKDIV, 0x07);
  480. if (ret < 0)
  481. goto error;
  482. /* rssi pad */
  483. ret = si2165_writereg8(state, REG_RSSI_PAD_CTRL, 0x00);
  484. if (ret < 0)
  485. goto error;
  486. ret = si2165_writereg8(state, REG_RSSI_ENABLE, 0x00);
  487. if (ret < 0)
  488. goto error;
  489. ret = si2165_init_pll(state);
  490. if (ret < 0)
  491. goto error;
  492. /* enable chip_init */
  493. ret = si2165_writereg8(state, REG_CHIP_INIT, 0x01);
  494. if (ret < 0)
  495. goto error;
  496. /* set start_init */
  497. ret = si2165_writereg8(state, REG_START_INIT, 0x01);
  498. if (ret < 0)
  499. goto error;
  500. ret = si2165_wait_init_done(state);
  501. if (ret < 0)
  502. goto error;
  503. /* disable chip_init */
  504. ret = si2165_writereg8(state, REG_CHIP_INIT, 0x00);
  505. if (ret < 0)
  506. goto error;
  507. /* ber_pkt - default 65535 */
  508. ret = si2165_writereg16(state, REG_BER_PKT,
  509. STATISTICS_PERIOD_PKT_COUNT);
  510. if (ret < 0)
  511. goto error;
  512. ret = si2165_readreg8(state, REG_PATCH_VERSION, &patch_version);
  513. if (ret < 0)
  514. goto error;
  515. ret = si2165_writereg8(state, REG_AUTO_RESET, 0x00);
  516. if (ret < 0)
  517. goto error;
  518. /* dsp_addr_jump */
  519. ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
  520. if (ret < 0)
  521. goto error;
  522. /* boot/wdog status */
  523. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, &val);
  524. if (ret < 0)
  525. goto error;
  526. if (patch_version == 0x00) {
  527. ret = si2165_upload_firmware(state);
  528. if (ret < 0)
  529. goto error;
  530. }
  531. /* ts output config */
  532. ret = si2165_writereg8(state, REG_TS_DATA_MODE, 0x20);
  533. if (ret < 0)
  534. return ret;
  535. ret = si2165_writereg16(state, REG_TS_TRI, 0x00fe);
  536. if (ret < 0)
  537. return ret;
  538. ret = si2165_writereg24(state, REG_TS_SLR, 0x555555);
  539. if (ret < 0)
  540. return ret;
  541. ret = si2165_writereg8(state, REG_TS_CLK_MODE, 0x01);
  542. if (ret < 0)
  543. return ret;
  544. ret = si2165_writereg8(state, REG_TS_PARALLEL_MODE, 0x00);
  545. if (ret < 0)
  546. return ret;
  547. c = &state->fe.dtv_property_cache;
  548. c->cnr.len = 1;
  549. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  550. c->post_bit_error.len = 1;
  551. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  552. c->post_bit_count.len = 1;
  553. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  554. return 0;
  555. error:
  556. return ret;
  557. }
  558. static int si2165_sleep(struct dvb_frontend *fe)
  559. {
  560. int ret;
  561. struct si2165_state *state = fe->demodulator_priv;
  562. /* dsp clock disable */
  563. ret = si2165_writereg8(state, REG_DSP_CLOCK, 0x00);
  564. if (ret < 0)
  565. return ret;
  566. /* chip mode */
  567. ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
  568. if (ret < 0)
  569. return ret;
  570. return 0;
  571. }
  572. static int si2165_read_status(struct dvb_frontend *fe, enum fe_status *status)
  573. {
  574. int ret;
  575. u8 u8tmp;
  576. u32 u32tmp;
  577. struct si2165_state *state = fe->demodulator_priv;
  578. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  579. u32 delsys = c->delivery_system;
  580. *status = 0;
  581. switch (delsys) {
  582. case SYS_DVBT:
  583. /* check fast signal type */
  584. ret = si2165_readreg8(state, REG_CHECK_SIGNAL, &u8tmp);
  585. if (ret < 0)
  586. return ret;
  587. switch (u8tmp & 0x3) {
  588. case 0: /* searching */
  589. case 1: /* nothing */
  590. break;
  591. case 2: /* digital signal */
  592. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER;
  593. break;
  594. }
  595. break;
  596. case SYS_DVBC_ANNEX_A:
  597. /* check packet sync lock */
  598. ret = si2165_readreg8(state, REG_PS_LOCK, &u8tmp);
  599. if (ret < 0)
  600. return ret;
  601. if (u8tmp & 0x01) {
  602. *status |= FE_HAS_SIGNAL;
  603. *status |= FE_HAS_CARRIER;
  604. *status |= FE_HAS_VITERBI;
  605. *status |= FE_HAS_SYNC;
  606. }
  607. break;
  608. }
  609. /* check fec_lock */
  610. ret = si2165_readreg8(state, REG_FEC_LOCK, &u8tmp);
  611. if (ret < 0)
  612. return ret;
  613. if (u8tmp & 0x01) {
  614. *status |= FE_HAS_SIGNAL;
  615. *status |= FE_HAS_CARRIER;
  616. *status |= FE_HAS_VITERBI;
  617. *status |= FE_HAS_SYNC;
  618. *status |= FE_HAS_LOCK;
  619. }
  620. /* CNR */
  621. if (delsys == SYS_DVBC_ANNEX_A && *status & FE_HAS_VITERBI) {
  622. ret = si2165_readreg24(state, REG_C_N, &u32tmp);
  623. if (ret < 0)
  624. return ret;
  625. /*
  626. * svalue =
  627. * 1000 * c_n/dB =
  628. * 1000 * 10 * log10(2^24 / regval) =
  629. * 1000 * 10 * (log10(2^24) - log10(regval)) =
  630. * 1000 * 10 * (intlog10(2^24) - intlog10(regval)) / 2^24
  631. *
  632. * intlog10(x) = log10(x) * 2^24
  633. * intlog10(2^24) = log10(2^24) * 2^24 = 121210686
  634. */
  635. u32tmp = (1000 * 10 * (121210686 - (u64)intlog10(u32tmp)))
  636. >> 24;
  637. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  638. c->cnr.stat[0].svalue = u32tmp;
  639. } else
  640. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  641. /* BER */
  642. if (*status & FE_HAS_VITERBI) {
  643. if (c->post_bit_error.stat[0].scale == FE_SCALE_NOT_AVAILABLE) {
  644. /* start new sampling period to get rid of old data*/
  645. ret = si2165_writereg8(state, REG_BER_RST, 0x01);
  646. if (ret < 0)
  647. return ret;
  648. /* set scale to enter read code on next call */
  649. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  650. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  651. c->post_bit_error.stat[0].uvalue = 0;
  652. c->post_bit_count.stat[0].uvalue = 0;
  653. /*
  654. * reset DVBv3 value to deliver a good result
  655. * for the first call
  656. */
  657. state->ber_prev = 0;
  658. } else {
  659. ret = si2165_readreg8(state, REG_BER_AVAIL, &u8tmp);
  660. if (ret < 0)
  661. return ret;
  662. if (u8tmp & 1) {
  663. u32 biterrcnt;
  664. ret = si2165_readreg24(state, REG_BER_BIT,
  665. &biterrcnt);
  666. if (ret < 0)
  667. return ret;
  668. c->post_bit_error.stat[0].uvalue +=
  669. biterrcnt;
  670. c->post_bit_count.stat[0].uvalue +=
  671. STATISTICS_PERIOD_BIT_COUNT;
  672. /* start new sampling period */
  673. ret = si2165_writereg8(state,
  674. REG_BER_RST, 0x01);
  675. if (ret < 0)
  676. return ret;
  677. dev_dbg(&state->client->dev,
  678. "post_bit_error=%u post_bit_count=%u\n",
  679. biterrcnt, STATISTICS_PERIOD_BIT_COUNT);
  680. }
  681. }
  682. } else {
  683. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  684. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  685. }
  686. return 0;
  687. }
  688. static int si2165_read_snr(struct dvb_frontend *fe, u16 *snr)
  689. {
  690. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  691. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  692. *snr = div_s64(c->cnr.stat[0].svalue, 100);
  693. else
  694. *snr = 0;
  695. return 0;
  696. }
  697. static int si2165_read_ber(struct dvb_frontend *fe, u32 *ber)
  698. {
  699. struct si2165_state *state = fe->demodulator_priv;
  700. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  701. if (c->post_bit_error.stat[0].scale != FE_SCALE_COUNTER) {
  702. *ber = 0;
  703. return 0;
  704. }
  705. *ber = c->post_bit_error.stat[0].uvalue - state->ber_prev;
  706. state->ber_prev = c->post_bit_error.stat[0].uvalue;
  707. return 0;
  708. }
  709. static int si2165_set_oversamp(struct si2165_state *state, u32 dvb_rate)
  710. {
  711. u64 oversamp;
  712. u32 reg_value;
  713. if (!dvb_rate)
  714. return -EINVAL;
  715. oversamp = si2165_get_fe_clk(state);
  716. oversamp <<= 23;
  717. do_div(oversamp, dvb_rate);
  718. reg_value = oversamp & 0x3fffffff;
  719. dev_dbg(&state->client->dev, "Write oversamp=%#x\n", reg_value);
  720. return si2165_writereg32(state, REG_OVERSAMP, reg_value);
  721. }
  722. static int si2165_set_if_freq_shift(struct si2165_state *state)
  723. {
  724. struct dvb_frontend *fe = &state->fe;
  725. u64 if_freq_shift;
  726. s32 reg_value = 0;
  727. u32 fe_clk = si2165_get_fe_clk(state);
  728. u32 IF = 0;
  729. if (!fe->ops.tuner_ops.get_if_frequency) {
  730. dev_err(&state->client->dev,
  731. "Error: get_if_frequency() not defined at tuner. Can't work without it!\n");
  732. return -EINVAL;
  733. }
  734. if (!fe_clk)
  735. return -EINVAL;
  736. fe->ops.tuner_ops.get_if_frequency(fe, &IF);
  737. if_freq_shift = IF;
  738. if_freq_shift <<= 29;
  739. do_div(if_freq_shift, fe_clk);
  740. reg_value = (s32)if_freq_shift;
  741. if (state->config.inversion)
  742. reg_value = -reg_value;
  743. reg_value = reg_value & 0x1fffffff;
  744. /* if_freq_shift, usbdump contained 0x023ee08f; */
  745. return si2165_writereg32(state, REG_IF_FREQ_SHIFT, reg_value);
  746. }
  747. static const struct si2165_reg_value_pair dvbt_regs[] = {
  748. /* standard = DVB-T */
  749. { REG_DVB_STANDARD, 0x01 },
  750. /* impulsive_noise_remover */
  751. { REG_IMPULSIVE_NOISE_REM, 0x01 },
  752. { REG_AUTO_RESET, 0x00 },
  753. /* agc2 */
  754. { REG_AGC2_MIN, 0x41 },
  755. { REG_AGC2_KACQ, 0x0e },
  756. { REG_AGC2_KLOC, 0x10 },
  757. /* agc */
  758. { REG_AGC_UNFREEZE_THR, 0x03 },
  759. { REG_AGC_CRESTF_DBX8, 0x78 },
  760. /* agc */
  761. { REG_AAF_CRESTF_DBX8, 0x78 },
  762. { REG_ACI_CRESTF_DBX8, 0x68 },
  763. /* freq_sync_range */
  764. REG16(REG_FREQ_SYNC_RANGE, 0x0064),
  765. /* gp_reg0 */
  766. { REG_GP_REG0_MSB, 0x00 }
  767. };
  768. static int si2165_set_frontend_dvbt(struct dvb_frontend *fe)
  769. {
  770. int ret;
  771. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  772. struct si2165_state *state = fe->demodulator_priv;
  773. u32 dvb_rate = 0;
  774. u16 bw10k;
  775. u32 bw_hz = p->bandwidth_hz;
  776. dev_dbg(&state->client->dev, "%s: called\n", __func__);
  777. if (!state->has_dvbt)
  778. return -EINVAL;
  779. /* no bandwidth auto-detection */
  780. if (bw_hz == 0)
  781. return -EINVAL;
  782. dvb_rate = bw_hz * 8 / 7;
  783. bw10k = bw_hz / 10000;
  784. ret = si2165_adjust_pll_divl(state, 12);
  785. if (ret < 0)
  786. return ret;
  787. /* bandwidth in 10KHz steps */
  788. ret = si2165_writereg16(state, REG_T_BANDWIDTH, bw10k);
  789. if (ret < 0)
  790. return ret;
  791. ret = si2165_set_oversamp(state, dvb_rate);
  792. if (ret < 0)
  793. return ret;
  794. ret = si2165_write_reg_list(state, dvbt_regs, ARRAY_SIZE(dvbt_regs));
  795. if (ret < 0)
  796. return ret;
  797. return 0;
  798. }
  799. static const struct si2165_reg_value_pair dvbc_regs[] = {
  800. /* standard = DVB-C */
  801. { REG_DVB_STANDARD, 0x05 },
  802. /* agc2 */
  803. { REG_AGC2_MIN, 0x50 },
  804. { REG_AGC2_KACQ, 0x0e },
  805. { REG_AGC2_KLOC, 0x10 },
  806. /* agc */
  807. { REG_AGC_UNFREEZE_THR, 0x03 },
  808. { REG_AGC_CRESTF_DBX8, 0x68 },
  809. /* agc */
  810. { REG_AAF_CRESTF_DBX8, 0x68 },
  811. { REG_ACI_CRESTF_DBX8, 0x50 },
  812. { REG_EQ_AUTO_CONTROL, 0x0d },
  813. { REG_KP_LOCK, 0x05 },
  814. { REG_CENTRAL_TAP, 0x09 },
  815. REG16(REG_UNKNOWN_350, 0x3e80),
  816. { REG_AUTO_RESET, 0x01 },
  817. REG16(REG_UNKNOWN_24C, 0x0000),
  818. REG16(REG_UNKNOWN_27C, 0x0000),
  819. { REG_SWEEP_STEP, 0x03 },
  820. { REG_AGC_IF_TRI, 0x00 },
  821. };
  822. static int si2165_set_frontend_dvbc(struct dvb_frontend *fe)
  823. {
  824. struct si2165_state *state = fe->demodulator_priv;
  825. int ret;
  826. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  827. const u32 dvb_rate = p->symbol_rate;
  828. u8 u8tmp;
  829. if (!state->has_dvbc)
  830. return -EINVAL;
  831. if (dvb_rate == 0)
  832. return -EINVAL;
  833. ret = si2165_adjust_pll_divl(state, 14);
  834. if (ret < 0)
  835. return ret;
  836. /* Oversampling */
  837. ret = si2165_set_oversamp(state, dvb_rate);
  838. if (ret < 0)
  839. return ret;
  840. switch (p->modulation) {
  841. case QPSK:
  842. u8tmp = 0x3;
  843. break;
  844. case QAM_16:
  845. u8tmp = 0x7;
  846. break;
  847. case QAM_32:
  848. u8tmp = 0x8;
  849. break;
  850. case QAM_64:
  851. u8tmp = 0x9;
  852. break;
  853. case QAM_128:
  854. u8tmp = 0xa;
  855. break;
  856. case QAM_256:
  857. default:
  858. u8tmp = 0xb;
  859. break;
  860. }
  861. ret = si2165_writereg8(state, REG_REQ_CONSTELLATION, u8tmp);
  862. if (ret < 0)
  863. return ret;
  864. ret = si2165_writereg32(state, REG_LOCK_TIMEOUT, 0x007a1200);
  865. if (ret < 0)
  866. return ret;
  867. ret = si2165_write_reg_list(state, dvbc_regs, ARRAY_SIZE(dvbc_regs));
  868. if (ret < 0)
  869. return ret;
  870. return 0;
  871. }
  872. static const struct si2165_reg_value_pair adc_rewrite[] = {
  873. { REG_ADC_RI1, 0x46 },
  874. { REG_ADC_RI3, 0x00 },
  875. { REG_ADC_RI5, 0x0a },
  876. { REG_ADC_RI6, 0xff },
  877. { REG_ADC_RI8, 0x70 }
  878. };
  879. static int si2165_set_frontend(struct dvb_frontend *fe)
  880. {
  881. struct si2165_state *state = fe->demodulator_priv;
  882. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  883. u32 delsys = p->delivery_system;
  884. int ret;
  885. u8 val[3];
  886. /* initial setting of if freq shift */
  887. ret = si2165_set_if_freq_shift(state);
  888. if (ret < 0)
  889. return ret;
  890. switch (delsys) {
  891. case SYS_DVBT:
  892. ret = si2165_set_frontend_dvbt(fe);
  893. if (ret < 0)
  894. return ret;
  895. break;
  896. case SYS_DVBC_ANNEX_A:
  897. ret = si2165_set_frontend_dvbc(fe);
  898. if (ret < 0)
  899. return ret;
  900. break;
  901. default:
  902. return -EINVAL;
  903. }
  904. /* dsp_addr_jump */
  905. ret = si2165_writereg32(state, REG_ADDR_JUMP, 0xf4000000);
  906. if (ret < 0)
  907. return ret;
  908. if (fe->ops.tuner_ops.set_params)
  909. fe->ops.tuner_ops.set_params(fe);
  910. /* recalc if_freq_shift if IF might has changed */
  911. ret = si2165_set_if_freq_shift(state);
  912. if (ret < 0)
  913. return ret;
  914. /* boot/wdog status */
  915. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  916. if (ret < 0)
  917. return ret;
  918. ret = si2165_writereg8(state, REG_WDOG_AND_BOOT, 0x00);
  919. if (ret < 0)
  920. return ret;
  921. /* reset all */
  922. ret = si2165_writereg8(state, REG_RST_ALL, 0x00);
  923. if (ret < 0)
  924. return ret;
  925. /* gp_reg0 */
  926. ret = si2165_writereg32(state, REG_GP_REG0_LSB, 0x00000000);
  927. if (ret < 0)
  928. return ret;
  929. /* write adc values after each reset*/
  930. ret = si2165_write_reg_list(state, adc_rewrite,
  931. ARRAY_SIZE(adc_rewrite));
  932. if (ret < 0)
  933. return ret;
  934. /* start_synchro */
  935. ret = si2165_writereg8(state, REG_START_SYNCHRO, 0x01);
  936. if (ret < 0)
  937. return ret;
  938. /* boot/wdog status */
  939. ret = si2165_readreg8(state, REG_WDOG_AND_BOOT, val);
  940. if (ret < 0)
  941. return ret;
  942. return 0;
  943. }
  944. static const struct dvb_frontend_ops si2165_ops = {
  945. .info = {
  946. .name = "Silicon Labs ",
  947. /* For DVB-C */
  948. .symbol_rate_min = 1000000,
  949. .symbol_rate_max = 7200000,
  950. /* For DVB-T */
  951. .frequency_stepsize_hz = 166667,
  952. .caps = FE_CAN_FEC_1_2 |
  953. FE_CAN_FEC_2_3 |
  954. FE_CAN_FEC_3_4 |
  955. FE_CAN_FEC_5_6 |
  956. FE_CAN_FEC_7_8 |
  957. FE_CAN_FEC_AUTO |
  958. FE_CAN_QPSK |
  959. FE_CAN_QAM_16 |
  960. FE_CAN_QAM_32 |
  961. FE_CAN_QAM_64 |
  962. FE_CAN_QAM_128 |
  963. FE_CAN_QAM_256 |
  964. FE_CAN_GUARD_INTERVAL_AUTO |
  965. FE_CAN_HIERARCHY_AUTO |
  966. FE_CAN_MUTE_TS |
  967. FE_CAN_TRANSMISSION_MODE_AUTO |
  968. FE_CAN_RECOVER
  969. },
  970. .get_tune_settings = si2165_get_tune_settings,
  971. .init = si2165_init,
  972. .sleep = si2165_sleep,
  973. .set_frontend = si2165_set_frontend,
  974. .read_status = si2165_read_status,
  975. .read_snr = si2165_read_snr,
  976. .read_ber = si2165_read_ber,
  977. };
  978. static int si2165_probe(struct i2c_client *client,
  979. const struct i2c_device_id *id)
  980. {
  981. struct si2165_state *state = NULL;
  982. struct si2165_platform_data *pdata = client->dev.platform_data;
  983. int n;
  984. int ret = 0;
  985. u8 val;
  986. char rev_char;
  987. const char *chip_name;
  988. static const struct regmap_config regmap_config = {
  989. .reg_bits = 16,
  990. .val_bits = 8,
  991. .max_register = 0x08ff,
  992. };
  993. /* allocate memory for the internal state */
  994. state = kzalloc(sizeof(*state), GFP_KERNEL);
  995. if (!state) {
  996. ret = -ENOMEM;
  997. goto error;
  998. }
  999. /* create regmap */
  1000. state->regmap = devm_regmap_init_i2c(client, &regmap_config);
  1001. if (IS_ERR(state->regmap)) {
  1002. ret = PTR_ERR(state->regmap);
  1003. goto error;
  1004. }
  1005. /* setup the state */
  1006. state->client = client;
  1007. state->config.i2c_addr = client->addr;
  1008. state->config.chip_mode = pdata->chip_mode;
  1009. state->config.ref_freq_hz = pdata->ref_freq_hz;
  1010. state->config.inversion = pdata->inversion;
  1011. if (state->config.ref_freq_hz < 4000000 ||
  1012. state->config.ref_freq_hz > 27000000) {
  1013. dev_err(&state->client->dev, "ref_freq of %d Hz not supported by this driver\n",
  1014. state->config.ref_freq_hz);
  1015. ret = -EINVAL;
  1016. goto error;
  1017. }
  1018. /* create dvb_frontend */
  1019. memcpy(&state->fe.ops, &si2165_ops,
  1020. sizeof(struct dvb_frontend_ops));
  1021. state->fe.ops.release = NULL;
  1022. state->fe.demodulator_priv = state;
  1023. i2c_set_clientdata(client, state);
  1024. /* powerup */
  1025. ret = si2165_writereg8(state, REG_CHIP_MODE, state->config.chip_mode);
  1026. if (ret < 0)
  1027. goto nodev_error;
  1028. ret = si2165_readreg8(state, REG_CHIP_MODE, &val);
  1029. if (ret < 0)
  1030. goto nodev_error;
  1031. if (val != state->config.chip_mode)
  1032. goto nodev_error;
  1033. ret = si2165_readreg8(state, REG_CHIP_REVCODE, &state->chip_revcode);
  1034. if (ret < 0)
  1035. goto nodev_error;
  1036. ret = si2165_readreg8(state, REV_CHIP_TYPE, &state->chip_type);
  1037. if (ret < 0)
  1038. goto nodev_error;
  1039. /* powerdown */
  1040. ret = si2165_writereg8(state, REG_CHIP_MODE, SI2165_MODE_OFF);
  1041. if (ret < 0)
  1042. goto nodev_error;
  1043. if (state->chip_revcode < 26)
  1044. rev_char = 'A' + state->chip_revcode;
  1045. else
  1046. rev_char = '?';
  1047. switch (state->chip_type) {
  1048. case 0x06:
  1049. chip_name = "Si2161";
  1050. state->has_dvbt = true;
  1051. break;
  1052. case 0x07:
  1053. chip_name = "Si2165";
  1054. state->has_dvbt = true;
  1055. state->has_dvbc = true;
  1056. break;
  1057. default:
  1058. dev_err(&state->client->dev, "Unsupported Silicon Labs chip (type %d, rev %d)\n",
  1059. state->chip_type, state->chip_revcode);
  1060. goto nodev_error;
  1061. }
  1062. dev_info(&state->client->dev,
  1063. "Detected Silicon Labs %s-%c (type %d, rev %d)\n",
  1064. chip_name, rev_char, state->chip_type,
  1065. state->chip_revcode);
  1066. strlcat(state->fe.ops.info.name, chip_name,
  1067. sizeof(state->fe.ops.info.name));
  1068. n = 0;
  1069. if (state->has_dvbt) {
  1070. state->fe.ops.delsys[n++] = SYS_DVBT;
  1071. strlcat(state->fe.ops.info.name, " DVB-T",
  1072. sizeof(state->fe.ops.info.name));
  1073. }
  1074. if (state->has_dvbc) {
  1075. state->fe.ops.delsys[n++] = SYS_DVBC_ANNEX_A;
  1076. strlcat(state->fe.ops.info.name, " DVB-C",
  1077. sizeof(state->fe.ops.info.name));
  1078. }
  1079. /* return fe pointer */
  1080. *pdata->fe = &state->fe;
  1081. return 0;
  1082. nodev_error:
  1083. ret = -ENODEV;
  1084. error:
  1085. kfree(state);
  1086. dev_dbg(&client->dev, "failed=%d\n", ret);
  1087. return ret;
  1088. }
  1089. static int si2165_remove(struct i2c_client *client)
  1090. {
  1091. struct si2165_state *state = i2c_get_clientdata(client);
  1092. dev_dbg(&client->dev, "\n");
  1093. kfree(state);
  1094. return 0;
  1095. }
  1096. static const struct i2c_device_id si2165_id_table[] = {
  1097. {"si2165", 0},
  1098. {}
  1099. };
  1100. MODULE_DEVICE_TABLE(i2c, si2165_id_table);
  1101. static struct i2c_driver si2165_driver = {
  1102. .driver = {
  1103. .owner = THIS_MODULE,
  1104. .name = "si2165",
  1105. },
  1106. .probe = si2165_probe,
  1107. .remove = si2165_remove,
  1108. .id_table = si2165_id_table,
  1109. };
  1110. module_i2c_driver(si2165_driver);
  1111. MODULE_DESCRIPTION("Silicon Labs Si2165 DVB-C/-T Demodulator driver");
  1112. MODULE_AUTHOR("Matthias Schwarzott <zzam@gentoo.org>");
  1113. MODULE_LICENSE("GPL");
  1114. MODULE_FIRMWARE(SI2165_FIRMWARE_REV_D);