s5h1432.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400
  1. /*
  2. * Samsung s5h1432 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2009 Bill Liu <Bill.Liu@Conexant.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/module.h>
  19. #include <linux/string.h>
  20. #include <linux/slab.h>
  21. #include <linux/delay.h>
  22. #include <media/dvb_frontend.h>
  23. #include "s5h1432.h"
  24. struct s5h1432_state {
  25. struct i2c_adapter *i2c;
  26. /* configuration settings */
  27. const struct s5h1432_config *config;
  28. struct dvb_frontend frontend;
  29. enum fe_modulation current_modulation;
  30. unsigned int first_tune:1;
  31. u32 current_frequency;
  32. int if_freq;
  33. u8 inversion;
  34. };
  35. static int debug;
  36. #define dprintk(arg...) do { \
  37. if (debug) \
  38. printk(arg); \
  39. } while (0)
  40. static int s5h1432_writereg(struct s5h1432_state *state,
  41. u8 addr, u8 reg, u8 data)
  42. {
  43. int ret;
  44. u8 buf[] = { reg, data };
  45. struct i2c_msg msg = {.addr = addr, .flags = 0, .buf = buf, .len = 2 };
  46. ret = i2c_transfer(state->i2c, &msg, 1);
  47. if (ret != 1)
  48. printk(KERN_ERR "%s: writereg error 0x%02x 0x%02x 0x%04x, ret == %i)\n",
  49. __func__, addr, reg, data, ret);
  50. return (ret != 1) ? -1 : 0;
  51. }
  52. static u8 s5h1432_readreg(struct s5h1432_state *state, u8 addr, u8 reg)
  53. {
  54. int ret;
  55. u8 b0[] = { reg };
  56. u8 b1[] = { 0 };
  57. struct i2c_msg msg[] = {
  58. {.addr = addr, .flags = 0, .buf = b0, .len = 1},
  59. {.addr = addr, .flags = I2C_M_RD, .buf = b1, .len = 1}
  60. };
  61. ret = i2c_transfer(state->i2c, msg, 2);
  62. if (ret != 2)
  63. printk(KERN_ERR "%s: readreg error (ret == %i)\n",
  64. __func__, ret);
  65. return b1[0];
  66. }
  67. static int s5h1432_sleep(struct dvb_frontend *fe)
  68. {
  69. return 0;
  70. }
  71. static int s5h1432_set_channel_bandwidth(struct dvb_frontend *fe,
  72. u32 bandwidth)
  73. {
  74. struct s5h1432_state *state = fe->demodulator_priv;
  75. u8 reg = 0;
  76. /* Register [0x2E] bit 3:2 : 8MHz = 0; 7MHz = 1; 6MHz = 2 */
  77. reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x2E);
  78. reg &= ~(0x0C);
  79. switch (bandwidth) {
  80. case 6:
  81. reg |= 0x08;
  82. break;
  83. case 7:
  84. reg |= 0x04;
  85. break;
  86. case 8:
  87. reg |= 0x00;
  88. break;
  89. default:
  90. return 0;
  91. }
  92. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2E, reg);
  93. return 1;
  94. }
  95. static int s5h1432_set_IF(struct dvb_frontend *fe, u32 ifFreqHz)
  96. {
  97. struct s5h1432_state *state = fe->demodulator_priv;
  98. switch (ifFreqHz) {
  99. case TAIWAN_HI_IF_FREQ_44_MHZ:
  100. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
  101. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
  102. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x15);
  103. break;
  104. case EUROPE_HI_IF_FREQ_36_MHZ:
  105. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
  106. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
  107. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0x40);
  108. break;
  109. case IF_FREQ_6_MHZ:
  110. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x00);
  111. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x00);
  112. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xe0);
  113. break;
  114. case IF_FREQ_3point3_MHZ:
  115. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
  116. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
  117. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
  118. break;
  119. case IF_FREQ_3point5_MHZ:
  120. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x55);
  121. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x55);
  122. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xED);
  123. break;
  124. case IF_FREQ_4_MHZ:
  125. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0xAA);
  126. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0xAA);
  127. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEA);
  128. break;
  129. default:
  130. {
  131. u32 value = 0;
  132. value = (u32) (((48000 - (ifFreqHz / 1000)) * 512 *
  133. (u32) 32768) / (48 * 1000));
  134. printk(KERN_INFO
  135. "Default IFFreq %d :reg value = 0x%x\n",
  136. ifFreqHz, value);
  137. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4,
  138. (u8) value & 0xFF);
  139. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5,
  140. (u8) (value >> 8) & 0xFF);
  141. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7,
  142. (u8) (value >> 16) & 0xFF);
  143. break;
  144. }
  145. }
  146. return 1;
  147. }
  148. /* Talk to the demod, set the FEC, GUARD, QAM settings etc */
  149. static int s5h1432_set_frontend(struct dvb_frontend *fe)
  150. {
  151. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  152. u32 dvb_bandwidth = 8;
  153. struct s5h1432_state *state = fe->demodulator_priv;
  154. if (p->frequency == state->current_frequency) {
  155. /*current_frequency = p->frequency; */
  156. /*state->current_frequency = p->frequency; */
  157. } else {
  158. fe->ops.tuner_ops.set_params(fe);
  159. msleep(300);
  160. s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
  161. switch (p->bandwidth_hz) {
  162. case 6000000:
  163. dvb_bandwidth = 6;
  164. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  165. break;
  166. case 7000000:
  167. dvb_bandwidth = 7;
  168. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  169. break;
  170. case 8000000:
  171. dvb_bandwidth = 8;
  172. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  173. break;
  174. default:
  175. return 0;
  176. }
  177. /*fe->ops.tuner_ops.set_params(fe); */
  178. /*Soft Reset chip*/
  179. msleep(30);
  180. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  181. msleep(30);
  182. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  183. s5h1432_set_channel_bandwidth(fe, dvb_bandwidth);
  184. switch (p->bandwidth_hz) {
  185. case 6000000:
  186. dvb_bandwidth = 6;
  187. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  188. break;
  189. case 7000000:
  190. dvb_bandwidth = 7;
  191. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  192. break;
  193. case 8000000:
  194. dvb_bandwidth = 8;
  195. s5h1432_set_IF(fe, IF_FREQ_4_MHZ);
  196. break;
  197. default:
  198. return 0;
  199. }
  200. /*fe->ops.tuner_ops.set_params(fe); */
  201. /*Soft Reset chip*/
  202. msleep(30);
  203. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  204. msleep(30);
  205. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  206. }
  207. state->current_frequency = p->frequency;
  208. return 0;
  209. }
  210. static int s5h1432_init(struct dvb_frontend *fe)
  211. {
  212. struct s5h1432_state *state = fe->demodulator_priv;
  213. u8 reg = 0;
  214. state->current_frequency = 0;
  215. printk(KERN_INFO " s5h1432_init().\n");
  216. /*Set VSB mode as default, this also does a soft reset */
  217. /*Initialize registers */
  218. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x04, 0xa8);
  219. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x05, 0x01);
  220. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x07, 0x70);
  221. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x19, 0x80);
  222. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1b, 0x9D);
  223. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1c, 0x30);
  224. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1d, 0x20);
  225. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x1B);
  226. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x2e, 0x40);
  227. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, 0x84);
  228. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x50, 0x5a);
  229. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x5a, 0xd3);
  230. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x68, 0x50);
  231. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xb8, 0x3c);
  232. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xc4, 0x10);
  233. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xcc, 0x9c);
  234. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xDA, 0x00);
  235. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe1, 0x94);
  236. /* s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf4, 0xa1); */
  237. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xf9, 0x00);
  238. /*For NXP tuner*/
  239. /*Set 3.3MHz as default IF frequency */
  240. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe4, 0x66);
  241. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe5, 0x66);
  242. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0xe7, 0xEE);
  243. /* Set reg 0x1E to get the full dynamic range */
  244. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x1e, 0x31);
  245. /* Mode setting in demod */
  246. reg = s5h1432_readreg(state, S5H1432_I2C_TOP_ADDR, 0x42);
  247. reg |= 0x80;
  248. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x42, reg);
  249. /* Serial mode */
  250. /* Soft Reset chip */
  251. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1a);
  252. msleep(30);
  253. s5h1432_writereg(state, S5H1432_I2C_TOP_ADDR, 0x09, 0x1b);
  254. return 0;
  255. }
  256. static int s5h1432_read_status(struct dvb_frontend *fe, enum fe_status *status)
  257. {
  258. return 0;
  259. }
  260. static int s5h1432_read_signal_strength(struct dvb_frontend *fe,
  261. u16 *signal_strength)
  262. {
  263. return 0;
  264. }
  265. static int s5h1432_read_snr(struct dvb_frontend *fe, u16 *snr)
  266. {
  267. return 0;
  268. }
  269. static int s5h1432_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  270. {
  271. return 0;
  272. }
  273. static int s5h1432_read_ber(struct dvb_frontend *fe, u32 *ber)
  274. {
  275. return 0;
  276. }
  277. static int s5h1432_get_tune_settings(struct dvb_frontend *fe,
  278. struct dvb_frontend_tune_settings *tune)
  279. {
  280. return 0;
  281. }
  282. static void s5h1432_release(struct dvb_frontend *fe)
  283. {
  284. struct s5h1432_state *state = fe->demodulator_priv;
  285. kfree(state);
  286. }
  287. static const struct dvb_frontend_ops s5h1432_ops;
  288. struct dvb_frontend *s5h1432_attach(const struct s5h1432_config *config,
  289. struct i2c_adapter *i2c)
  290. {
  291. struct s5h1432_state *state = NULL;
  292. printk(KERN_INFO " Enter s5h1432_attach(). attach success!\n");
  293. /* allocate memory for the internal state */
  294. state = kmalloc(sizeof(struct s5h1432_state), GFP_KERNEL);
  295. if (!state)
  296. return NULL;
  297. /* setup the state */
  298. state->config = config;
  299. state->i2c = i2c;
  300. state->current_modulation = QAM_16;
  301. state->inversion = state->config->inversion;
  302. /* create dvb_frontend */
  303. memcpy(&state->frontend.ops, &s5h1432_ops,
  304. sizeof(struct dvb_frontend_ops));
  305. state->frontend.demodulator_priv = state;
  306. return &state->frontend;
  307. }
  308. EXPORT_SYMBOL(s5h1432_attach);
  309. static const struct dvb_frontend_ops s5h1432_ops = {
  310. .delsys = { SYS_DVBT },
  311. .info = {
  312. .name = "Samsung s5h1432 DVB-T Frontend",
  313. .frequency_min_hz = 177 * MHz,
  314. .frequency_max_hz = 858 * MHz,
  315. .frequency_stepsize_hz = 166666,
  316. .caps = FE_CAN_FEC_1_2 | FE_CAN_FEC_2_3 | FE_CAN_FEC_3_4 |
  317. FE_CAN_FEC_5_6 | FE_CAN_FEC_7_8 | FE_CAN_FEC_AUTO |
  318. FE_CAN_QPSK | FE_CAN_QAM_16 | FE_CAN_QAM_64 | FE_CAN_QAM_AUTO |
  319. FE_CAN_HIERARCHY_AUTO | FE_CAN_GUARD_INTERVAL_AUTO |
  320. FE_CAN_TRANSMISSION_MODE_AUTO | FE_CAN_RECOVER},
  321. .init = s5h1432_init,
  322. .sleep = s5h1432_sleep,
  323. .set_frontend = s5h1432_set_frontend,
  324. .get_tune_settings = s5h1432_get_tune_settings,
  325. .read_status = s5h1432_read_status,
  326. .read_ber = s5h1432_read_ber,
  327. .read_signal_strength = s5h1432_read_signal_strength,
  328. .read_snr = s5h1432_read_snr,
  329. .read_ucblocks = s5h1432_read_ucblocks,
  330. .release = s5h1432_release,
  331. };
  332. module_param(debug, int, 0644);
  333. MODULE_PARM_DESC(debug, "Enable verbose debug messages");
  334. MODULE_DESCRIPTION("Samsung s5h1432 DVB-T Demodulator driver");
  335. MODULE_AUTHOR("Bill Liu");
  336. MODULE_LICENSE("GPL");