rtl2832.c 29 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164
  1. /*
  2. * Realtek RTL2832 DVB-T demodulator driver
  3. *
  4. * Copyright (C) 2012 Thomas Mair <thomas.mair86@gmail.com>
  5. * Copyright (C) 2012-2014 Antti Palosaari <crope@iki.fi>
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License as published by
  9. * the Free Software Foundation; either version 2 of the License, or
  10. * (at your option) any later version.
  11. *
  12. * This program is distributed in the hope that it will be useful,
  13. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  14. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  15. * GNU General Public License for more details.
  16. *
  17. * You should have received a copy of the GNU General Public License along
  18. * with this program; if not, write to the Free Software Foundation, Inc.,
  19. * 51 Franklin Street, Fifth Floor, Boston, MA 02110-1301 USA.
  20. */
  21. #include "rtl2832_priv.h"
  22. #define REG_MASK(b) (BIT(b + 1) - 1)
  23. static const struct rtl2832_reg_entry registers[] = {
  24. [DVBT_SOFT_RST] = {0x101, 2, 2},
  25. [DVBT_IIC_REPEAT] = {0x101, 3, 3},
  26. [DVBT_TR_WAIT_MIN_8K] = {0x188, 11, 2},
  27. [DVBT_RSD_BER_FAIL_VAL] = {0x18f, 15, 0},
  28. [DVBT_EN_BK_TRK] = {0x1a6, 7, 7},
  29. [DVBT_AD_EN_REG] = {0x008, 7, 7},
  30. [DVBT_AD_EN_REG1] = {0x008, 6, 6},
  31. [DVBT_EN_BBIN] = {0x1b1, 0, 0},
  32. [DVBT_MGD_THD0] = {0x195, 7, 0},
  33. [DVBT_MGD_THD1] = {0x196, 7, 0},
  34. [DVBT_MGD_THD2] = {0x197, 7, 0},
  35. [DVBT_MGD_THD3] = {0x198, 7, 0},
  36. [DVBT_MGD_THD4] = {0x199, 7, 0},
  37. [DVBT_MGD_THD5] = {0x19a, 7, 0},
  38. [DVBT_MGD_THD6] = {0x19b, 7, 0},
  39. [DVBT_MGD_THD7] = {0x19c, 7, 0},
  40. [DVBT_EN_CACQ_NOTCH] = {0x161, 4, 4},
  41. [DVBT_AD_AV_REF] = {0x009, 6, 0},
  42. [DVBT_REG_PI] = {0x00a, 2, 0},
  43. [DVBT_PIP_ON] = {0x021, 3, 3},
  44. [DVBT_SCALE1_B92] = {0x292, 7, 0},
  45. [DVBT_SCALE1_B93] = {0x293, 7, 0},
  46. [DVBT_SCALE1_BA7] = {0x2a7, 7, 0},
  47. [DVBT_SCALE1_BA9] = {0x2a9, 7, 0},
  48. [DVBT_SCALE1_BAA] = {0x2aa, 7, 0},
  49. [DVBT_SCALE1_BAB] = {0x2ab, 7, 0},
  50. [DVBT_SCALE1_BAC] = {0x2ac, 7, 0},
  51. [DVBT_SCALE1_BB0] = {0x2b0, 7, 0},
  52. [DVBT_SCALE1_BB1] = {0x2b1, 7, 0},
  53. [DVBT_KB_P1] = {0x164, 3, 1},
  54. [DVBT_KB_P2] = {0x164, 6, 4},
  55. [DVBT_KB_P3] = {0x165, 2, 0},
  56. [DVBT_OPT_ADC_IQ] = {0x006, 5, 4},
  57. [DVBT_AD_AVI] = {0x009, 1, 0},
  58. [DVBT_AD_AVQ] = {0x009, 3, 2},
  59. [DVBT_K1_CR_STEP12] = {0x2ad, 9, 4},
  60. [DVBT_TRK_KS_P2] = {0x16f, 2, 0},
  61. [DVBT_TRK_KS_I2] = {0x170, 5, 3},
  62. [DVBT_TR_THD_SET2] = {0x172, 3, 0},
  63. [DVBT_TRK_KC_P2] = {0x173, 5, 3},
  64. [DVBT_TRK_KC_I2] = {0x175, 2, 0},
  65. [DVBT_CR_THD_SET2] = {0x176, 7, 6},
  66. [DVBT_PSET_IFFREQ] = {0x119, 21, 0},
  67. [DVBT_SPEC_INV] = {0x115, 0, 0},
  68. [DVBT_RSAMP_RATIO] = {0x19f, 27, 2},
  69. [DVBT_CFREQ_OFF_RATIO] = {0x19d, 23, 4},
  70. [DVBT_FSM_STAGE] = {0x351, 6, 3},
  71. [DVBT_RX_CONSTEL] = {0x33c, 3, 2},
  72. [DVBT_RX_HIER] = {0x33c, 6, 4},
  73. [DVBT_RX_C_RATE_LP] = {0x33d, 2, 0},
  74. [DVBT_RX_C_RATE_HP] = {0x33d, 5, 3},
  75. [DVBT_GI_IDX] = {0x351, 1, 0},
  76. [DVBT_FFT_MODE_IDX] = {0x351, 2, 2},
  77. [DVBT_RSD_BER_EST] = {0x34e, 15, 0},
  78. [DVBT_CE_EST_EVM] = {0x40c, 15, 0},
  79. [DVBT_RF_AGC_VAL] = {0x35b, 13, 0},
  80. [DVBT_IF_AGC_VAL] = {0x359, 13, 0},
  81. [DVBT_DAGC_VAL] = {0x305, 7, 0},
  82. [DVBT_SFREQ_OFF] = {0x318, 13, 0},
  83. [DVBT_CFREQ_OFF] = {0x35f, 17, 0},
  84. [DVBT_POLAR_RF_AGC] = {0x00e, 1, 1},
  85. [DVBT_POLAR_IF_AGC] = {0x00e, 0, 0},
  86. [DVBT_AAGC_HOLD] = {0x104, 5, 5},
  87. [DVBT_EN_RF_AGC] = {0x104, 6, 6},
  88. [DVBT_EN_IF_AGC] = {0x104, 7, 7},
  89. [DVBT_IF_AGC_MIN] = {0x108, 7, 0},
  90. [DVBT_IF_AGC_MAX] = {0x109, 7, 0},
  91. [DVBT_RF_AGC_MIN] = {0x10a, 7, 0},
  92. [DVBT_RF_AGC_MAX] = {0x10b, 7, 0},
  93. [DVBT_IF_AGC_MAN] = {0x10c, 6, 6},
  94. [DVBT_IF_AGC_MAN_VAL] = {0x10c, 13, 0},
  95. [DVBT_RF_AGC_MAN] = {0x10e, 6, 6},
  96. [DVBT_RF_AGC_MAN_VAL] = {0x10e, 13, 0},
  97. [DVBT_DAGC_TRG_VAL] = {0x112, 7, 0},
  98. [DVBT_AGC_TARG_VAL_0] = {0x102, 0, 0},
  99. [DVBT_AGC_TARG_VAL_8_1] = {0x103, 7, 0},
  100. [DVBT_AAGC_LOOP_GAIN] = {0x1c7, 5, 1},
  101. [DVBT_LOOP_GAIN2_3_0] = {0x104, 4, 1},
  102. [DVBT_LOOP_GAIN2_4] = {0x105, 7, 7},
  103. [DVBT_LOOP_GAIN3] = {0x1c8, 4, 0},
  104. [DVBT_VTOP1] = {0x106, 5, 0},
  105. [DVBT_VTOP2] = {0x1c9, 5, 0},
  106. [DVBT_VTOP3] = {0x1ca, 5, 0},
  107. [DVBT_KRF1] = {0x1cb, 7, 0},
  108. [DVBT_KRF2] = {0x107, 7, 0},
  109. [DVBT_KRF3] = {0x1cd, 7, 0},
  110. [DVBT_KRF4] = {0x1ce, 7, 0},
  111. [DVBT_EN_GI_PGA] = {0x1e5, 0, 0},
  112. [DVBT_THD_LOCK_UP] = {0x1d9, 8, 0},
  113. [DVBT_THD_LOCK_DW] = {0x1db, 8, 0},
  114. [DVBT_THD_UP1] = {0x1dd, 7, 0},
  115. [DVBT_THD_DW1] = {0x1de, 7, 0},
  116. [DVBT_INTER_CNT_LEN] = {0x1d8, 3, 0},
  117. [DVBT_GI_PGA_STATE] = {0x1e6, 3, 3},
  118. [DVBT_EN_AGC_PGA] = {0x1d7, 0, 0},
  119. [DVBT_CKOUTPAR] = {0x17b, 5, 5},
  120. [DVBT_CKOUT_PWR] = {0x17b, 6, 6},
  121. [DVBT_SYNC_DUR] = {0x17b, 7, 7},
  122. [DVBT_ERR_DUR] = {0x17c, 0, 0},
  123. [DVBT_SYNC_LVL] = {0x17c, 1, 1},
  124. [DVBT_ERR_LVL] = {0x17c, 2, 2},
  125. [DVBT_VAL_LVL] = {0x17c, 3, 3},
  126. [DVBT_SERIAL] = {0x17c, 4, 4},
  127. [DVBT_SER_LSB] = {0x17c, 5, 5},
  128. [DVBT_CDIV_PH0] = {0x17d, 3, 0},
  129. [DVBT_CDIV_PH1] = {0x17d, 7, 4},
  130. [DVBT_MPEG_IO_OPT_2_2] = {0x006, 7, 7},
  131. [DVBT_MPEG_IO_OPT_1_0] = {0x007, 7, 6},
  132. [DVBT_CKOUTPAR_PIP] = {0x0b7, 4, 4},
  133. [DVBT_CKOUT_PWR_PIP] = {0x0b7, 3, 3},
  134. [DVBT_SYNC_LVL_PIP] = {0x0b7, 2, 2},
  135. [DVBT_ERR_LVL_PIP] = {0x0b7, 1, 1},
  136. [DVBT_VAL_LVL_PIP] = {0x0b7, 0, 0},
  137. [DVBT_CKOUTPAR_PID] = {0x0b9, 4, 4},
  138. [DVBT_CKOUT_PWR_PID] = {0x0b9, 3, 3},
  139. [DVBT_SYNC_LVL_PID] = {0x0b9, 2, 2},
  140. [DVBT_ERR_LVL_PID] = {0x0b9, 1, 1},
  141. [DVBT_VAL_LVL_PID] = {0x0b9, 0, 0},
  142. [DVBT_SM_PASS] = {0x193, 11, 0},
  143. [DVBT_AD7_SETTING] = {0x011, 15, 0},
  144. [DVBT_RSSI_R] = {0x301, 6, 0},
  145. [DVBT_ACI_DET_IND] = {0x312, 0, 0},
  146. [DVBT_REG_MON] = {0x00d, 1, 0},
  147. [DVBT_REG_MONSEL] = {0x00d, 2, 2},
  148. [DVBT_REG_GPE] = {0x00d, 7, 7},
  149. [DVBT_REG_GPO] = {0x010, 0, 0},
  150. [DVBT_REG_4MSEL] = {0x013, 0, 0},
  151. };
  152. static int rtl2832_rd_demod_reg(struct rtl2832_dev *dev, int reg, u32 *val)
  153. {
  154. struct i2c_client *client = dev->client;
  155. int ret, i;
  156. u16 reg_start_addr;
  157. u8 msb, lsb, reading[4], len;
  158. u32 reading_tmp, mask;
  159. reg_start_addr = registers[reg].start_address;
  160. msb = registers[reg].msb;
  161. lsb = registers[reg].lsb;
  162. len = (msb >> 3) + 1;
  163. mask = REG_MASK(msb - lsb);
  164. ret = regmap_bulk_read(dev->regmap, reg_start_addr, reading, len);
  165. if (ret)
  166. goto err;
  167. reading_tmp = 0;
  168. for (i = 0; i < len; i++)
  169. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  170. *val = (reading_tmp >> lsb) & mask;
  171. return 0;
  172. err:
  173. dev_dbg(&client->dev, "failed=%d\n", ret);
  174. return ret;
  175. }
  176. static int rtl2832_wr_demod_reg(struct rtl2832_dev *dev, int reg, u32 val)
  177. {
  178. struct i2c_client *client = dev->client;
  179. int ret, i;
  180. u16 reg_start_addr;
  181. u8 msb, lsb, reading[4], writing[4], len;
  182. u32 reading_tmp, writing_tmp, mask;
  183. reg_start_addr = registers[reg].start_address;
  184. msb = registers[reg].msb;
  185. lsb = registers[reg].lsb;
  186. len = (msb >> 3) + 1;
  187. mask = REG_MASK(msb - lsb);
  188. ret = regmap_bulk_read(dev->regmap, reg_start_addr, reading, len);
  189. if (ret)
  190. goto err;
  191. reading_tmp = 0;
  192. for (i = 0; i < len; i++)
  193. reading_tmp |= reading[i] << ((len - 1 - i) * 8);
  194. writing_tmp = reading_tmp & ~(mask << lsb);
  195. writing_tmp |= ((val & mask) << lsb);
  196. for (i = 0; i < len; i++)
  197. writing[i] = (writing_tmp >> ((len - 1 - i) * 8)) & 0xff;
  198. ret = regmap_bulk_write(dev->regmap, reg_start_addr, writing, len);
  199. if (ret)
  200. goto err;
  201. return 0;
  202. err:
  203. dev_dbg(&client->dev, "failed=%d\n", ret);
  204. return ret;
  205. }
  206. static int rtl2832_set_if(struct dvb_frontend *fe, u32 if_freq)
  207. {
  208. struct rtl2832_dev *dev = fe->demodulator_priv;
  209. struct i2c_client *client = dev->client;
  210. int ret;
  211. u64 pset_iffreq;
  212. u8 en_bbin = (if_freq == 0 ? 0x1 : 0x0);
  213. /*
  214. * PSET_IFFREQ = - floor((IfFreqHz % CrystalFreqHz) * pow(2, 22)
  215. * / CrystalFreqHz)
  216. */
  217. pset_iffreq = if_freq % dev->pdata->clk;
  218. pset_iffreq *= 0x400000;
  219. pset_iffreq = div_u64(pset_iffreq, dev->pdata->clk);
  220. pset_iffreq = -pset_iffreq;
  221. pset_iffreq = pset_iffreq & 0x3fffff;
  222. dev_dbg(&client->dev, "if_frequency=%d pset_iffreq=%08x\n",
  223. if_freq, (unsigned)pset_iffreq);
  224. ret = rtl2832_wr_demod_reg(dev, DVBT_EN_BBIN, en_bbin);
  225. if (ret)
  226. goto err;
  227. ret = rtl2832_wr_demod_reg(dev, DVBT_PSET_IFFREQ, pset_iffreq);
  228. if (ret)
  229. goto err;
  230. return 0;
  231. err:
  232. dev_dbg(&client->dev, "failed=%d\n", ret);
  233. return ret;
  234. }
  235. static int rtl2832_init(struct dvb_frontend *fe)
  236. {
  237. struct rtl2832_dev *dev = fe->demodulator_priv;
  238. struct i2c_client *client = dev->client;
  239. struct dtv_frontend_properties *c = &dev->fe.dtv_property_cache;
  240. const struct rtl2832_reg_value *init;
  241. int i, ret, len;
  242. /* initialization values for the demodulator registers */
  243. struct rtl2832_reg_value rtl2832_initial_regs[] = {
  244. {DVBT_AD_EN_REG, 0x1},
  245. {DVBT_AD_EN_REG1, 0x1},
  246. {DVBT_RSD_BER_FAIL_VAL, 0x2800},
  247. {DVBT_MGD_THD0, 0x10},
  248. {DVBT_MGD_THD1, 0x20},
  249. {DVBT_MGD_THD2, 0x20},
  250. {DVBT_MGD_THD3, 0x40},
  251. {DVBT_MGD_THD4, 0x22},
  252. {DVBT_MGD_THD5, 0x32},
  253. {DVBT_MGD_THD6, 0x37},
  254. {DVBT_MGD_THD7, 0x39},
  255. {DVBT_EN_BK_TRK, 0x0},
  256. {DVBT_EN_CACQ_NOTCH, 0x0},
  257. {DVBT_AD_AV_REF, 0x2a},
  258. {DVBT_REG_PI, 0x6},
  259. {DVBT_PIP_ON, 0x0},
  260. {DVBT_CDIV_PH0, 0x8},
  261. {DVBT_CDIV_PH1, 0x8},
  262. {DVBT_SCALE1_B92, 0x4},
  263. {DVBT_SCALE1_B93, 0xb0},
  264. {DVBT_SCALE1_BA7, 0x78},
  265. {DVBT_SCALE1_BA9, 0x28},
  266. {DVBT_SCALE1_BAA, 0x59},
  267. {DVBT_SCALE1_BAB, 0x83},
  268. {DVBT_SCALE1_BAC, 0xd4},
  269. {DVBT_SCALE1_BB0, 0x65},
  270. {DVBT_SCALE1_BB1, 0x43},
  271. {DVBT_KB_P1, 0x1},
  272. {DVBT_KB_P2, 0x4},
  273. {DVBT_KB_P3, 0x7},
  274. {DVBT_K1_CR_STEP12, 0xa},
  275. {DVBT_REG_GPE, 0x1},
  276. {DVBT_SERIAL, 0x0},
  277. {DVBT_CDIV_PH0, 0x9},
  278. {DVBT_CDIV_PH1, 0x9},
  279. {DVBT_MPEG_IO_OPT_2_2, 0x0},
  280. {DVBT_MPEG_IO_OPT_1_0, 0x0},
  281. {DVBT_TRK_KS_P2, 0x4},
  282. {DVBT_TRK_KS_I2, 0x7},
  283. {DVBT_TR_THD_SET2, 0x6},
  284. {DVBT_TRK_KC_I2, 0x5},
  285. {DVBT_CR_THD_SET2, 0x1},
  286. };
  287. dev_dbg(&client->dev, "\n");
  288. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
  289. if (ret)
  290. goto err;
  291. for (i = 0; i < ARRAY_SIZE(rtl2832_initial_regs); i++) {
  292. ret = rtl2832_wr_demod_reg(dev, rtl2832_initial_regs[i].reg,
  293. rtl2832_initial_regs[i].value);
  294. if (ret)
  295. goto err;
  296. }
  297. /* load tuner specific settings */
  298. dev_dbg(&client->dev, "load settings for tuner=%02x\n",
  299. dev->pdata->tuner);
  300. switch (dev->pdata->tuner) {
  301. case RTL2832_TUNER_FC2580:
  302. len = ARRAY_SIZE(rtl2832_tuner_init_fc2580);
  303. init = rtl2832_tuner_init_fc2580;
  304. break;
  305. case RTL2832_TUNER_FC0012:
  306. case RTL2832_TUNER_FC0013:
  307. len = ARRAY_SIZE(rtl2832_tuner_init_fc0012);
  308. init = rtl2832_tuner_init_fc0012;
  309. break;
  310. case RTL2832_TUNER_TUA9001:
  311. len = ARRAY_SIZE(rtl2832_tuner_init_tua9001);
  312. init = rtl2832_tuner_init_tua9001;
  313. break;
  314. case RTL2832_TUNER_E4000:
  315. len = ARRAY_SIZE(rtl2832_tuner_init_e4000);
  316. init = rtl2832_tuner_init_e4000;
  317. break;
  318. case RTL2832_TUNER_R820T:
  319. case RTL2832_TUNER_R828D:
  320. len = ARRAY_SIZE(rtl2832_tuner_init_r820t);
  321. init = rtl2832_tuner_init_r820t;
  322. break;
  323. case RTL2832_TUNER_SI2157:
  324. len = ARRAY_SIZE(rtl2832_tuner_init_si2157);
  325. init = rtl2832_tuner_init_si2157;
  326. break;
  327. default:
  328. ret = -EINVAL;
  329. goto err;
  330. }
  331. for (i = 0; i < len; i++) {
  332. ret = rtl2832_wr_demod_reg(dev, init[i].reg, init[i].value);
  333. if (ret)
  334. goto err;
  335. }
  336. /* init stats here in order signal app which stats are supported */
  337. c->strength.len = 1;
  338. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  339. c->cnr.len = 1;
  340. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  341. c->post_bit_error.len = 1;
  342. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  343. c->post_bit_count.len = 1;
  344. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  345. dev->sleeping = false;
  346. return 0;
  347. err:
  348. dev_dbg(&client->dev, "failed=%d\n", ret);
  349. return ret;
  350. }
  351. static int rtl2832_sleep(struct dvb_frontend *fe)
  352. {
  353. struct rtl2832_dev *dev = fe->demodulator_priv;
  354. struct i2c_client *client = dev->client;
  355. int ret;
  356. dev_dbg(&client->dev, "\n");
  357. dev->sleeping = true;
  358. dev->fe_status = 0;
  359. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
  360. if (ret)
  361. goto err;
  362. return 0;
  363. err:
  364. dev_dbg(&client->dev, "failed=%d\n", ret);
  365. return ret;
  366. }
  367. static int rtl2832_get_tune_settings(struct dvb_frontend *fe,
  368. struct dvb_frontend_tune_settings *s)
  369. {
  370. struct rtl2832_dev *dev = fe->demodulator_priv;
  371. struct i2c_client *client = dev->client;
  372. dev_dbg(&client->dev, "\n");
  373. s->min_delay_ms = 1000;
  374. s->step_size = fe->ops.info.frequency_stepsize_hz * 2;
  375. s->max_drift = (fe->ops.info.frequency_stepsize_hz * 2) + 1;
  376. return 0;
  377. }
  378. static int rtl2832_set_frontend(struct dvb_frontend *fe)
  379. {
  380. struct rtl2832_dev *dev = fe->demodulator_priv;
  381. struct i2c_client *client = dev->client;
  382. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  383. int ret, i, j;
  384. u64 bw_mode, num, num2;
  385. u32 resamp_ratio, cfreq_off_ratio;
  386. static u8 bw_params[3][32] = {
  387. /* 6 MHz bandwidth */
  388. {
  389. 0xf5, 0xff, 0x15, 0x38, 0x5d, 0x6d, 0x52, 0x07, 0xfa, 0x2f,
  390. 0x53, 0xf5, 0x3f, 0xca, 0x0b, 0x91, 0xea, 0x30, 0x63, 0xb2,
  391. 0x13, 0xda, 0x0b, 0xc4, 0x18, 0x7e, 0x16, 0x66, 0x08, 0x67,
  392. 0x19, 0xe0,
  393. },
  394. /* 7 MHz bandwidth */
  395. {
  396. 0xe7, 0xcc, 0xb5, 0xba, 0xe8, 0x2f, 0x67, 0x61, 0x00, 0xaf,
  397. 0x86, 0xf2, 0xbf, 0x59, 0x04, 0x11, 0xb6, 0x33, 0xa4, 0x30,
  398. 0x15, 0x10, 0x0a, 0x42, 0x18, 0xf8, 0x17, 0xd9, 0x07, 0x22,
  399. 0x19, 0x10,
  400. },
  401. /* 8 MHz bandwidth */
  402. {
  403. 0x09, 0xf6, 0xd2, 0xa7, 0x9a, 0xc9, 0x27, 0x77, 0x06, 0xbf,
  404. 0xec, 0xf4, 0x4f, 0x0b, 0xfc, 0x01, 0x63, 0x35, 0x54, 0xa7,
  405. 0x16, 0x66, 0x08, 0xb4, 0x19, 0x6e, 0x19, 0x65, 0x05, 0xc8,
  406. 0x19, 0xe0,
  407. },
  408. };
  409. dev_dbg(&client->dev, "frequency=%u bandwidth_hz=%u inversion=%u\n",
  410. c->frequency, c->bandwidth_hz, c->inversion);
  411. /* program tuner */
  412. if (fe->ops.tuner_ops.set_params)
  413. fe->ops.tuner_ops.set_params(fe);
  414. /* If the frontend has get_if_frequency(), use it */
  415. if (fe->ops.tuner_ops.get_if_frequency) {
  416. u32 if_freq;
  417. ret = fe->ops.tuner_ops.get_if_frequency(fe, &if_freq);
  418. if (ret)
  419. goto err;
  420. ret = rtl2832_set_if(fe, if_freq);
  421. if (ret)
  422. goto err;
  423. }
  424. switch (c->bandwidth_hz) {
  425. case 6000000:
  426. i = 0;
  427. bw_mode = 48000000;
  428. break;
  429. case 7000000:
  430. i = 1;
  431. bw_mode = 56000000;
  432. break;
  433. case 8000000:
  434. i = 2;
  435. bw_mode = 64000000;
  436. break;
  437. default:
  438. dev_err(&client->dev, "invalid bandwidth_hz %u\n",
  439. c->bandwidth_hz);
  440. ret = -EINVAL;
  441. goto err;
  442. }
  443. for (j = 0; j < sizeof(bw_params[0]); j++) {
  444. ret = regmap_bulk_write(dev->regmap,
  445. 0x11c + j, &bw_params[i][j], 1);
  446. if (ret)
  447. goto err;
  448. }
  449. /* calculate and set resample ratio
  450. * RSAMP_RATIO = floor(CrystalFreqHz * 7 * pow(2, 22)
  451. * / ConstWithBandwidthMode)
  452. */
  453. num = dev->pdata->clk * 7ULL;
  454. num *= 0x400000;
  455. num = div_u64(num, bw_mode);
  456. resamp_ratio = num & 0x3ffffff;
  457. ret = rtl2832_wr_demod_reg(dev, DVBT_RSAMP_RATIO, resamp_ratio);
  458. if (ret)
  459. goto err;
  460. /* calculate and set cfreq off ratio
  461. * CFREQ_OFF_RATIO = - floor(ConstWithBandwidthMode * pow(2, 20)
  462. * / (CrystalFreqHz * 7))
  463. */
  464. num = bw_mode << 20;
  465. num2 = dev->pdata->clk * 7ULL;
  466. num = div_u64(num, num2);
  467. num = -num;
  468. cfreq_off_ratio = num & 0xfffff;
  469. ret = rtl2832_wr_demod_reg(dev, DVBT_CFREQ_OFF_RATIO, cfreq_off_ratio);
  470. if (ret)
  471. goto err;
  472. /* soft reset */
  473. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
  474. if (ret)
  475. goto err;
  476. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
  477. if (ret)
  478. goto err;
  479. return 0;
  480. err:
  481. dev_dbg(&client->dev, "failed=%d\n", ret);
  482. return ret;
  483. }
  484. static int rtl2832_get_frontend(struct dvb_frontend *fe,
  485. struct dtv_frontend_properties *c)
  486. {
  487. struct rtl2832_dev *dev = fe->demodulator_priv;
  488. struct i2c_client *client = dev->client;
  489. int ret;
  490. u8 buf[3];
  491. if (dev->sleeping)
  492. return 0;
  493. ret = regmap_bulk_read(dev->regmap, 0x33c, buf, 2);
  494. if (ret)
  495. goto err;
  496. ret = regmap_bulk_read(dev->regmap, 0x351, &buf[2], 1);
  497. if (ret)
  498. goto err;
  499. dev_dbg(&client->dev, "TPS=%*ph\n", 3, buf);
  500. switch ((buf[0] >> 2) & 3) {
  501. case 0:
  502. c->modulation = QPSK;
  503. break;
  504. case 1:
  505. c->modulation = QAM_16;
  506. break;
  507. case 2:
  508. c->modulation = QAM_64;
  509. break;
  510. }
  511. switch ((buf[2] >> 2) & 1) {
  512. case 0:
  513. c->transmission_mode = TRANSMISSION_MODE_2K;
  514. break;
  515. case 1:
  516. c->transmission_mode = TRANSMISSION_MODE_8K;
  517. }
  518. switch ((buf[2] >> 0) & 3) {
  519. case 0:
  520. c->guard_interval = GUARD_INTERVAL_1_32;
  521. break;
  522. case 1:
  523. c->guard_interval = GUARD_INTERVAL_1_16;
  524. break;
  525. case 2:
  526. c->guard_interval = GUARD_INTERVAL_1_8;
  527. break;
  528. case 3:
  529. c->guard_interval = GUARD_INTERVAL_1_4;
  530. break;
  531. }
  532. switch ((buf[0] >> 4) & 7) {
  533. case 0:
  534. c->hierarchy = HIERARCHY_NONE;
  535. break;
  536. case 1:
  537. c->hierarchy = HIERARCHY_1;
  538. break;
  539. case 2:
  540. c->hierarchy = HIERARCHY_2;
  541. break;
  542. case 3:
  543. c->hierarchy = HIERARCHY_4;
  544. break;
  545. }
  546. switch ((buf[1] >> 3) & 7) {
  547. case 0:
  548. c->code_rate_HP = FEC_1_2;
  549. break;
  550. case 1:
  551. c->code_rate_HP = FEC_2_3;
  552. break;
  553. case 2:
  554. c->code_rate_HP = FEC_3_4;
  555. break;
  556. case 3:
  557. c->code_rate_HP = FEC_5_6;
  558. break;
  559. case 4:
  560. c->code_rate_HP = FEC_7_8;
  561. break;
  562. }
  563. switch ((buf[1] >> 0) & 7) {
  564. case 0:
  565. c->code_rate_LP = FEC_1_2;
  566. break;
  567. case 1:
  568. c->code_rate_LP = FEC_2_3;
  569. break;
  570. case 2:
  571. c->code_rate_LP = FEC_3_4;
  572. break;
  573. case 3:
  574. c->code_rate_LP = FEC_5_6;
  575. break;
  576. case 4:
  577. c->code_rate_LP = FEC_7_8;
  578. break;
  579. }
  580. return 0;
  581. err:
  582. dev_dbg(&client->dev, "failed=%d\n", ret);
  583. return ret;
  584. }
  585. static int rtl2832_read_status(struct dvb_frontend *fe, enum fe_status *status)
  586. {
  587. struct rtl2832_dev *dev = fe->demodulator_priv;
  588. struct i2c_client *client = dev->client;
  589. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  590. int ret;
  591. u32 uninitialized_var(tmp);
  592. u8 u8tmp, buf[2];
  593. u16 u16tmp;
  594. dev_dbg(&client->dev, "\n");
  595. *status = 0;
  596. if (dev->sleeping)
  597. return 0;
  598. ret = rtl2832_rd_demod_reg(dev, DVBT_FSM_STAGE, &tmp);
  599. if (ret)
  600. goto err;
  601. if (tmp == 11) {
  602. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  603. FE_HAS_VITERBI | FE_HAS_SYNC | FE_HAS_LOCK;
  604. } else if (tmp == 10) {
  605. *status |= FE_HAS_SIGNAL | FE_HAS_CARRIER |
  606. FE_HAS_VITERBI;
  607. }
  608. dev->fe_status = *status;
  609. /* signal strength */
  610. if (dev->fe_status & FE_HAS_SIGNAL) {
  611. /* read digital AGC */
  612. ret = regmap_bulk_read(dev->regmap, 0x305, &u8tmp, 1);
  613. if (ret)
  614. goto err;
  615. dev_dbg(&client->dev, "digital agc=%02x", u8tmp);
  616. u8tmp = ~u8tmp;
  617. u16tmp = u8tmp << 8 | u8tmp << 0;
  618. c->strength.stat[0].scale = FE_SCALE_RELATIVE;
  619. c->strength.stat[0].uvalue = u16tmp;
  620. } else {
  621. c->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  622. }
  623. /* CNR */
  624. if (dev->fe_status & FE_HAS_VITERBI) {
  625. unsigned hierarchy, constellation;
  626. #define CONSTELLATION_NUM 3
  627. #define HIERARCHY_NUM 4
  628. static const u32 constant[CONSTELLATION_NUM][HIERARCHY_NUM] = {
  629. {85387325, 85387325, 85387325, 85387325},
  630. {86676178, 86676178, 87167949, 87795660},
  631. {87659938, 87659938, 87885178, 88241743},
  632. };
  633. ret = regmap_bulk_read(dev->regmap, 0x33c, &u8tmp, 1);
  634. if (ret)
  635. goto err;
  636. constellation = (u8tmp >> 2) & 0x03; /* [3:2] */
  637. if (constellation > CONSTELLATION_NUM - 1)
  638. goto err;
  639. hierarchy = (u8tmp >> 4) & 0x07; /* [6:4] */
  640. if (hierarchy > HIERARCHY_NUM - 1)
  641. goto err;
  642. ret = regmap_bulk_read(dev->regmap, 0x40c, buf, 2);
  643. if (ret)
  644. goto err;
  645. u16tmp = buf[0] << 8 | buf[1] << 0;
  646. if (u16tmp)
  647. tmp = (constant[constellation][hierarchy] -
  648. intlog10(u16tmp)) / ((1 << 24) / 10000);
  649. else
  650. tmp = 0;
  651. dev_dbg(&client->dev, "cnr raw=%u\n", u16tmp);
  652. c->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  653. c->cnr.stat[0].svalue = tmp;
  654. } else {
  655. c->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  656. }
  657. /* BER */
  658. if (dev->fe_status & FE_HAS_LOCK) {
  659. ret = regmap_bulk_read(dev->regmap, 0x34e, buf, 2);
  660. if (ret)
  661. goto err;
  662. u16tmp = buf[0] << 8 | buf[1] << 0;
  663. dev->post_bit_error += u16tmp;
  664. dev->post_bit_count += 1000000;
  665. dev_dbg(&client->dev, "ber errors=%u total=1000000\n", u16tmp);
  666. c->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  667. c->post_bit_error.stat[0].uvalue = dev->post_bit_error;
  668. c->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  669. c->post_bit_count.stat[0].uvalue = dev->post_bit_count;
  670. } else {
  671. c->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  672. c->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  673. }
  674. return 0;
  675. err:
  676. dev_dbg(&client->dev, "failed=%d\n", ret);
  677. return ret;
  678. }
  679. static int rtl2832_read_snr(struct dvb_frontend *fe, u16 *snr)
  680. {
  681. struct dtv_frontend_properties *c = &fe->dtv_property_cache;
  682. /* report SNR in resolution of 0.1 dB */
  683. if (c->cnr.stat[0].scale == FE_SCALE_DECIBEL)
  684. *snr = div_s64(c->cnr.stat[0].svalue, 100);
  685. else
  686. *snr = 0;
  687. return 0;
  688. }
  689. static int rtl2832_read_ber(struct dvb_frontend *fe, u32 *ber)
  690. {
  691. struct rtl2832_dev *dev = fe->demodulator_priv;
  692. *ber = (dev->post_bit_error - dev->post_bit_error_prev);
  693. dev->post_bit_error_prev = dev->post_bit_error;
  694. return 0;
  695. }
  696. /*
  697. * I2C gate/mux/repeater logic
  698. * There is delay mechanism to avoid unneeded I2C gate open / close. Gate close
  699. * is delayed here a little bit in order to see if there is sequence of I2C
  700. * messages sent to same I2C bus.
  701. */
  702. static void rtl2832_i2c_gate_work(struct work_struct *work)
  703. {
  704. struct rtl2832_dev *dev = container_of(work, struct rtl2832_dev, i2c_gate_work.work);
  705. struct i2c_client *client = dev->client;
  706. int ret;
  707. /* close gate */
  708. ret = regmap_update_bits(dev->regmap, 0x101, 0x08, 0x00);
  709. if (ret)
  710. goto err;
  711. return;
  712. err:
  713. dev_dbg(&client->dev, "failed=%d\n", ret);
  714. }
  715. static int rtl2832_select(struct i2c_mux_core *muxc, u32 chan_id)
  716. {
  717. struct rtl2832_dev *dev = i2c_mux_priv(muxc);
  718. struct i2c_client *client = dev->client;
  719. int ret;
  720. /* terminate possible gate closing */
  721. cancel_delayed_work(&dev->i2c_gate_work);
  722. /* open gate */
  723. ret = regmap_update_bits(dev->regmap, 0x101, 0x08, 0x08);
  724. if (ret)
  725. goto err;
  726. return 0;
  727. err:
  728. dev_dbg(&client->dev, "failed=%d\n", ret);
  729. return ret;
  730. }
  731. static int rtl2832_deselect(struct i2c_mux_core *muxc, u32 chan_id)
  732. {
  733. struct rtl2832_dev *dev = i2c_mux_priv(muxc);
  734. schedule_delayed_work(&dev->i2c_gate_work, usecs_to_jiffies(100));
  735. return 0;
  736. }
  737. static const struct dvb_frontend_ops rtl2832_ops = {
  738. .delsys = { SYS_DVBT },
  739. .info = {
  740. .name = "Realtek RTL2832 (DVB-T)",
  741. .frequency_min_hz = 174 * MHz,
  742. .frequency_max_hz = 862 * MHz,
  743. .frequency_stepsize_hz = 166667,
  744. .caps = FE_CAN_FEC_1_2 |
  745. FE_CAN_FEC_2_3 |
  746. FE_CAN_FEC_3_4 |
  747. FE_CAN_FEC_5_6 |
  748. FE_CAN_FEC_7_8 |
  749. FE_CAN_FEC_AUTO |
  750. FE_CAN_QPSK |
  751. FE_CAN_QAM_16 |
  752. FE_CAN_QAM_64 |
  753. FE_CAN_QAM_AUTO |
  754. FE_CAN_TRANSMISSION_MODE_AUTO |
  755. FE_CAN_GUARD_INTERVAL_AUTO |
  756. FE_CAN_HIERARCHY_AUTO |
  757. FE_CAN_RECOVER |
  758. FE_CAN_MUTE_TS
  759. },
  760. .init = rtl2832_init,
  761. .sleep = rtl2832_sleep,
  762. .get_tune_settings = rtl2832_get_tune_settings,
  763. .set_frontend = rtl2832_set_frontend,
  764. .get_frontend = rtl2832_get_frontend,
  765. .read_status = rtl2832_read_status,
  766. .read_snr = rtl2832_read_snr,
  767. .read_ber = rtl2832_read_ber,
  768. };
  769. static bool rtl2832_volatile_reg(struct device *dev, unsigned int reg)
  770. {
  771. switch (reg) {
  772. case 0x305:
  773. case 0x33c:
  774. case 0x34e:
  775. case 0x351:
  776. case 0x40c ... 0x40d:
  777. return true;
  778. default:
  779. break;
  780. }
  781. return false;
  782. }
  783. static struct dvb_frontend *rtl2832_get_dvb_frontend(struct i2c_client *client)
  784. {
  785. struct rtl2832_dev *dev = i2c_get_clientdata(client);
  786. dev_dbg(&client->dev, "\n");
  787. return &dev->fe;
  788. }
  789. static struct i2c_adapter *rtl2832_get_i2c_adapter(struct i2c_client *client)
  790. {
  791. struct rtl2832_dev *dev = i2c_get_clientdata(client);
  792. dev_dbg(&client->dev, "\n");
  793. return dev->muxc->adapter[0];
  794. }
  795. static int rtl2832_slave_ts_ctrl(struct i2c_client *client, bool enable)
  796. {
  797. struct rtl2832_dev *dev = i2c_get_clientdata(client);
  798. int ret;
  799. dev_dbg(&client->dev, "enable=%d\n", enable);
  800. if (enable) {
  801. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x0);
  802. if (ret)
  803. goto err;
  804. ret = regmap_bulk_write(dev->regmap, 0x10c, "\x5f\xff", 2);
  805. if (ret)
  806. goto err;
  807. ret = rtl2832_wr_demod_reg(dev, DVBT_PIP_ON, 0x1);
  808. if (ret)
  809. goto err;
  810. ret = regmap_bulk_write(dev->regmap, 0x0bc, "\x18", 1);
  811. if (ret)
  812. goto err;
  813. ret = regmap_bulk_write(dev->regmap, 0x192, "\x7f\xf7\xff", 3);
  814. if (ret)
  815. goto err;
  816. } else {
  817. ret = regmap_bulk_write(dev->regmap, 0x192, "\x00\x0f\xff", 3);
  818. if (ret)
  819. goto err;
  820. ret = regmap_bulk_write(dev->regmap, 0x0bc, "\x08", 1);
  821. if (ret)
  822. goto err;
  823. ret = rtl2832_wr_demod_reg(dev, DVBT_PIP_ON, 0x0);
  824. if (ret)
  825. goto err;
  826. ret = regmap_bulk_write(dev->regmap, 0x10c, "\x00\x00", 2);
  827. if (ret)
  828. goto err;
  829. ret = rtl2832_wr_demod_reg(dev, DVBT_SOFT_RST, 0x1);
  830. if (ret)
  831. goto err;
  832. }
  833. dev->slave_ts = enable;
  834. return 0;
  835. err:
  836. dev_dbg(&client->dev, "failed=%d\n", ret);
  837. return ret;
  838. }
  839. static int rtl2832_pid_filter_ctrl(struct dvb_frontend *fe, int onoff)
  840. {
  841. struct rtl2832_dev *dev = fe->demodulator_priv;
  842. struct i2c_client *client = dev->client;
  843. int ret;
  844. u8 u8tmp;
  845. dev_dbg(&client->dev, "onoff=%d, slave_ts=%d\n", onoff, dev->slave_ts);
  846. /* enable / disable PID filter */
  847. if (onoff)
  848. u8tmp = 0x80;
  849. else
  850. u8tmp = 0x00;
  851. if (dev->slave_ts)
  852. ret = regmap_update_bits(dev->regmap, 0x021, 0xc0, u8tmp);
  853. else
  854. ret = regmap_update_bits(dev->regmap, 0x061, 0xc0, u8tmp);
  855. if (ret)
  856. goto err;
  857. return 0;
  858. err:
  859. dev_dbg(&client->dev, "failed=%d\n", ret);
  860. return ret;
  861. }
  862. static int rtl2832_pid_filter(struct dvb_frontend *fe, u8 index, u16 pid,
  863. int onoff)
  864. {
  865. struct rtl2832_dev *dev = fe->demodulator_priv;
  866. struct i2c_client *client = dev->client;
  867. int ret;
  868. u8 buf[4];
  869. dev_dbg(&client->dev, "index=%d pid=%04x onoff=%d slave_ts=%d\n",
  870. index, pid, onoff, dev->slave_ts);
  871. /* skip invalid PIDs (0x2000) */
  872. if (pid > 0x1fff || index > 32)
  873. return 0;
  874. if (onoff)
  875. set_bit(index, &dev->filters);
  876. else
  877. clear_bit(index, &dev->filters);
  878. /* enable / disable PIDs */
  879. buf[0] = (dev->filters >> 0) & 0xff;
  880. buf[1] = (dev->filters >> 8) & 0xff;
  881. buf[2] = (dev->filters >> 16) & 0xff;
  882. buf[3] = (dev->filters >> 24) & 0xff;
  883. if (dev->slave_ts)
  884. ret = regmap_bulk_write(dev->regmap, 0x022, buf, 4);
  885. else
  886. ret = regmap_bulk_write(dev->regmap, 0x062, buf, 4);
  887. if (ret)
  888. goto err;
  889. /* add PID */
  890. buf[0] = (pid >> 8) & 0xff;
  891. buf[1] = (pid >> 0) & 0xff;
  892. if (dev->slave_ts)
  893. ret = regmap_bulk_write(dev->regmap, 0x026 + 2 * index, buf, 2);
  894. else
  895. ret = regmap_bulk_write(dev->regmap, 0x066 + 2 * index, buf, 2);
  896. if (ret)
  897. goto err;
  898. return 0;
  899. err:
  900. dev_dbg(&client->dev, "failed=%d\n", ret);
  901. return ret;
  902. }
  903. static int rtl2832_probe(struct i2c_client *client,
  904. const struct i2c_device_id *id)
  905. {
  906. struct rtl2832_platform_data *pdata = client->dev.platform_data;
  907. struct i2c_adapter *i2c = client->adapter;
  908. struct rtl2832_dev *dev;
  909. int ret;
  910. u8 tmp;
  911. static const struct regmap_range_cfg regmap_range_cfg[] = {
  912. {
  913. .selector_reg = 0x00,
  914. .selector_mask = 0xff,
  915. .selector_shift = 0,
  916. .window_start = 0,
  917. .window_len = 0x100,
  918. .range_min = 0 * 0x100,
  919. .range_max = 5 * 0x100,
  920. },
  921. };
  922. dev_dbg(&client->dev, "\n");
  923. /* allocate memory for the internal state */
  924. dev = kzalloc(sizeof(struct rtl2832_dev), GFP_KERNEL);
  925. if (dev == NULL) {
  926. ret = -ENOMEM;
  927. goto err;
  928. }
  929. /* setup the state */
  930. i2c_set_clientdata(client, dev);
  931. dev->client = client;
  932. dev->pdata = client->dev.platform_data;
  933. dev->sleeping = true;
  934. INIT_DELAYED_WORK(&dev->i2c_gate_work, rtl2832_i2c_gate_work);
  935. /* create regmap */
  936. dev->regmap_config.reg_bits = 8,
  937. dev->regmap_config.val_bits = 8,
  938. dev->regmap_config.volatile_reg = rtl2832_volatile_reg,
  939. dev->regmap_config.max_register = 5 * 0x100,
  940. dev->regmap_config.ranges = regmap_range_cfg,
  941. dev->regmap_config.num_ranges = ARRAY_SIZE(regmap_range_cfg),
  942. dev->regmap_config.cache_type = REGCACHE_NONE,
  943. dev->regmap = regmap_init_i2c(client, &dev->regmap_config);
  944. if (IS_ERR(dev->regmap)) {
  945. ret = PTR_ERR(dev->regmap);
  946. goto err_kfree;
  947. }
  948. /* check if the demod is there */
  949. ret = regmap_bulk_read(dev->regmap, 0x000, &tmp, 1);
  950. if (ret)
  951. goto err_regmap_exit;
  952. /* create muxed i2c adapter for demod tuner bus */
  953. dev->muxc = i2c_mux_alloc(i2c, &i2c->dev, 1, 0, I2C_MUX_LOCKED,
  954. rtl2832_select, rtl2832_deselect);
  955. if (!dev->muxc) {
  956. ret = -ENOMEM;
  957. goto err_regmap_exit;
  958. }
  959. dev->muxc->priv = dev;
  960. ret = i2c_mux_add_adapter(dev->muxc, 0, 0, 0);
  961. if (ret)
  962. goto err_regmap_exit;
  963. /* create dvb_frontend */
  964. memcpy(&dev->fe.ops, &rtl2832_ops, sizeof(struct dvb_frontend_ops));
  965. dev->fe.demodulator_priv = dev;
  966. /* setup callbacks */
  967. pdata->get_dvb_frontend = rtl2832_get_dvb_frontend;
  968. pdata->get_i2c_adapter = rtl2832_get_i2c_adapter;
  969. pdata->slave_ts_ctrl = rtl2832_slave_ts_ctrl;
  970. pdata->pid_filter = rtl2832_pid_filter;
  971. pdata->pid_filter_ctrl = rtl2832_pid_filter_ctrl;
  972. pdata->regmap = dev->regmap;
  973. dev_info(&client->dev, "Realtek RTL2832 successfully attached\n");
  974. return 0;
  975. err_regmap_exit:
  976. regmap_exit(dev->regmap);
  977. err_kfree:
  978. kfree(dev);
  979. err:
  980. dev_dbg(&client->dev, "failed=%d\n", ret);
  981. return ret;
  982. }
  983. static int rtl2832_remove(struct i2c_client *client)
  984. {
  985. struct rtl2832_dev *dev = i2c_get_clientdata(client);
  986. dev_dbg(&client->dev, "\n");
  987. cancel_delayed_work_sync(&dev->i2c_gate_work);
  988. i2c_mux_del_adapters(dev->muxc);
  989. regmap_exit(dev->regmap);
  990. kfree(dev);
  991. return 0;
  992. }
  993. static const struct i2c_device_id rtl2832_id_table[] = {
  994. {"rtl2832", 0},
  995. {}
  996. };
  997. MODULE_DEVICE_TABLE(i2c, rtl2832_id_table);
  998. static struct i2c_driver rtl2832_driver = {
  999. .driver = {
  1000. .name = "rtl2832",
  1001. .suppress_bind_attrs = true,
  1002. },
  1003. .probe = rtl2832_probe,
  1004. .remove = rtl2832_remove,
  1005. .id_table = rtl2832_id_table,
  1006. };
  1007. module_i2c_driver(rtl2832_driver);
  1008. MODULE_AUTHOR("Thomas Mair <mair.thomas86@gmail.com>");
  1009. MODULE_AUTHOR("Antti Palosaari <crope@iki.fi>");
  1010. MODULE_DESCRIPTION("Realtek RTL2832 DVB-T demodulator driver");
  1011. MODULE_LICENSE("GPL");