lgdt3306a.c 56 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296
  1. /*
  2. * Support for LGDT3306A - 8VSB/QAM-B
  3. *
  4. * Copyright (C) 2013 Fred Richter <frichter@hauppauge.com>
  5. * - driver structure based on lgdt3305.[ch] by Michael Krufky
  6. * - code based on LG3306_V0.35 API by LG Electronics Inc.
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License as published by
  10. * the Free Software Foundation; either version 2 of the License, or
  11. * (at your option) any later version.
  12. *
  13. * This program is distributed in the hope that it will be useful,
  14. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  15. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  16. * GNU General Public License for more details.
  17. */
  18. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  19. #include <asm/div64.h>
  20. #include <linux/kernel.h>
  21. #include <linux/dvb/frontend.h>
  22. #include <media/dvb_math.h>
  23. #include "lgdt3306a.h"
  24. #include <linux/i2c-mux.h>
  25. static int debug;
  26. module_param(debug, int, 0644);
  27. MODULE_PARM_DESC(debug, "set debug level (info=1, reg=2 (or-able))");
  28. /*
  29. * Older drivers treated QAM64 and QAM256 the same; that is the HW always
  30. * used "Auto" mode during detection. Setting "forced_manual"=1 allows
  31. * the user to treat these modes as separate. For backwards compatibility,
  32. * it's off by default. QAM_AUTO can now be specified to achive that
  33. * effect even if "forced_manual"=1
  34. */
  35. static int forced_manual;
  36. module_param(forced_manual, int, 0644);
  37. MODULE_PARM_DESC(forced_manual, "if set, QAM64 and QAM256 will only lock to modulation specified");
  38. #define DBG_INFO 1
  39. #define DBG_REG 2
  40. #define DBG_DUMP 4 /* FGR - comment out to remove dump code */
  41. #define lg_debug(fmt, arg...) \
  42. printk(KERN_DEBUG pr_fmt(fmt), ## arg)
  43. #define dbg_info(fmt, arg...) \
  44. do { \
  45. if (debug & DBG_INFO) \
  46. lg_debug(fmt, ## arg); \
  47. } while (0)
  48. #define dbg_reg(fmt, arg...) \
  49. do { \
  50. if (debug & DBG_REG) \
  51. lg_debug(fmt, ## arg); \
  52. } while (0)
  53. #define lg_chkerr(ret) \
  54. ({ \
  55. int __ret; \
  56. __ret = (ret < 0); \
  57. if (__ret) \
  58. pr_err("error %d on line %d\n", ret, __LINE__); \
  59. __ret; \
  60. })
  61. struct lgdt3306a_state {
  62. struct i2c_adapter *i2c_adap;
  63. const struct lgdt3306a_config *cfg;
  64. struct dvb_frontend frontend;
  65. enum fe_modulation current_modulation;
  66. u32 current_frequency;
  67. u32 snr;
  68. struct i2c_mux_core *muxc;
  69. };
  70. /*
  71. * LG3306A Register Usage
  72. * (LG does not really name the registers, so this code does not either)
  73. *
  74. * 0000 -> 00FF Common control and status
  75. * 1000 -> 10FF Synchronizer control and status
  76. * 1F00 -> 1FFF Smart Antenna control and status
  77. * 2100 -> 21FF VSB Equalizer control and status
  78. * 2800 -> 28FF QAM Equalizer control and status
  79. * 3000 -> 30FF FEC control and status
  80. */
  81. enum lgdt3306a_lock_status {
  82. LG3306_UNLOCK = 0x00,
  83. LG3306_LOCK = 0x01,
  84. LG3306_UNKNOWN_LOCK = 0xff
  85. };
  86. enum lgdt3306a_neverlock_status {
  87. LG3306_NL_INIT = 0x00,
  88. LG3306_NL_PROCESS = 0x01,
  89. LG3306_NL_LOCK = 0x02,
  90. LG3306_NL_FAIL = 0x03,
  91. LG3306_NL_UNKNOWN = 0xff
  92. };
  93. enum lgdt3306a_modulation {
  94. LG3306_VSB = 0x00,
  95. LG3306_QAM64 = 0x01,
  96. LG3306_QAM256 = 0x02,
  97. LG3306_UNKNOWN_MODE = 0xff
  98. };
  99. enum lgdt3306a_lock_check {
  100. LG3306_SYNC_LOCK,
  101. LG3306_FEC_LOCK,
  102. LG3306_TR_LOCK,
  103. LG3306_AGC_LOCK,
  104. };
  105. #ifdef DBG_DUMP
  106. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state);
  107. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state);
  108. #endif
  109. static int lgdt3306a_write_reg(struct lgdt3306a_state *state, u16 reg, u8 val)
  110. {
  111. int ret;
  112. u8 buf[] = { reg >> 8, reg & 0xff, val };
  113. struct i2c_msg msg = {
  114. .addr = state->cfg->i2c_addr, .flags = 0,
  115. .buf = buf, .len = 3,
  116. };
  117. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, val);
  118. ret = i2c_transfer(state->i2c_adap, &msg, 1);
  119. if (ret != 1) {
  120. pr_err("error (addr %02x %02x <- %02x, err = %i)\n",
  121. msg.buf[0], msg.buf[1], msg.buf[2], ret);
  122. if (ret < 0)
  123. return ret;
  124. else
  125. return -EREMOTEIO;
  126. }
  127. return 0;
  128. }
  129. static int lgdt3306a_read_reg(struct lgdt3306a_state *state, u16 reg, u8 *val)
  130. {
  131. int ret;
  132. u8 reg_buf[] = { reg >> 8, reg & 0xff };
  133. struct i2c_msg msg[] = {
  134. { .addr = state->cfg->i2c_addr,
  135. .flags = 0, .buf = reg_buf, .len = 2 },
  136. { .addr = state->cfg->i2c_addr,
  137. .flags = I2C_M_RD, .buf = val, .len = 1 },
  138. };
  139. ret = i2c_transfer(state->i2c_adap, msg, 2);
  140. if (ret != 2) {
  141. pr_err("error (addr %02x reg %04x error (ret == %i)\n",
  142. state->cfg->i2c_addr, reg, ret);
  143. if (ret < 0)
  144. return ret;
  145. else
  146. return -EREMOTEIO;
  147. }
  148. dbg_reg("reg: 0x%04x, val: 0x%02x\n", reg, *val);
  149. return 0;
  150. }
  151. #define read_reg(state, reg) \
  152. ({ \
  153. u8 __val; \
  154. int ret = lgdt3306a_read_reg(state, reg, &__val); \
  155. if (lg_chkerr(ret)) \
  156. __val = 0; \
  157. __val; \
  158. })
  159. static int lgdt3306a_set_reg_bit(struct lgdt3306a_state *state,
  160. u16 reg, int bit, int onoff)
  161. {
  162. u8 val;
  163. int ret;
  164. dbg_reg("reg: 0x%04x, bit: %d, level: %d\n", reg, bit, onoff);
  165. ret = lgdt3306a_read_reg(state, reg, &val);
  166. if (lg_chkerr(ret))
  167. goto fail;
  168. val &= ~(1 << bit);
  169. val |= (onoff & 1) << bit;
  170. ret = lgdt3306a_write_reg(state, reg, val);
  171. lg_chkerr(ret);
  172. fail:
  173. return ret;
  174. }
  175. /* ------------------------------------------------------------------------ */
  176. static int lgdt3306a_soft_reset(struct lgdt3306a_state *state)
  177. {
  178. int ret;
  179. dbg_info("\n");
  180. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  181. if (lg_chkerr(ret))
  182. goto fail;
  183. msleep(20);
  184. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  185. lg_chkerr(ret);
  186. fail:
  187. return ret;
  188. }
  189. static int lgdt3306a_mpeg_mode(struct lgdt3306a_state *state,
  190. enum lgdt3306a_mpeg_mode mode)
  191. {
  192. u8 val;
  193. int ret;
  194. dbg_info("(%d)\n", mode);
  195. /* transport packet format - TPSENB=0x80 */
  196. ret = lgdt3306a_set_reg_bit(state, 0x0071, 7,
  197. mode == LGDT3306A_MPEG_PARALLEL ? 1 : 0);
  198. if (lg_chkerr(ret))
  199. goto fail;
  200. /*
  201. * start of packet signal duration
  202. * TPSSOPBITEN=0x40; 0=byte duration, 1=bit duration
  203. */
  204. ret = lgdt3306a_set_reg_bit(state, 0x0071, 6, 0);
  205. if (lg_chkerr(ret))
  206. goto fail;
  207. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  208. if (lg_chkerr(ret))
  209. goto fail;
  210. val |= 0x10; /* TPCLKSUPB=0x10 */
  211. if (mode == LGDT3306A_MPEG_PARALLEL)
  212. val &= ~0x10;
  213. ret = lgdt3306a_write_reg(state, 0x0070, val);
  214. lg_chkerr(ret);
  215. fail:
  216. return ret;
  217. }
  218. static int lgdt3306a_mpeg_mode_polarity(struct lgdt3306a_state *state,
  219. enum lgdt3306a_tp_clock_edge edge,
  220. enum lgdt3306a_tp_valid_polarity valid)
  221. {
  222. u8 val;
  223. int ret;
  224. dbg_info("edge=%d, valid=%d\n", edge, valid);
  225. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  226. if (lg_chkerr(ret))
  227. goto fail;
  228. val &= ~0x06; /* TPCLKPOL=0x04, TPVALPOL=0x02 */
  229. if (edge == LGDT3306A_TPCLK_RISING_EDGE)
  230. val |= 0x04;
  231. if (valid == LGDT3306A_TP_VALID_HIGH)
  232. val |= 0x02;
  233. ret = lgdt3306a_write_reg(state, 0x0070, val);
  234. lg_chkerr(ret);
  235. fail:
  236. return ret;
  237. }
  238. static int lgdt3306a_mpeg_tristate(struct lgdt3306a_state *state,
  239. int mode)
  240. {
  241. u8 val;
  242. int ret;
  243. dbg_info("(%d)\n", mode);
  244. if (mode) {
  245. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  246. if (lg_chkerr(ret))
  247. goto fail;
  248. /*
  249. * Tristate bus; TPOUTEN=0x80, TPCLKOUTEN=0x20,
  250. * TPDATAOUTEN=0x08
  251. */
  252. val &= ~0xa8;
  253. ret = lgdt3306a_write_reg(state, 0x0070, val);
  254. if (lg_chkerr(ret))
  255. goto fail;
  256. /* AGCIFOUTENB=0x40; 1=Disable IFAGC pin */
  257. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 1);
  258. if (lg_chkerr(ret))
  259. goto fail;
  260. } else {
  261. /* enable IFAGC pin */
  262. ret = lgdt3306a_set_reg_bit(state, 0x0003, 6, 0);
  263. if (lg_chkerr(ret))
  264. goto fail;
  265. ret = lgdt3306a_read_reg(state, 0x0070, &val);
  266. if (lg_chkerr(ret))
  267. goto fail;
  268. val |= 0xa8; /* enable bus */
  269. ret = lgdt3306a_write_reg(state, 0x0070, val);
  270. if (lg_chkerr(ret))
  271. goto fail;
  272. }
  273. fail:
  274. return ret;
  275. }
  276. static int lgdt3306a_ts_bus_ctrl(struct dvb_frontend *fe, int acquire)
  277. {
  278. struct lgdt3306a_state *state = fe->demodulator_priv;
  279. dbg_info("acquire=%d\n", acquire);
  280. return lgdt3306a_mpeg_tristate(state, acquire ? 0 : 1);
  281. }
  282. static int lgdt3306a_power(struct lgdt3306a_state *state,
  283. int mode)
  284. {
  285. int ret;
  286. dbg_info("(%d)\n", mode);
  287. if (mode == 0) {
  288. /* into reset */
  289. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 0);
  290. if (lg_chkerr(ret))
  291. goto fail;
  292. /* power down */
  293. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 0);
  294. if (lg_chkerr(ret))
  295. goto fail;
  296. } else {
  297. /* out of reset */
  298. ret = lgdt3306a_set_reg_bit(state, 0x0000, 7, 1);
  299. if (lg_chkerr(ret))
  300. goto fail;
  301. /* power up */
  302. ret = lgdt3306a_set_reg_bit(state, 0x0000, 0, 1);
  303. if (lg_chkerr(ret))
  304. goto fail;
  305. }
  306. #ifdef DBG_DUMP
  307. lgdt3306a_DumpAllRegs(state);
  308. #endif
  309. fail:
  310. return ret;
  311. }
  312. static int lgdt3306a_set_vsb(struct lgdt3306a_state *state)
  313. {
  314. u8 val;
  315. int ret;
  316. dbg_info("\n");
  317. /* 0. Spectrum inversion detection manual; spectrum inverted */
  318. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  319. val &= 0xf7; /* SPECINVAUTO Off */
  320. val |= 0x04; /* SPECINV On */
  321. ret = lgdt3306a_write_reg(state, 0x0002, val);
  322. if (lg_chkerr(ret))
  323. goto fail;
  324. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  325. ret = lgdt3306a_write_reg(state, 0x0008, 0x80);
  326. if (lg_chkerr(ret))
  327. goto fail;
  328. /* 2. Bandwidth mode for VSB(6MHz) */
  329. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  330. val &= 0xe3;
  331. val |= 0x0c; /* STDOPDETTMODE[2:0]=3 */
  332. ret = lgdt3306a_write_reg(state, 0x0009, val);
  333. if (lg_chkerr(ret))
  334. goto fail;
  335. /* 3. QAM mode detection mode(None) */
  336. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  337. val &= 0xfc; /* STDOPDETCMODE[1:0]=0 */
  338. ret = lgdt3306a_write_reg(state, 0x0009, val);
  339. if (lg_chkerr(ret))
  340. goto fail;
  341. /* 4. ADC sampling frequency rate(2x sampling) */
  342. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  343. val &= 0xbf; /* SAMPLING4XFEN=0 */
  344. ret = lgdt3306a_write_reg(state, 0x000d, val);
  345. if (lg_chkerr(ret))
  346. goto fail;
  347. #if 0
  348. /* FGR - disable any AICC filtering, testing only */
  349. ret = lgdt3306a_write_reg(state, 0x0024, 0x00);
  350. if (lg_chkerr(ret))
  351. goto fail;
  352. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  353. ret = lgdt3306a_write_reg(state, 0x002e, 0x00);
  354. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  355. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  356. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  357. ret = lgdt3306a_write_reg(state, 0x002b, 0x00);
  358. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  359. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  360. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  361. ret = lgdt3306a_write_reg(state, 0x0028, 0x00);
  362. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  363. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  364. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  365. ret = lgdt3306a_write_reg(state, 0x0025, 0x00);
  366. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  367. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  368. #else
  369. /* FGR - this works well for HVR-1955,1975 */
  370. /* 5. AICCOPMODE NT N-1 Adj. */
  371. ret = lgdt3306a_write_reg(state, 0x0024, 0x5A);
  372. if (lg_chkerr(ret))
  373. goto fail;
  374. /* AICCFIXFREQ0 NT N-1(Video rejection) */
  375. ret = lgdt3306a_write_reg(state, 0x002e, 0x5A);
  376. ret = lgdt3306a_write_reg(state, 0x002f, 0x00);
  377. ret = lgdt3306a_write_reg(state, 0x0030, 0x00);
  378. /* AICCFIXFREQ1 NT N-1(Audio rejection) */
  379. ret = lgdt3306a_write_reg(state, 0x002b, 0x36);
  380. ret = lgdt3306a_write_reg(state, 0x002c, 0x00);
  381. ret = lgdt3306a_write_reg(state, 0x002d, 0x00);
  382. /* AICCFIXFREQ2 NT Co-Channel(Video rejection) */
  383. ret = lgdt3306a_write_reg(state, 0x0028, 0x2A);
  384. ret = lgdt3306a_write_reg(state, 0x0029, 0x00);
  385. ret = lgdt3306a_write_reg(state, 0x002a, 0x00);
  386. /* AICCFIXFREQ3 NT Co-Channel(Audio rejection) */
  387. ret = lgdt3306a_write_reg(state, 0x0025, 0x06);
  388. ret = lgdt3306a_write_reg(state, 0x0026, 0x00);
  389. ret = lgdt3306a_write_reg(state, 0x0027, 0x00);
  390. #endif
  391. ret = lgdt3306a_read_reg(state, 0x001e, &val);
  392. val &= 0x0f;
  393. val |= 0xa0;
  394. ret = lgdt3306a_write_reg(state, 0x001e, val);
  395. ret = lgdt3306a_write_reg(state, 0x0022, 0x08);
  396. ret = lgdt3306a_write_reg(state, 0x0023, 0xFF);
  397. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  398. val &= 0xef;
  399. ret = lgdt3306a_write_reg(state, 0x211f, val);
  400. ret = lgdt3306a_write_reg(state, 0x2173, 0x01);
  401. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  402. val &= 0xf8;
  403. val |= 0x04;
  404. ret = lgdt3306a_write_reg(state, 0x1061, val);
  405. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  406. val &= 0xcf;
  407. ret = lgdt3306a_write_reg(state, 0x103d, val);
  408. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  409. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  410. val &= 0x3f;
  411. ret = lgdt3306a_write_reg(state, 0x2141, val);
  412. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  413. val &= 0x0f;
  414. val |= 0x70;
  415. ret = lgdt3306a_write_reg(state, 0x2135, val);
  416. ret = lgdt3306a_read_reg(state, 0x0003, &val);
  417. val &= 0xf7;
  418. ret = lgdt3306a_write_reg(state, 0x0003, val);
  419. ret = lgdt3306a_read_reg(state, 0x001c, &val);
  420. val &= 0x7f;
  421. ret = lgdt3306a_write_reg(state, 0x001c, val);
  422. /* 6. EQ step size */
  423. ret = lgdt3306a_read_reg(state, 0x2179, &val);
  424. val &= 0xf8;
  425. ret = lgdt3306a_write_reg(state, 0x2179, val);
  426. ret = lgdt3306a_read_reg(state, 0x217a, &val);
  427. val &= 0xf8;
  428. ret = lgdt3306a_write_reg(state, 0x217a, val);
  429. /* 7. Reset */
  430. ret = lgdt3306a_soft_reset(state);
  431. if (lg_chkerr(ret))
  432. goto fail;
  433. dbg_info("complete\n");
  434. fail:
  435. return ret;
  436. }
  437. static int lgdt3306a_set_qam(struct lgdt3306a_state *state, int modulation)
  438. {
  439. u8 val;
  440. int ret;
  441. dbg_info("modulation=%d\n", modulation);
  442. /* 1. Selection of standard mode(0x08=QAM, 0x80=VSB) */
  443. ret = lgdt3306a_write_reg(state, 0x0008, 0x08);
  444. if (lg_chkerr(ret))
  445. goto fail;
  446. /* 1a. Spectrum inversion detection to Auto */
  447. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  448. val &= 0xfb; /* SPECINV Off */
  449. val |= 0x08; /* SPECINVAUTO On */
  450. ret = lgdt3306a_write_reg(state, 0x0002, val);
  451. if (lg_chkerr(ret))
  452. goto fail;
  453. /* 2. Bandwidth mode for QAM */
  454. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  455. val &= 0xe3; /* STDOPDETTMODE[2:0]=0 VSB Off */
  456. ret = lgdt3306a_write_reg(state, 0x0009, val);
  457. if (lg_chkerr(ret))
  458. goto fail;
  459. /* 3. : 64QAM/256QAM detection(manual, auto) */
  460. ret = lgdt3306a_read_reg(state, 0x0009, &val);
  461. val &= 0xfc;
  462. /* Check for forced Manual modulation modes; otherwise always "auto" */
  463. if(forced_manual && (modulation != QAM_AUTO)){
  464. val |= 0x01; /* STDOPDETCMODE[1:0]= 1=Manual */
  465. } else {
  466. val |= 0x02; /* STDOPDETCMODE[1:0]= 2=Auto */
  467. }
  468. ret = lgdt3306a_write_reg(state, 0x0009, val);
  469. if (lg_chkerr(ret))
  470. goto fail;
  471. /* 3a. : 64QAM/256QAM selection for manual */
  472. ret = lgdt3306a_read_reg(state, 0x101a, &val);
  473. val &= 0xf8;
  474. if (modulation == QAM_64)
  475. val |= 0x02; /* QMDQMODE[2:0]=2=QAM64 */
  476. else
  477. val |= 0x04; /* QMDQMODE[2:0]=4=QAM256 */
  478. ret = lgdt3306a_write_reg(state, 0x101a, val);
  479. if (lg_chkerr(ret))
  480. goto fail;
  481. /* 4. ADC sampling frequency rate(4x sampling) */
  482. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  483. val &= 0xbf;
  484. val |= 0x40; /* SAMPLING4XFEN=1 */
  485. ret = lgdt3306a_write_reg(state, 0x000d, val);
  486. if (lg_chkerr(ret))
  487. goto fail;
  488. /* 5. No AICC operation in QAM mode */
  489. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  490. val &= 0x00;
  491. ret = lgdt3306a_write_reg(state, 0x0024, val);
  492. if (lg_chkerr(ret))
  493. goto fail;
  494. /* 5.1 V0.36 SRDCHKALWAYS : For better QAM detection */
  495. ret = lgdt3306a_read_reg(state, 0x000a, &val);
  496. val &= 0xfd;
  497. val |= 0x02;
  498. ret = lgdt3306a_write_reg(state, 0x000a, val);
  499. if (lg_chkerr(ret))
  500. goto fail;
  501. /* 5.2 V0.36 Control of "no signal" detector function */
  502. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  503. val &= 0xdf;
  504. ret = lgdt3306a_write_reg(state, 0x2849, val);
  505. if (lg_chkerr(ret))
  506. goto fail;
  507. /* 5.3 Fix for Blonder Tongue HDE-2H-QAM and AQM modulators */
  508. ret = lgdt3306a_read_reg(state, 0x302b, &val);
  509. val &= 0x7f; /* SELFSYNCFINDEN_CQS=0; disable auto reset */
  510. ret = lgdt3306a_write_reg(state, 0x302b, val);
  511. if (lg_chkerr(ret))
  512. goto fail;
  513. /* 6. Reset */
  514. ret = lgdt3306a_soft_reset(state);
  515. if (lg_chkerr(ret))
  516. goto fail;
  517. dbg_info("complete\n");
  518. fail:
  519. return ret;
  520. }
  521. static int lgdt3306a_set_modulation(struct lgdt3306a_state *state,
  522. struct dtv_frontend_properties *p)
  523. {
  524. int ret;
  525. dbg_info("\n");
  526. switch (p->modulation) {
  527. case VSB_8:
  528. ret = lgdt3306a_set_vsb(state);
  529. break;
  530. case QAM_64:
  531. case QAM_256:
  532. case QAM_AUTO:
  533. ret = lgdt3306a_set_qam(state, p->modulation);
  534. break;
  535. default:
  536. return -EINVAL;
  537. }
  538. if (lg_chkerr(ret))
  539. goto fail;
  540. state->current_modulation = p->modulation;
  541. fail:
  542. return ret;
  543. }
  544. /* ------------------------------------------------------------------------ */
  545. static int lgdt3306a_agc_setup(struct lgdt3306a_state *state,
  546. struct dtv_frontend_properties *p)
  547. {
  548. /* TODO: anything we want to do here??? */
  549. dbg_info("\n");
  550. switch (p->modulation) {
  551. case VSB_8:
  552. break;
  553. case QAM_64:
  554. case QAM_256:
  555. case QAM_AUTO:
  556. break;
  557. default:
  558. return -EINVAL;
  559. }
  560. return 0;
  561. }
  562. /* ------------------------------------------------------------------------ */
  563. static int lgdt3306a_set_inversion(struct lgdt3306a_state *state,
  564. int inversion)
  565. {
  566. int ret;
  567. dbg_info("(%d)\n", inversion);
  568. ret = lgdt3306a_set_reg_bit(state, 0x0002, 2, inversion ? 1 : 0);
  569. return ret;
  570. }
  571. static int lgdt3306a_set_inversion_auto(struct lgdt3306a_state *state,
  572. int enabled)
  573. {
  574. int ret;
  575. dbg_info("(%d)\n", enabled);
  576. /* 0=Manual 1=Auto(QAM only) - SPECINVAUTO=0x04 */
  577. ret = lgdt3306a_set_reg_bit(state, 0x0002, 3, enabled);
  578. return ret;
  579. }
  580. static int lgdt3306a_spectral_inversion(struct lgdt3306a_state *state,
  581. struct dtv_frontend_properties *p,
  582. int inversion)
  583. {
  584. int ret = 0;
  585. dbg_info("(%d)\n", inversion);
  586. #if 0
  587. /*
  588. * FGR - spectral_inversion defaults already set for VSB and QAM;
  589. * can enable later if desired
  590. */
  591. ret = lgdt3306a_set_inversion(state, inversion);
  592. switch (p->modulation) {
  593. case VSB_8:
  594. /* Manual only for VSB */
  595. ret = lgdt3306a_set_inversion_auto(state, 0);
  596. break;
  597. case QAM_64:
  598. case QAM_256:
  599. case QAM_AUTO:
  600. /* Auto ok for QAM */
  601. ret = lgdt3306a_set_inversion_auto(state, 1);
  602. break;
  603. default:
  604. ret = -EINVAL;
  605. }
  606. #endif
  607. return ret;
  608. }
  609. static int lgdt3306a_set_if(struct lgdt3306a_state *state,
  610. struct dtv_frontend_properties *p)
  611. {
  612. int ret;
  613. u16 if_freq_khz;
  614. u8 nco1, nco2;
  615. switch (p->modulation) {
  616. case VSB_8:
  617. if_freq_khz = state->cfg->vsb_if_khz;
  618. break;
  619. case QAM_64:
  620. case QAM_256:
  621. case QAM_AUTO:
  622. if_freq_khz = state->cfg->qam_if_khz;
  623. break;
  624. default:
  625. return -EINVAL;
  626. }
  627. switch (if_freq_khz) {
  628. default:
  629. pr_warn("IF=%d KHz is not supported, 3250 assumed\n",
  630. if_freq_khz);
  631. /* fallthrough */
  632. case 3250: /* 3.25Mhz */
  633. nco1 = 0x34;
  634. nco2 = 0x00;
  635. break;
  636. case 3500: /* 3.50Mhz */
  637. nco1 = 0x38;
  638. nco2 = 0x00;
  639. break;
  640. case 4000: /* 4.00Mhz */
  641. nco1 = 0x40;
  642. nco2 = 0x00;
  643. break;
  644. case 5000: /* 5.00Mhz */
  645. nco1 = 0x50;
  646. nco2 = 0x00;
  647. break;
  648. case 5380: /* 5.38Mhz */
  649. nco1 = 0x56;
  650. nco2 = 0x14;
  651. break;
  652. }
  653. ret = lgdt3306a_write_reg(state, 0x0010, nco1);
  654. if (ret)
  655. return ret;
  656. ret = lgdt3306a_write_reg(state, 0x0011, nco2);
  657. if (ret)
  658. return ret;
  659. dbg_info("if_freq=%d KHz->[%04x]\n", if_freq_khz, nco1<<8 | nco2);
  660. return 0;
  661. }
  662. /* ------------------------------------------------------------------------ */
  663. static int lgdt3306a_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  664. {
  665. struct lgdt3306a_state *state = fe->demodulator_priv;
  666. if (state->cfg->deny_i2c_rptr) {
  667. dbg_info("deny_i2c_rptr=%d\n", state->cfg->deny_i2c_rptr);
  668. return 0;
  669. }
  670. dbg_info("(%d)\n", enable);
  671. /* NI2CRPTEN=0x80 */
  672. return lgdt3306a_set_reg_bit(state, 0x0002, 7, enable ? 0 : 1);
  673. }
  674. static int lgdt3306a_sleep(struct lgdt3306a_state *state)
  675. {
  676. int ret;
  677. dbg_info("\n");
  678. state->current_frequency = -1; /* force re-tune, when we wake */
  679. ret = lgdt3306a_mpeg_tristate(state, 1); /* disable data bus */
  680. if (lg_chkerr(ret))
  681. goto fail;
  682. ret = lgdt3306a_power(state, 0); /* power down */
  683. lg_chkerr(ret);
  684. fail:
  685. return 0;
  686. }
  687. static int lgdt3306a_fe_sleep(struct dvb_frontend *fe)
  688. {
  689. struct lgdt3306a_state *state = fe->demodulator_priv;
  690. return lgdt3306a_sleep(state);
  691. }
  692. static int lgdt3306a_init(struct dvb_frontend *fe)
  693. {
  694. struct lgdt3306a_state *state = fe->demodulator_priv;
  695. u8 val;
  696. int ret;
  697. dbg_info("\n");
  698. /* 1. Normal operation mode */
  699. ret = lgdt3306a_set_reg_bit(state, 0x0001, 0, 1); /* SIMFASTENB=0x01 */
  700. if (lg_chkerr(ret))
  701. goto fail;
  702. /* 2. Spectrum inversion auto detection (Not valid for VSB) */
  703. ret = lgdt3306a_set_inversion_auto(state, 0);
  704. if (lg_chkerr(ret))
  705. goto fail;
  706. /* 3. Spectrum inversion(According to the tuner configuration) */
  707. ret = lgdt3306a_set_inversion(state, 1);
  708. if (lg_chkerr(ret))
  709. goto fail;
  710. /* 4. Peak-to-peak voltage of ADC input signal */
  711. /* ADCSEL1V=0x80=1Vpp; 0x00=2Vpp */
  712. ret = lgdt3306a_set_reg_bit(state, 0x0004, 7, 1);
  713. if (lg_chkerr(ret))
  714. goto fail;
  715. /* 5. ADC output data capture clock phase */
  716. /* 0=same phase as ADC clock */
  717. ret = lgdt3306a_set_reg_bit(state, 0x0004, 2, 0);
  718. if (lg_chkerr(ret))
  719. goto fail;
  720. /* 5a. ADC sampling clock source */
  721. /* ADCCLKPLLSEL=0x08; 0=use ext clock, not PLL */
  722. ret = lgdt3306a_set_reg_bit(state, 0x0004, 3, 0);
  723. if (lg_chkerr(ret))
  724. goto fail;
  725. /* 6. Automatic PLL set */
  726. /* PLLSETAUTO=0x40; 0=off */
  727. ret = lgdt3306a_set_reg_bit(state, 0x0005, 6, 0);
  728. if (lg_chkerr(ret))
  729. goto fail;
  730. if (state->cfg->xtalMHz == 24) { /* 24MHz */
  731. /* 7. Frequency for PLL output(0x2564 for 192MHz for 24MHz) */
  732. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  733. if (lg_chkerr(ret))
  734. goto fail;
  735. val &= 0xc0;
  736. val |= 0x25;
  737. ret = lgdt3306a_write_reg(state, 0x0005, val);
  738. if (lg_chkerr(ret))
  739. goto fail;
  740. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  741. if (lg_chkerr(ret))
  742. goto fail;
  743. /* 8. ADC sampling frequency(0x180000 for 24MHz sampling) */
  744. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  745. if (lg_chkerr(ret))
  746. goto fail;
  747. val &= 0xc0;
  748. val |= 0x18;
  749. ret = lgdt3306a_write_reg(state, 0x000d, val);
  750. if (lg_chkerr(ret))
  751. goto fail;
  752. } else if (state->cfg->xtalMHz == 25) { /* 25MHz */
  753. /* 7. Frequency for PLL output */
  754. ret = lgdt3306a_read_reg(state, 0x0005, &val);
  755. if (lg_chkerr(ret))
  756. goto fail;
  757. val &= 0xc0;
  758. val |= 0x25;
  759. ret = lgdt3306a_write_reg(state, 0x0005, val);
  760. if (lg_chkerr(ret))
  761. goto fail;
  762. ret = lgdt3306a_write_reg(state, 0x0006, 0x64);
  763. if (lg_chkerr(ret))
  764. goto fail;
  765. /* 8. ADC sampling frequency(0x190000 for 25MHz sampling) */
  766. ret = lgdt3306a_read_reg(state, 0x000d, &val);
  767. if (lg_chkerr(ret))
  768. goto fail;
  769. val &= 0xc0;
  770. val |= 0x19;
  771. ret = lgdt3306a_write_reg(state, 0x000d, val);
  772. if (lg_chkerr(ret))
  773. goto fail;
  774. } else {
  775. pr_err("Bad xtalMHz=%d\n", state->cfg->xtalMHz);
  776. }
  777. #if 0
  778. ret = lgdt3306a_write_reg(state, 0x000e, 0x00);
  779. ret = lgdt3306a_write_reg(state, 0x000f, 0x00);
  780. #endif
  781. /* 9. Center frequency of input signal of ADC */
  782. ret = lgdt3306a_write_reg(state, 0x0010, 0x34); /* 3.25MHz */
  783. ret = lgdt3306a_write_reg(state, 0x0011, 0x00);
  784. /* 10. Fixed gain error value */
  785. ret = lgdt3306a_write_reg(state, 0x0014, 0); /* gain error=0 */
  786. /* 10a. VSB TR BW gear shift initial step */
  787. ret = lgdt3306a_read_reg(state, 0x103c, &val);
  788. val &= 0x0f;
  789. val |= 0x20; /* SAMGSAUTOSTL_V[3:0] = 2 */
  790. ret = lgdt3306a_write_reg(state, 0x103c, val);
  791. /* 10b. Timing offset calibration in low temperature for VSB */
  792. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  793. val &= 0xfc;
  794. val |= 0x03;
  795. ret = lgdt3306a_write_reg(state, 0x103d, val);
  796. /* 10c. Timing offset calibration in low temperature for QAM */
  797. ret = lgdt3306a_read_reg(state, 0x1036, &val);
  798. val &= 0xf0;
  799. val |= 0x0c;
  800. ret = lgdt3306a_write_reg(state, 0x1036, val);
  801. /* 11. Using the imaginary part of CIR in CIR loading */
  802. ret = lgdt3306a_read_reg(state, 0x211f, &val);
  803. val &= 0xef; /* do not use imaginary of CIR */
  804. ret = lgdt3306a_write_reg(state, 0x211f, val);
  805. /* 12. Control of no signal detector function */
  806. ret = lgdt3306a_read_reg(state, 0x2849, &val);
  807. val &= 0xef; /* NOUSENOSIGDET=0, enable no signal detector */
  808. ret = lgdt3306a_write_reg(state, 0x2849, val);
  809. /* FGR - put demod in some known mode */
  810. ret = lgdt3306a_set_vsb(state);
  811. /* 13. TP stream format */
  812. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  813. /* 14. disable output buses */
  814. ret = lgdt3306a_mpeg_tristate(state, 1);
  815. /* 15. Sleep (in reset) */
  816. ret = lgdt3306a_sleep(state);
  817. lg_chkerr(ret);
  818. fail:
  819. return ret;
  820. }
  821. static int lgdt3306a_set_parameters(struct dvb_frontend *fe)
  822. {
  823. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  824. struct lgdt3306a_state *state = fe->demodulator_priv;
  825. int ret;
  826. dbg_info("(%d, %d)\n", p->frequency, p->modulation);
  827. if (state->current_frequency == p->frequency &&
  828. state->current_modulation == p->modulation) {
  829. dbg_info(" (already set, skipping ...)\n");
  830. return 0;
  831. }
  832. state->current_frequency = -1;
  833. state->current_modulation = -1;
  834. ret = lgdt3306a_power(state, 1); /* power up */
  835. if (lg_chkerr(ret))
  836. goto fail;
  837. if (fe->ops.tuner_ops.set_params) {
  838. ret = fe->ops.tuner_ops.set_params(fe);
  839. if (fe->ops.i2c_gate_ctrl)
  840. fe->ops.i2c_gate_ctrl(fe, 0);
  841. #if 0
  842. if (lg_chkerr(ret))
  843. goto fail;
  844. state->current_frequency = p->frequency;
  845. #endif
  846. }
  847. ret = lgdt3306a_set_modulation(state, p);
  848. if (lg_chkerr(ret))
  849. goto fail;
  850. ret = lgdt3306a_agc_setup(state, p);
  851. if (lg_chkerr(ret))
  852. goto fail;
  853. ret = lgdt3306a_set_if(state, p);
  854. if (lg_chkerr(ret))
  855. goto fail;
  856. ret = lgdt3306a_spectral_inversion(state, p,
  857. state->cfg->spectral_inversion ? 1 : 0);
  858. if (lg_chkerr(ret))
  859. goto fail;
  860. ret = lgdt3306a_mpeg_mode(state, state->cfg->mpeg_mode);
  861. if (lg_chkerr(ret))
  862. goto fail;
  863. ret = lgdt3306a_mpeg_mode_polarity(state,
  864. state->cfg->tpclk_edge,
  865. state->cfg->tpvalid_polarity);
  866. if (lg_chkerr(ret))
  867. goto fail;
  868. ret = lgdt3306a_mpeg_tristate(state, 0); /* enable data bus */
  869. if (lg_chkerr(ret))
  870. goto fail;
  871. ret = lgdt3306a_soft_reset(state);
  872. if (lg_chkerr(ret))
  873. goto fail;
  874. #ifdef DBG_DUMP
  875. lgdt3306a_DumpAllRegs(state);
  876. #endif
  877. state->current_frequency = p->frequency;
  878. fail:
  879. return ret;
  880. }
  881. static int lgdt3306a_get_frontend(struct dvb_frontend *fe,
  882. struct dtv_frontend_properties *p)
  883. {
  884. struct lgdt3306a_state *state = fe->demodulator_priv;
  885. dbg_info("(%u, %d)\n",
  886. state->current_frequency, state->current_modulation);
  887. p->modulation = state->current_modulation;
  888. p->frequency = state->current_frequency;
  889. return 0;
  890. }
  891. static enum dvbfe_algo lgdt3306a_get_frontend_algo(struct dvb_frontend *fe)
  892. {
  893. #if 1
  894. return DVBFE_ALGO_CUSTOM;
  895. #else
  896. return DVBFE_ALGO_HW;
  897. #endif
  898. }
  899. /* ------------------------------------------------------------------------ */
  900. static int lgdt3306a_monitor_vsb(struct lgdt3306a_state *state)
  901. {
  902. u8 val;
  903. int ret;
  904. u8 snrRef, maxPowerMan, nCombDet;
  905. u16 fbDlyCir;
  906. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  907. if (ret)
  908. return ret;
  909. snrRef = val & 0x3f;
  910. ret = lgdt3306a_read_reg(state, 0x2185, &maxPowerMan);
  911. if (ret)
  912. return ret;
  913. ret = lgdt3306a_read_reg(state, 0x2191, &val);
  914. if (ret)
  915. return ret;
  916. nCombDet = (val & 0x80) >> 7;
  917. ret = lgdt3306a_read_reg(state, 0x2180, &val);
  918. if (ret)
  919. return ret;
  920. fbDlyCir = (val & 0x03) << 8;
  921. ret = lgdt3306a_read_reg(state, 0x2181, &val);
  922. if (ret)
  923. return ret;
  924. fbDlyCir |= val;
  925. dbg_info("snrRef=%d maxPowerMan=0x%x nCombDet=%d fbDlyCir=0x%x\n",
  926. snrRef, maxPowerMan, nCombDet, fbDlyCir);
  927. /* Carrier offset sub loop bandwidth */
  928. ret = lgdt3306a_read_reg(state, 0x1061, &val);
  929. if (ret)
  930. return ret;
  931. val &= 0xf8;
  932. if ((snrRef > 18) && (maxPowerMan > 0x68)
  933. && (nCombDet == 0x01)
  934. && ((fbDlyCir == 0x03FF) || (fbDlyCir < 0x6C))) {
  935. /* SNR is over 18dB and no ghosting */
  936. val |= 0x00; /* final bandwidth = 0 */
  937. } else {
  938. val |= 0x04; /* final bandwidth = 4 */
  939. }
  940. ret = lgdt3306a_write_reg(state, 0x1061, val);
  941. if (ret)
  942. return ret;
  943. /* Adjust Notch Filter */
  944. ret = lgdt3306a_read_reg(state, 0x0024, &val);
  945. if (ret)
  946. return ret;
  947. val &= 0x0f;
  948. if (nCombDet == 0) { /* Turn on the Notch Filter */
  949. val |= 0x50;
  950. }
  951. ret = lgdt3306a_write_reg(state, 0x0024, val);
  952. if (ret)
  953. return ret;
  954. /* VSB Timing Recovery output normalization */
  955. ret = lgdt3306a_read_reg(state, 0x103d, &val);
  956. if (ret)
  957. return ret;
  958. val &= 0xcf;
  959. val |= 0x20;
  960. ret = lgdt3306a_write_reg(state, 0x103d, val);
  961. return ret;
  962. }
  963. static enum lgdt3306a_modulation
  964. lgdt3306a_check_oper_mode(struct lgdt3306a_state *state)
  965. {
  966. u8 val = 0;
  967. int ret;
  968. ret = lgdt3306a_read_reg(state, 0x0081, &val);
  969. if (ret)
  970. goto err;
  971. if (val & 0x80) {
  972. dbg_info("VSB\n");
  973. return LG3306_VSB;
  974. }
  975. if (val & 0x08) {
  976. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  977. if (ret)
  978. goto err;
  979. val = val >> 2;
  980. if (val & 0x01) {
  981. dbg_info("QAM256\n");
  982. return LG3306_QAM256;
  983. }
  984. dbg_info("QAM64\n");
  985. return LG3306_QAM64;
  986. }
  987. err:
  988. pr_warn("UNKNOWN\n");
  989. return LG3306_UNKNOWN_MODE;
  990. }
  991. static enum lgdt3306a_lock_status
  992. lgdt3306a_check_lock_status(struct lgdt3306a_state *state,
  993. enum lgdt3306a_lock_check whatLock)
  994. {
  995. u8 val = 0;
  996. int ret;
  997. enum lgdt3306a_modulation modeOper;
  998. enum lgdt3306a_lock_status lockStatus;
  999. modeOper = LG3306_UNKNOWN_MODE;
  1000. switch (whatLock) {
  1001. case LG3306_SYNC_LOCK:
  1002. {
  1003. ret = lgdt3306a_read_reg(state, 0x00a6, &val);
  1004. if (ret)
  1005. return ret;
  1006. if ((val & 0x80) == 0x80)
  1007. lockStatus = LG3306_LOCK;
  1008. else
  1009. lockStatus = LG3306_UNLOCK;
  1010. dbg_info("SYNC_LOCK=%x\n", lockStatus);
  1011. break;
  1012. }
  1013. case LG3306_AGC_LOCK:
  1014. {
  1015. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1016. if (ret)
  1017. return ret;
  1018. if ((val & 0x40) == 0x40)
  1019. lockStatus = LG3306_LOCK;
  1020. else
  1021. lockStatus = LG3306_UNLOCK;
  1022. dbg_info("AGC_LOCK=%x\n", lockStatus);
  1023. break;
  1024. }
  1025. case LG3306_TR_LOCK:
  1026. {
  1027. modeOper = lgdt3306a_check_oper_mode(state);
  1028. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  1029. ret = lgdt3306a_read_reg(state, 0x1094, &val);
  1030. if (ret)
  1031. return ret;
  1032. if ((val & 0x80) == 0x80)
  1033. lockStatus = LG3306_LOCK;
  1034. else
  1035. lockStatus = LG3306_UNLOCK;
  1036. } else
  1037. lockStatus = LG3306_UNKNOWN_LOCK;
  1038. dbg_info("TR_LOCK=%x\n", lockStatus);
  1039. break;
  1040. }
  1041. case LG3306_FEC_LOCK:
  1042. {
  1043. modeOper = lgdt3306a_check_oper_mode(state);
  1044. if ((modeOper == LG3306_QAM64) || (modeOper == LG3306_QAM256)) {
  1045. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1046. if (ret)
  1047. return ret;
  1048. if ((val & 0x10) == 0x10)
  1049. lockStatus = LG3306_LOCK;
  1050. else
  1051. lockStatus = LG3306_UNLOCK;
  1052. } else
  1053. lockStatus = LG3306_UNKNOWN_LOCK;
  1054. dbg_info("FEC_LOCK=%x\n", lockStatus);
  1055. break;
  1056. }
  1057. default:
  1058. lockStatus = LG3306_UNKNOWN_LOCK;
  1059. pr_warn("UNKNOWN whatLock=%d\n", whatLock);
  1060. break;
  1061. }
  1062. return lockStatus;
  1063. }
  1064. static enum lgdt3306a_neverlock_status
  1065. lgdt3306a_check_neverlock_status(struct lgdt3306a_state *state)
  1066. {
  1067. u8 val = 0;
  1068. int ret;
  1069. enum lgdt3306a_neverlock_status lockStatus;
  1070. ret = lgdt3306a_read_reg(state, 0x0080, &val);
  1071. if (ret)
  1072. return ret;
  1073. lockStatus = (enum lgdt3306a_neverlock_status)(val & 0x03);
  1074. dbg_info("NeverLock=%d", lockStatus);
  1075. return lockStatus;
  1076. }
  1077. static int lgdt3306a_pre_monitoring(struct lgdt3306a_state *state)
  1078. {
  1079. u8 val = 0;
  1080. int ret;
  1081. u8 currChDiffACQ, snrRef, mainStrong, aiccrejStatus;
  1082. /* Channel variation */
  1083. ret = lgdt3306a_read_reg(state, 0x21bc, &currChDiffACQ);
  1084. if (ret)
  1085. return ret;
  1086. /* SNR of Frame sync */
  1087. ret = lgdt3306a_read_reg(state, 0x21a1, &val);
  1088. if (ret)
  1089. return ret;
  1090. snrRef = val & 0x3f;
  1091. /* Strong Main CIR */
  1092. ret = lgdt3306a_read_reg(state, 0x2199, &val);
  1093. if (ret)
  1094. return ret;
  1095. mainStrong = (val & 0x40) >> 6;
  1096. ret = lgdt3306a_read_reg(state, 0x0090, &val);
  1097. if (ret)
  1098. return ret;
  1099. aiccrejStatus = (val & 0xf0) >> 4;
  1100. dbg_info("snrRef=%d mainStrong=%d aiccrejStatus=%d currChDiffACQ=0x%x\n",
  1101. snrRef, mainStrong, aiccrejStatus, currChDiffACQ);
  1102. #if 0
  1103. /* Dynamic ghost exists */
  1104. if ((mainStrong == 0) && (currChDiffACQ > 0x70))
  1105. #endif
  1106. if (mainStrong == 0) {
  1107. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1108. if (ret)
  1109. return ret;
  1110. val &= 0x0f;
  1111. val |= 0xa0;
  1112. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1113. if (ret)
  1114. return ret;
  1115. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1116. if (ret)
  1117. return ret;
  1118. val &= 0x3f;
  1119. val |= 0x80;
  1120. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1121. if (ret)
  1122. return ret;
  1123. ret = lgdt3306a_write_reg(state, 0x2122, 0x70);
  1124. if (ret)
  1125. return ret;
  1126. } else { /* Weak ghost or static channel */
  1127. ret = lgdt3306a_read_reg(state, 0x2135, &val);
  1128. if (ret)
  1129. return ret;
  1130. val &= 0x0f;
  1131. val |= 0x70;
  1132. ret = lgdt3306a_write_reg(state, 0x2135, val);
  1133. if (ret)
  1134. return ret;
  1135. ret = lgdt3306a_read_reg(state, 0x2141, &val);
  1136. if (ret)
  1137. return ret;
  1138. val &= 0x3f;
  1139. val |= 0x40;
  1140. ret = lgdt3306a_write_reg(state, 0x2141, val);
  1141. if (ret)
  1142. return ret;
  1143. ret = lgdt3306a_write_reg(state, 0x2122, 0x40);
  1144. if (ret)
  1145. return ret;
  1146. }
  1147. return 0;
  1148. }
  1149. static enum lgdt3306a_lock_status
  1150. lgdt3306a_sync_lock_poll(struct lgdt3306a_state *state)
  1151. {
  1152. enum lgdt3306a_lock_status syncLockStatus = LG3306_UNLOCK;
  1153. int i;
  1154. for (i = 0; i < 2; i++) {
  1155. msleep(30);
  1156. syncLockStatus = lgdt3306a_check_lock_status(state,
  1157. LG3306_SYNC_LOCK);
  1158. if (syncLockStatus == LG3306_LOCK) {
  1159. dbg_info("locked(%d)\n", i);
  1160. return LG3306_LOCK;
  1161. }
  1162. }
  1163. dbg_info("not locked\n");
  1164. return LG3306_UNLOCK;
  1165. }
  1166. static enum lgdt3306a_lock_status
  1167. lgdt3306a_fec_lock_poll(struct lgdt3306a_state *state)
  1168. {
  1169. enum lgdt3306a_lock_status FECLockStatus = LG3306_UNLOCK;
  1170. int i;
  1171. for (i = 0; i < 2; i++) {
  1172. msleep(30);
  1173. FECLockStatus = lgdt3306a_check_lock_status(state,
  1174. LG3306_FEC_LOCK);
  1175. if (FECLockStatus == LG3306_LOCK) {
  1176. dbg_info("locked(%d)\n", i);
  1177. return FECLockStatus;
  1178. }
  1179. }
  1180. dbg_info("not locked\n");
  1181. return FECLockStatus;
  1182. }
  1183. static enum lgdt3306a_neverlock_status
  1184. lgdt3306a_neverlock_poll(struct lgdt3306a_state *state)
  1185. {
  1186. enum lgdt3306a_neverlock_status NLLockStatus = LG3306_NL_FAIL;
  1187. int i;
  1188. for (i = 0; i < 5; i++) {
  1189. msleep(30);
  1190. NLLockStatus = lgdt3306a_check_neverlock_status(state);
  1191. if (NLLockStatus == LG3306_NL_LOCK) {
  1192. dbg_info("NL_LOCK(%d)\n", i);
  1193. return NLLockStatus;
  1194. }
  1195. }
  1196. dbg_info("NLLockStatus=%d\n", NLLockStatus);
  1197. return NLLockStatus;
  1198. }
  1199. static u8 lgdt3306a_get_packet_error(struct lgdt3306a_state *state)
  1200. {
  1201. u8 val;
  1202. int ret;
  1203. ret = lgdt3306a_read_reg(state, 0x00fa, &val);
  1204. if (ret)
  1205. return ret;
  1206. return val;
  1207. }
  1208. static const u32 valx_x10[] = {
  1209. 10, 11, 13, 15, 17, 20, 25, 33, 41, 50, 59, 73, 87, 100
  1210. };
  1211. static const u32 log10x_x1000[] = {
  1212. 0, 41, 114, 176, 230, 301, 398, 518, 613, 699, 771, 863, 939, 1000
  1213. };
  1214. static u32 log10_x1000(u32 x)
  1215. {
  1216. u32 diff_val, step_val, step_log10;
  1217. u32 log_val = 0;
  1218. u32 i;
  1219. if (x <= 0)
  1220. return -1000000; /* signal error */
  1221. if (x == 10)
  1222. return 0; /* log(1)=0 */
  1223. if (x < 10) {
  1224. while (x < 10) {
  1225. x = x * 10;
  1226. log_val--;
  1227. }
  1228. } else { /* x > 10 */
  1229. while (x >= 100) {
  1230. x = x / 10;
  1231. log_val++;
  1232. }
  1233. }
  1234. log_val *= 1000;
  1235. if (x == 10) /* was our input an exact multiple of 10 */
  1236. return log_val; /* don't need to interpolate */
  1237. /* find our place on the log curve */
  1238. for (i = 1; i < ARRAY_SIZE(valx_x10); i++) {
  1239. if (valx_x10[i] >= x)
  1240. break;
  1241. }
  1242. if (i == ARRAY_SIZE(valx_x10))
  1243. return log_val + log10x_x1000[i - 1];
  1244. diff_val = x - valx_x10[i-1];
  1245. step_val = valx_x10[i] - valx_x10[i - 1];
  1246. step_log10 = log10x_x1000[i] - log10x_x1000[i - 1];
  1247. /* do a linear interpolation to get in-between values */
  1248. return log_val + log10x_x1000[i - 1] +
  1249. ((diff_val*step_log10) / step_val);
  1250. }
  1251. static u32 lgdt3306a_calculate_snr_x100(struct lgdt3306a_state *state)
  1252. {
  1253. u32 mse; /* Mean-Square Error */
  1254. u32 pwr; /* Constelation power */
  1255. u32 snr_x100;
  1256. mse = (read_reg(state, 0x00ec) << 8) |
  1257. (read_reg(state, 0x00ed));
  1258. pwr = (read_reg(state, 0x00e8) << 8) |
  1259. (read_reg(state, 0x00e9));
  1260. if (mse == 0) /* no signal */
  1261. return 0;
  1262. snr_x100 = log10_x1000((pwr * 10000) / mse) - 3000;
  1263. dbg_info("mse=%u, pwr=%u, snr_x100=%d\n", mse, pwr, snr_x100);
  1264. return snr_x100;
  1265. }
  1266. static enum lgdt3306a_lock_status
  1267. lgdt3306a_vsb_lock_poll(struct lgdt3306a_state *state)
  1268. {
  1269. int ret;
  1270. u8 cnt = 0;
  1271. u8 packet_error;
  1272. u32 snr;
  1273. for (cnt = 0; cnt < 10; cnt++) {
  1274. if (lgdt3306a_sync_lock_poll(state) == LG3306_UNLOCK) {
  1275. dbg_info("no sync lock!\n");
  1276. return LG3306_UNLOCK;
  1277. }
  1278. msleep(20);
  1279. ret = lgdt3306a_pre_monitoring(state);
  1280. if (ret)
  1281. break;
  1282. packet_error = lgdt3306a_get_packet_error(state);
  1283. snr = lgdt3306a_calculate_snr_x100(state);
  1284. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1285. if ((snr >= 1500) && (packet_error < 0xff))
  1286. return LG3306_LOCK;
  1287. }
  1288. dbg_info("not locked!\n");
  1289. return LG3306_UNLOCK;
  1290. }
  1291. static enum lgdt3306a_lock_status
  1292. lgdt3306a_qam_lock_poll(struct lgdt3306a_state *state)
  1293. {
  1294. u8 cnt;
  1295. u8 packet_error;
  1296. u32 snr;
  1297. for (cnt = 0; cnt < 10; cnt++) {
  1298. if (lgdt3306a_fec_lock_poll(state) == LG3306_UNLOCK) {
  1299. dbg_info("no fec lock!\n");
  1300. return LG3306_UNLOCK;
  1301. }
  1302. msleep(20);
  1303. packet_error = lgdt3306a_get_packet_error(state);
  1304. snr = lgdt3306a_calculate_snr_x100(state);
  1305. dbg_info("cnt=%d errors=%d snr=%d\n", cnt, packet_error, snr);
  1306. if ((snr >= 1500) && (packet_error < 0xff))
  1307. return LG3306_LOCK;
  1308. }
  1309. dbg_info("not locked!\n");
  1310. return LG3306_UNLOCK;
  1311. }
  1312. static int lgdt3306a_read_status(struct dvb_frontend *fe,
  1313. enum fe_status *status)
  1314. {
  1315. struct lgdt3306a_state *state = fe->demodulator_priv;
  1316. u16 strength = 0;
  1317. int ret = 0;
  1318. if (fe->ops.tuner_ops.get_rf_strength) {
  1319. ret = fe->ops.tuner_ops.get_rf_strength(fe, &strength);
  1320. if (ret == 0)
  1321. dbg_info("strength=%d\n", strength);
  1322. else
  1323. dbg_info("fe->ops.tuner_ops.get_rf_strength() failed\n");
  1324. }
  1325. *status = 0;
  1326. if (lgdt3306a_neverlock_poll(state) == LG3306_NL_LOCK) {
  1327. *status |= FE_HAS_SIGNAL;
  1328. *status |= FE_HAS_CARRIER;
  1329. switch (state->current_modulation) {
  1330. case QAM_256:
  1331. case QAM_64:
  1332. case QAM_AUTO:
  1333. if (lgdt3306a_qam_lock_poll(state) == LG3306_LOCK) {
  1334. *status |= FE_HAS_VITERBI;
  1335. *status |= FE_HAS_SYNC;
  1336. *status |= FE_HAS_LOCK;
  1337. }
  1338. break;
  1339. case VSB_8:
  1340. if (lgdt3306a_vsb_lock_poll(state) == LG3306_LOCK) {
  1341. *status |= FE_HAS_VITERBI;
  1342. *status |= FE_HAS_SYNC;
  1343. *status |= FE_HAS_LOCK;
  1344. ret = lgdt3306a_monitor_vsb(state);
  1345. }
  1346. break;
  1347. default:
  1348. ret = -EINVAL;
  1349. }
  1350. }
  1351. return ret;
  1352. }
  1353. static int lgdt3306a_read_snr(struct dvb_frontend *fe, u16 *snr)
  1354. {
  1355. struct lgdt3306a_state *state = fe->demodulator_priv;
  1356. state->snr = lgdt3306a_calculate_snr_x100(state);
  1357. /* report SNR in dB * 10 */
  1358. *snr = state->snr/10;
  1359. return 0;
  1360. }
  1361. static int lgdt3306a_read_signal_strength(struct dvb_frontend *fe,
  1362. u16 *strength)
  1363. {
  1364. /*
  1365. * Calculate some sort of "strength" from SNR
  1366. */
  1367. struct lgdt3306a_state *state = fe->demodulator_priv;
  1368. u8 val;
  1369. u16 snr; /* snr_x10 */
  1370. int ret;
  1371. u32 ref_snr; /* snr*100 */
  1372. u32 str;
  1373. *strength = 0;
  1374. switch (state->current_modulation) {
  1375. case VSB_8:
  1376. ref_snr = 1600; /* 16dB */
  1377. break;
  1378. case QAM_64:
  1379. case QAM_256:
  1380. case QAM_AUTO:
  1381. /* need to know actual modulation to set proper SNR baseline */
  1382. lgdt3306a_read_reg(state, 0x00a6, &val);
  1383. if(val & 0x04)
  1384. ref_snr = 2800; /* QAM-256 28dB */
  1385. else
  1386. ref_snr = 2200; /* QAM-64 22dB */
  1387. break;
  1388. default:
  1389. return -EINVAL;
  1390. }
  1391. ret = fe->ops.read_snr(fe, &snr);
  1392. if (lg_chkerr(ret))
  1393. goto fail;
  1394. if (state->snr <= (ref_snr - 100))
  1395. str = 0;
  1396. else if (state->snr <= ref_snr)
  1397. str = (0xffff * 65) / 100; /* 65% */
  1398. else {
  1399. str = state->snr - ref_snr;
  1400. str /= 50;
  1401. str += 78; /* 78%-100% */
  1402. if (str > 100)
  1403. str = 100;
  1404. str = (0xffff * str) / 100;
  1405. }
  1406. *strength = (u16)str;
  1407. dbg_info("strength=%u\n", *strength);
  1408. fail:
  1409. return ret;
  1410. }
  1411. /* ------------------------------------------------------------------------ */
  1412. static int lgdt3306a_read_ber(struct dvb_frontend *fe, u32 *ber)
  1413. {
  1414. struct lgdt3306a_state *state = fe->demodulator_priv;
  1415. u32 tmp;
  1416. *ber = 0;
  1417. #if 1
  1418. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1419. * what is the scale of the value?? */
  1420. tmp = read_reg(state, 0x00fc); /* NBERVALUE[24-31] */
  1421. tmp = (tmp << 8) | read_reg(state, 0x00fd); /* NBERVALUE[16-23] */
  1422. tmp = (tmp << 8) | read_reg(state, 0x00fe); /* NBERVALUE[8-15] */
  1423. tmp = (tmp << 8) | read_reg(state, 0x00ff); /* NBERVALUE[0-7] */
  1424. *ber = tmp;
  1425. dbg_info("ber=%u\n", tmp);
  1426. #endif
  1427. return 0;
  1428. }
  1429. static int lgdt3306a_read_ucblocks(struct dvb_frontend *fe, u32 *ucblocks)
  1430. {
  1431. struct lgdt3306a_state *state = fe->demodulator_priv;
  1432. *ucblocks = 0;
  1433. #if 1
  1434. /* FGR - FIXME - I don't know what value is expected by dvb_core
  1435. * what happens when value wraps? */
  1436. *ucblocks = read_reg(state, 0x00f4); /* TPIFTPERRCNT[0-7] */
  1437. dbg_info("ucblocks=%u\n", *ucblocks);
  1438. #endif
  1439. return 0;
  1440. }
  1441. static int lgdt3306a_tune(struct dvb_frontend *fe, bool re_tune,
  1442. unsigned int mode_flags, unsigned int *delay,
  1443. enum fe_status *status)
  1444. {
  1445. int ret = 0;
  1446. struct lgdt3306a_state *state = fe->demodulator_priv;
  1447. dbg_info("re_tune=%u\n", re_tune);
  1448. if (re_tune) {
  1449. state->current_frequency = -1; /* force re-tune */
  1450. ret = lgdt3306a_set_parameters(fe);
  1451. if (ret != 0)
  1452. return ret;
  1453. }
  1454. *delay = 125;
  1455. ret = lgdt3306a_read_status(fe, status);
  1456. return ret;
  1457. }
  1458. static int lgdt3306a_get_tune_settings(struct dvb_frontend *fe,
  1459. struct dvb_frontend_tune_settings
  1460. *fe_tune_settings)
  1461. {
  1462. fe_tune_settings->min_delay_ms = 100;
  1463. dbg_info("\n");
  1464. return 0;
  1465. }
  1466. static enum dvbfe_search lgdt3306a_search(struct dvb_frontend *fe)
  1467. {
  1468. enum fe_status status = 0;
  1469. int ret;
  1470. /* set frontend */
  1471. ret = lgdt3306a_set_parameters(fe);
  1472. if (ret)
  1473. goto error;
  1474. ret = lgdt3306a_read_status(fe, &status);
  1475. if (ret)
  1476. goto error;
  1477. /* check if we have a valid signal */
  1478. if (status & FE_HAS_LOCK)
  1479. return DVBFE_ALGO_SEARCH_SUCCESS;
  1480. else
  1481. return DVBFE_ALGO_SEARCH_AGAIN;
  1482. error:
  1483. dbg_info("failed (%d)\n", ret);
  1484. return DVBFE_ALGO_SEARCH_ERROR;
  1485. }
  1486. static void lgdt3306a_release(struct dvb_frontend *fe)
  1487. {
  1488. struct lgdt3306a_state *state = fe->demodulator_priv;
  1489. dbg_info("\n");
  1490. kfree(state);
  1491. }
  1492. static const struct dvb_frontend_ops lgdt3306a_ops;
  1493. struct dvb_frontend *lgdt3306a_attach(const struct lgdt3306a_config *config,
  1494. struct i2c_adapter *i2c_adap)
  1495. {
  1496. struct lgdt3306a_state *state = NULL;
  1497. int ret;
  1498. u8 val;
  1499. dbg_info("(%d-%04x)\n",
  1500. i2c_adap ? i2c_adapter_id(i2c_adap) : 0,
  1501. config ? config->i2c_addr : 0);
  1502. state = kzalloc(sizeof(struct lgdt3306a_state), GFP_KERNEL);
  1503. if (state == NULL)
  1504. goto fail;
  1505. state->cfg = config;
  1506. state->i2c_adap = i2c_adap;
  1507. memcpy(&state->frontend.ops, &lgdt3306a_ops,
  1508. sizeof(struct dvb_frontend_ops));
  1509. state->frontend.demodulator_priv = state;
  1510. /* verify that we're talking to a lg3306a */
  1511. /* FGR - NOTE - there is no obvious ChipId to check; we check
  1512. * some "known" bits after reset, but it's still just a guess */
  1513. ret = lgdt3306a_read_reg(state, 0x0000, &val);
  1514. if (lg_chkerr(ret))
  1515. goto fail;
  1516. if ((val & 0x74) != 0x74) {
  1517. pr_warn("expected 0x74, got 0x%x\n", (val & 0x74));
  1518. #if 0
  1519. /* FIXME - re-enable when we know this is right */
  1520. goto fail;
  1521. #endif
  1522. }
  1523. ret = lgdt3306a_read_reg(state, 0x0001, &val);
  1524. if (lg_chkerr(ret))
  1525. goto fail;
  1526. if ((val & 0xf6) != 0xc6) {
  1527. pr_warn("expected 0xc6, got 0x%x\n", (val & 0xf6));
  1528. #if 0
  1529. /* FIXME - re-enable when we know this is right */
  1530. goto fail;
  1531. #endif
  1532. }
  1533. ret = lgdt3306a_read_reg(state, 0x0002, &val);
  1534. if (lg_chkerr(ret))
  1535. goto fail;
  1536. if ((val & 0x73) != 0x03) {
  1537. pr_warn("expected 0x03, got 0x%x\n", (val & 0x73));
  1538. #if 0
  1539. /* FIXME - re-enable when we know this is right */
  1540. goto fail;
  1541. #endif
  1542. }
  1543. state->current_frequency = -1;
  1544. state->current_modulation = -1;
  1545. lgdt3306a_sleep(state);
  1546. return &state->frontend;
  1547. fail:
  1548. pr_warn("unable to detect LGDT3306A hardware\n");
  1549. kfree(state);
  1550. return NULL;
  1551. }
  1552. EXPORT_SYMBOL(lgdt3306a_attach);
  1553. #ifdef DBG_DUMP
  1554. static const short regtab[] = {
  1555. 0x0000, /* SOFTRSTB 1'b1 1'b1 1'b1 ADCPDB 1'b1 PLLPDB GBBPDB 11111111 */
  1556. 0x0001, /* 1'b1 1'b1 1'b0 1'b0 AUTORPTRS */
  1557. 0x0002, /* NI2CRPTEN 1'b0 1'b0 1'b0 SPECINVAUT */
  1558. 0x0003, /* AGCRFOUT */
  1559. 0x0004, /* ADCSEL1V ADCCNT ADCCNF ADCCNS ADCCLKPLL */
  1560. 0x0005, /* PLLINDIVSE */
  1561. 0x0006, /* PLLCTRL[7:0] 11100001 */
  1562. 0x0007, /* SYSINITWAITTIME[7:0] (msec) 00001000 */
  1563. 0x0008, /* STDOPMODE[7:0] 10000000 */
  1564. 0x0009, /* 1'b0 1'b0 1'b0 STDOPDETTMODE[2:0] STDOPDETCMODE[1:0] 00011110 */
  1565. 0x000a, /* DAFTEN 1'b1 x x SCSYSLOCK */
  1566. 0x000b, /* SCSYSLOCKCHKTIME[7:0] (10msec) 01100100 */
  1567. 0x000d, /* x SAMPLING4 */
  1568. 0x000e, /* SAMFREQ[15:8] 00000000 */
  1569. 0x000f, /* SAMFREQ[7:0] 00000000 */
  1570. 0x0010, /* IFFREQ[15:8] 01100000 */
  1571. 0x0011, /* IFFREQ[7:0] 00000000 */
  1572. 0x0012, /* AGCEN AGCREFMO */
  1573. 0x0013, /* AGCRFFIXB AGCIFFIXB AGCLOCKDETRNGSEL[1:0] 1'b1 1'b0 1'b0 1'b0 11101000 */
  1574. 0x0014, /* AGCFIXVALUE[7:0] 01111111 */
  1575. 0x0015, /* AGCREF[15:8] 00001010 */
  1576. 0x0016, /* AGCREF[7:0] 11100100 */
  1577. 0x0017, /* AGCDELAY[7:0] 00100000 */
  1578. 0x0018, /* AGCRFBW[3:0] AGCIFBW[3:0] 10001000 */
  1579. 0x0019, /* AGCUDOUTMODE[1:0] AGCUDCTRLLEN[1:0] AGCUDCTRL */
  1580. 0x001c, /* 1'b1 PFEN MFEN AICCVSYNC */
  1581. 0x001d, /* 1'b0 1'b1 1'b0 1'b1 AICCVSYNC */
  1582. 0x001e, /* AICCALPHA[3:0] 1'b1 1'b0 1'b1 1'b0 01111010 */
  1583. 0x001f, /* AICCDETTH[19:16] AICCOFFTH[19:16] 00000000 */
  1584. 0x0020, /* AICCDETTH[15:8] 01111100 */
  1585. 0x0021, /* AICCDETTH[7:0] 00000000 */
  1586. 0x0022, /* AICCOFFTH[15:8] 00000101 */
  1587. 0x0023, /* AICCOFFTH[7:0] 11100000 */
  1588. 0x0024, /* AICCOPMODE3[1:0] AICCOPMODE2[1:0] AICCOPMODE1[1:0] AICCOPMODE0[1:0] 00000000 */
  1589. 0x0025, /* AICCFIXFREQ3[23:16] 00000000 */
  1590. 0x0026, /* AICCFIXFREQ3[15:8] 00000000 */
  1591. 0x0027, /* AICCFIXFREQ3[7:0] 00000000 */
  1592. 0x0028, /* AICCFIXFREQ2[23:16] 00000000 */
  1593. 0x0029, /* AICCFIXFREQ2[15:8] 00000000 */
  1594. 0x002a, /* AICCFIXFREQ2[7:0] 00000000 */
  1595. 0x002b, /* AICCFIXFREQ1[23:16] 00000000 */
  1596. 0x002c, /* AICCFIXFREQ1[15:8] 00000000 */
  1597. 0x002d, /* AICCFIXFREQ1[7:0] 00000000 */
  1598. 0x002e, /* AICCFIXFREQ0[23:16] 00000000 */
  1599. 0x002f, /* AICCFIXFREQ0[15:8] 00000000 */
  1600. 0x0030, /* AICCFIXFREQ0[7:0] 00000000 */
  1601. 0x0031, /* 1'b0 1'b1 1'b0 1'b0 x DAGC1STER */
  1602. 0x0032, /* DAGC1STEN DAGC1STER */
  1603. 0x0033, /* DAGC1STREF[15:8] 00001010 */
  1604. 0x0034, /* DAGC1STREF[7:0] 11100100 */
  1605. 0x0035, /* DAGC2NDE */
  1606. 0x0036, /* DAGC2NDREF[15:8] 00001010 */
  1607. 0x0037, /* DAGC2NDREF[7:0] 10000000 */
  1608. 0x0038, /* DAGC2NDLOCKDETRNGSEL[1:0] */
  1609. 0x003d, /* 1'b1 SAMGEARS */
  1610. 0x0040, /* SAMLFGMA */
  1611. 0x0041, /* SAMLFBWM */
  1612. 0x0044, /* 1'b1 CRGEARSHE */
  1613. 0x0045, /* CRLFGMAN */
  1614. 0x0046, /* CFLFBWMA */
  1615. 0x0047, /* CRLFGMAN */
  1616. 0x0048, /* x x x x CRLFGSTEP_VS[3:0] xxxx1001 */
  1617. 0x0049, /* CRLFBWMA */
  1618. 0x004a, /* CRLFBWMA */
  1619. 0x0050, /* 1'b0 1'b1 1'b1 1'b0 MSECALCDA */
  1620. 0x0070, /* TPOUTEN TPIFEN TPCLKOUTE */
  1621. 0x0071, /* TPSENB TPSSOPBITE */
  1622. 0x0073, /* TP47HINS x x CHBERINT PERMODE[1:0] PERINT[1:0] 1xx11100 */
  1623. 0x0075, /* x x x x x IQSWAPCTRL[2:0] xxxxx000 */
  1624. 0x0076, /* NBERCON NBERST NBERPOL NBERWSYN */
  1625. 0x0077, /* x NBERLOSTTH[2:0] NBERACQTH[3:0] x0000000 */
  1626. 0x0078, /* NBERPOLY[31:24] 00000000 */
  1627. 0x0079, /* NBERPOLY[23:16] 00000000 */
  1628. 0x007a, /* NBERPOLY[15:8] 00000000 */
  1629. 0x007b, /* NBERPOLY[7:0] 00000000 */
  1630. 0x007c, /* NBERPED[31:24] 00000000 */
  1631. 0x007d, /* NBERPED[23:16] 00000000 */
  1632. 0x007e, /* NBERPED[15:8] 00000000 */
  1633. 0x007f, /* NBERPED[7:0] 00000000 */
  1634. 0x0080, /* x AGCLOCK DAGCLOCK SYSLOCK x x NEVERLOCK[1:0] */
  1635. 0x0085, /* SPECINVST */
  1636. 0x0088, /* SYSLOCKTIME[15:8] */
  1637. 0x0089, /* SYSLOCKTIME[7:0] */
  1638. 0x008c, /* FECLOCKTIME[15:8] */
  1639. 0x008d, /* FECLOCKTIME[7:0] */
  1640. 0x008e, /* AGCACCOUT[15:8] */
  1641. 0x008f, /* AGCACCOUT[7:0] */
  1642. 0x0090, /* AICCREJSTATUS[3:0] AICCREJBUSY[3:0] */
  1643. 0x0091, /* AICCVSYNC */
  1644. 0x009c, /* CARRFREQOFFSET[15:8] */
  1645. 0x009d, /* CARRFREQOFFSET[7:0] */
  1646. 0x00a1, /* SAMFREQOFFSET[23:16] */
  1647. 0x00a2, /* SAMFREQOFFSET[15:8] */
  1648. 0x00a3, /* SAMFREQOFFSET[7:0] */
  1649. 0x00a6, /* SYNCLOCK SYNCLOCKH */
  1650. #if 0 /* covered elsewhere */
  1651. 0x00e8, /* CONSTPWR[15:8] */
  1652. 0x00e9, /* CONSTPWR[7:0] */
  1653. 0x00ea, /* BMSE[15:8] */
  1654. 0x00eb, /* BMSE[7:0] */
  1655. 0x00ec, /* MSE[15:8] */
  1656. 0x00ed, /* MSE[7:0] */
  1657. 0x00ee, /* CONSTI[7:0] */
  1658. 0x00ef, /* CONSTQ[7:0] */
  1659. #endif
  1660. 0x00f4, /* TPIFTPERRCNT[7:0] */
  1661. 0x00f5, /* TPCORREC */
  1662. 0x00f6, /* VBBER[15:8] */
  1663. 0x00f7, /* VBBER[7:0] */
  1664. 0x00f8, /* VABER[15:8] */
  1665. 0x00f9, /* VABER[7:0] */
  1666. 0x00fa, /* TPERRCNT[7:0] */
  1667. 0x00fb, /* NBERLOCK x x x x x x x */
  1668. 0x00fc, /* NBERVALUE[31:24] */
  1669. 0x00fd, /* NBERVALUE[23:16] */
  1670. 0x00fe, /* NBERVALUE[15:8] */
  1671. 0x00ff, /* NBERVALUE[7:0] */
  1672. 0x1000, /* 1'b0 WODAGCOU */
  1673. 0x1005, /* x x 1'b1 1'b1 x SRD_Q_QM */
  1674. 0x1009, /* SRDWAITTIME[7:0] (10msec) 00100011 */
  1675. 0x100a, /* SRDWAITTIME_CQS[7:0] (msec) 01100100 */
  1676. 0x101a, /* x 1'b1 1'b0 1'b0 x QMDQAMMODE[2:0] x100x010 */
  1677. 0x1036, /* 1'b0 1'b1 1'b0 1'b0 SAMGSEND_CQS[3:0] 01001110 */
  1678. 0x103c, /* SAMGSAUTOSTL_V[3:0] SAMGSAUTOEDL_V[3:0] 01000110 */
  1679. 0x103d, /* 1'b1 1'b1 SAMCNORMBP_V[1:0] 1'b0 1'b0 SAMMODESEL_V[1:0] 11100001 */
  1680. 0x103f, /* SAMZTEDSE */
  1681. 0x105d, /* EQSTATUSE */
  1682. 0x105f, /* x PMAPG2_V[2:0] x DMAPG2_V[2:0] x001x011 */
  1683. 0x1060, /* 1'b1 EQSTATUSE */
  1684. 0x1061, /* CRMAPBWSTL_V[3:0] CRMAPBWEDL_V[3:0] 00000100 */
  1685. 0x1065, /* 1'b0 x CRMODE_V[1:0] 1'b1 x 1'b1 x 0x111x1x */
  1686. 0x1066, /* 1'b0 1'b0 1'b1 1'b0 1'b1 PNBOOSTSE */
  1687. 0x1068, /* CREPHNGAIN2_V[3:0] CREPHNPBW_V[3:0] 10010001 */
  1688. 0x106e, /* x x x x x CREPHNEN_ */
  1689. 0x106f, /* CREPHNTH_V[7:0] 00010101 */
  1690. 0x1072, /* CRSWEEPN */
  1691. 0x1073, /* CRPGAIN_V[3:0] x x 1'b1 1'b1 1001xx11 */
  1692. 0x1074, /* CRPBW_V[3:0] x x 1'b1 1'b1 0001xx11 */
  1693. 0x1080, /* DAFTSTATUS[1:0] x x x x x x */
  1694. 0x1081, /* SRDSTATUS[1:0] x x x x x SRDLOCK */
  1695. 0x10a9, /* EQSTATUS_CQS[1:0] x x x x x x */
  1696. 0x10b7, /* EQSTATUS_V[1:0] x x x x x x */
  1697. #if 0 /* SMART_ANT */
  1698. 0x1f00, /* MODEDETE */
  1699. 0x1f01, /* x x x x x x x SFNRST xxxxxxx0 */
  1700. 0x1f03, /* NUMOFANT[7:0] 10000000 */
  1701. 0x1f04, /* x SELMASK[6:0] x0000000 */
  1702. 0x1f05, /* x SETMASK[6:0] x0000000 */
  1703. 0x1f06, /* x TXDATA[6:0] x0000000 */
  1704. 0x1f07, /* x CHNUMBER[6:0] x0000000 */
  1705. 0x1f09, /* AGCTIME[23:16] 10011000 */
  1706. 0x1f0a, /* AGCTIME[15:8] 10010110 */
  1707. 0x1f0b, /* AGCTIME[7:0] 10000000 */
  1708. 0x1f0c, /* ANTTIME[31:24] 00000000 */
  1709. 0x1f0d, /* ANTTIME[23:16] 00000011 */
  1710. 0x1f0e, /* ANTTIME[15:8] 10010000 */
  1711. 0x1f0f, /* ANTTIME[7:0] 10010000 */
  1712. 0x1f11, /* SYNCTIME[23:16] 10011000 */
  1713. 0x1f12, /* SYNCTIME[15:8] 10010110 */
  1714. 0x1f13, /* SYNCTIME[7:0] 10000000 */
  1715. 0x1f14, /* SNRTIME[31:24] 00000001 */
  1716. 0x1f15, /* SNRTIME[23:16] 01111101 */
  1717. 0x1f16, /* SNRTIME[15:8] 01111000 */
  1718. 0x1f17, /* SNRTIME[7:0] 01000000 */
  1719. 0x1f19, /* FECTIME[23:16] 00000000 */
  1720. 0x1f1a, /* FECTIME[15:8] 01110010 */
  1721. 0x1f1b, /* FECTIME[7:0] 01110000 */
  1722. 0x1f1d, /* FECTHD[7:0] 00000011 */
  1723. 0x1f1f, /* SNRTHD[23:16] 00001000 */
  1724. 0x1f20, /* SNRTHD[15:8] 01111111 */
  1725. 0x1f21, /* SNRTHD[7:0] 10000101 */
  1726. 0x1f80, /* IRQFLG x x SFSDRFLG MODEBFLG SAVEFLG SCANFLG TRACKFLG */
  1727. 0x1f81, /* x SYNCCON SNRCON FECCON x STDBUSY SYNCRST AGCFZCO */
  1728. 0x1f82, /* x x x SCANOPCD[4:0] */
  1729. 0x1f83, /* x x x x MAINOPCD[3:0] */
  1730. 0x1f84, /* x x RXDATA[13:8] */
  1731. 0x1f85, /* RXDATA[7:0] */
  1732. 0x1f86, /* x x SDTDATA[13:8] */
  1733. 0x1f87, /* SDTDATA[7:0] */
  1734. 0x1f89, /* ANTSNR[23:16] */
  1735. 0x1f8a, /* ANTSNR[15:8] */
  1736. 0x1f8b, /* ANTSNR[7:0] */
  1737. 0x1f8c, /* x x x x ANTFEC[13:8] */
  1738. 0x1f8d, /* ANTFEC[7:0] */
  1739. 0x1f8e, /* MAXCNT[7:0] */
  1740. 0x1f8f, /* SCANCNT[7:0] */
  1741. 0x1f91, /* MAXPW[23:16] */
  1742. 0x1f92, /* MAXPW[15:8] */
  1743. 0x1f93, /* MAXPW[7:0] */
  1744. 0x1f95, /* CURPWMSE[23:16] */
  1745. 0x1f96, /* CURPWMSE[15:8] */
  1746. 0x1f97, /* CURPWMSE[7:0] */
  1747. #endif /* SMART_ANT */
  1748. 0x211f, /* 1'b1 1'b1 1'b1 CIRQEN x x 1'b0 1'b0 1111xx00 */
  1749. 0x212a, /* EQAUTOST */
  1750. 0x2122, /* CHFAST[7:0] 01100000 */
  1751. 0x212b, /* FFFSTEP_V[3:0] x FBFSTEP_V[2:0] 0001x001 */
  1752. 0x212c, /* PHDEROTBWSEL[3:0] 1'b1 1'b1 1'b1 1'b0 10001110 */
  1753. 0x212d, /* 1'b1 1'b1 1'b1 1'b1 x x TPIFLOCKS */
  1754. 0x2135, /* DYNTRACKFDEQ[3:0] x 1'b0 1'b0 1'b0 1010x000 */
  1755. 0x2141, /* TRMODE[1:0] 1'b1 1'b1 1'b0 1'b1 1'b1 1'b1 01110111 */
  1756. 0x2162, /* AICCCTRLE */
  1757. 0x2173, /* PHNCNFCNT[7:0] 00000100 */
  1758. 0x2179, /* 1'b0 1'b0 1'b0 1'b1 x BADSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1759. 0x217a, /* 1'b0 1'b0 1'b0 1'b1 x BADSLOWSINGLEDYNTRACKFBF[2:0] 0001x001 */
  1760. 0x217e, /* CNFCNTTPIF[7:0] 00001000 */
  1761. 0x217f, /* TPERRCNTTPIF[7:0] 00000001 */
  1762. 0x2180, /* x x x x x x FBDLYCIR[9:8] */
  1763. 0x2181, /* FBDLYCIR[7:0] */
  1764. 0x2185, /* MAXPWRMAIN[7:0] */
  1765. 0x2191, /* NCOMBDET x x x x x x x */
  1766. 0x2199, /* x MAINSTRON */
  1767. 0x219a, /* FFFEQSTEPOUT_V[3:0] FBFSTEPOUT_V[2:0] */
  1768. 0x21a1, /* x x SNRREF[5:0] */
  1769. 0x2845, /* 1'b0 1'b1 x x FFFSTEP_CQS[1:0] FFFCENTERTAP[1:0] 01xx1110 */
  1770. 0x2846, /* 1'b0 x 1'b0 1'b1 FBFSTEP_CQS[1:0] 1'b1 1'b0 0x011110 */
  1771. 0x2847, /* ENNOSIGDE */
  1772. 0x2849, /* 1'b1 1'b1 NOUSENOSI */
  1773. 0x284a, /* EQINITWAITTIME[7:0] 01100100 */
  1774. 0x3000, /* 1'b1 1'b1 1'b1 x x x 1'b0 RPTRSTM */
  1775. 0x3001, /* RPTRSTWAITTIME[7:0] (100msec) 00110010 */
  1776. 0x3031, /* FRAMELOC */
  1777. 0x3032, /* 1'b1 1'b0 1'b0 1'b0 x x FRAMELOCKMODE_CQS[1:0] 1000xx11 */
  1778. 0x30a9, /* VDLOCK_Q FRAMELOCK */
  1779. 0x30aa, /* MPEGLOCK */
  1780. };
  1781. #define numDumpRegs (ARRAY_SIZE(regtab))
  1782. static u8 regval1[numDumpRegs] = {0, };
  1783. static u8 regval2[numDumpRegs] = {0, };
  1784. static void lgdt3306a_DumpAllRegs(struct lgdt3306a_state *state)
  1785. {
  1786. memset(regval2, 0xff, sizeof(regval2));
  1787. lgdt3306a_DumpRegs(state);
  1788. }
  1789. static void lgdt3306a_DumpRegs(struct lgdt3306a_state *state)
  1790. {
  1791. int i;
  1792. int sav_debug = debug;
  1793. if ((debug & DBG_DUMP) == 0)
  1794. return;
  1795. debug &= ~DBG_REG; /* suppress DBG_REG during reg dump */
  1796. lg_debug("\n");
  1797. for (i = 0; i < numDumpRegs; i++) {
  1798. lgdt3306a_read_reg(state, regtab[i], &regval1[i]);
  1799. if (regval1[i] != regval2[i]) {
  1800. lg_debug(" %04X = %02X\n", regtab[i], regval1[i]);
  1801. regval2[i] = regval1[i];
  1802. }
  1803. }
  1804. debug = sav_debug;
  1805. }
  1806. #endif /* DBG_DUMP */
  1807. static const struct dvb_frontend_ops lgdt3306a_ops = {
  1808. .delsys = { SYS_ATSC, SYS_DVBC_ANNEX_B },
  1809. .info = {
  1810. .name = "LG Electronics LGDT3306A VSB/QAM Frontend",
  1811. .frequency_min_hz = 54 * MHz,
  1812. .frequency_max_hz = 858 * MHz,
  1813. .frequency_stepsize_hz = 62500,
  1814. .caps = FE_CAN_QAM_AUTO | FE_CAN_QAM_64 | FE_CAN_QAM_256 | FE_CAN_8VSB
  1815. },
  1816. .i2c_gate_ctrl = lgdt3306a_i2c_gate_ctrl,
  1817. .init = lgdt3306a_init,
  1818. .sleep = lgdt3306a_fe_sleep,
  1819. /* if this is set, it overrides the default swzigzag */
  1820. .tune = lgdt3306a_tune,
  1821. .set_frontend = lgdt3306a_set_parameters,
  1822. .get_frontend = lgdt3306a_get_frontend,
  1823. .get_frontend_algo = lgdt3306a_get_frontend_algo,
  1824. .get_tune_settings = lgdt3306a_get_tune_settings,
  1825. .read_status = lgdt3306a_read_status,
  1826. .read_ber = lgdt3306a_read_ber,
  1827. .read_signal_strength = lgdt3306a_read_signal_strength,
  1828. .read_snr = lgdt3306a_read_snr,
  1829. .read_ucblocks = lgdt3306a_read_ucblocks,
  1830. .release = lgdt3306a_release,
  1831. .ts_bus_ctrl = lgdt3306a_ts_bus_ctrl,
  1832. .search = lgdt3306a_search,
  1833. };
  1834. static int lgdt3306a_select(struct i2c_mux_core *muxc, u32 chan)
  1835. {
  1836. struct i2c_client *client = i2c_mux_priv(muxc);
  1837. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1838. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 1);
  1839. }
  1840. static int lgdt3306a_deselect(struct i2c_mux_core *muxc, u32 chan)
  1841. {
  1842. struct i2c_client *client = i2c_mux_priv(muxc);
  1843. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1844. return lgdt3306a_i2c_gate_ctrl(&state->frontend, 0);
  1845. }
  1846. static int lgdt3306a_probe(struct i2c_client *client,
  1847. const struct i2c_device_id *id)
  1848. {
  1849. struct lgdt3306a_config *config;
  1850. struct lgdt3306a_state *state;
  1851. struct dvb_frontend *fe;
  1852. int ret;
  1853. config = kzalloc(sizeof(struct lgdt3306a_config), GFP_KERNEL);
  1854. if (config == NULL) {
  1855. ret = -ENOMEM;
  1856. goto fail;
  1857. }
  1858. memcpy(config, client->dev.platform_data,
  1859. sizeof(struct lgdt3306a_config));
  1860. config->i2c_addr = client->addr;
  1861. fe = lgdt3306a_attach(config, client->adapter);
  1862. if (fe == NULL) {
  1863. ret = -ENODEV;
  1864. goto err_fe;
  1865. }
  1866. i2c_set_clientdata(client, fe->demodulator_priv);
  1867. state = fe->demodulator_priv;
  1868. state->frontend.ops.release = NULL;
  1869. /* create mux i2c adapter for tuner */
  1870. state->muxc = i2c_mux_alloc(client->adapter, &client->dev,
  1871. 1, 0, I2C_MUX_LOCKED,
  1872. lgdt3306a_select, lgdt3306a_deselect);
  1873. if (!state->muxc) {
  1874. ret = -ENOMEM;
  1875. goto err_kfree;
  1876. }
  1877. state->muxc->priv = client;
  1878. ret = i2c_mux_add_adapter(state->muxc, 0, 0, 0);
  1879. if (ret)
  1880. goto err_kfree;
  1881. /* create dvb_frontend */
  1882. fe->ops.i2c_gate_ctrl = NULL;
  1883. *config->i2c_adapter = state->muxc->adapter[0];
  1884. *config->fe = fe;
  1885. dev_info(&client->dev, "LG Electronics LGDT3306A successfully identified\n");
  1886. return 0;
  1887. err_kfree:
  1888. kfree(state);
  1889. err_fe:
  1890. kfree(config);
  1891. fail:
  1892. dev_warn(&client->dev, "probe failed = %d\n", ret);
  1893. return ret;
  1894. }
  1895. static int lgdt3306a_remove(struct i2c_client *client)
  1896. {
  1897. struct lgdt3306a_state *state = i2c_get_clientdata(client);
  1898. i2c_mux_del_adapters(state->muxc);
  1899. state->frontend.ops.release = NULL;
  1900. state->frontend.demodulator_priv = NULL;
  1901. kfree(state->cfg);
  1902. kfree(state);
  1903. return 0;
  1904. }
  1905. static const struct i2c_device_id lgdt3306a_id_table[] = {
  1906. {"lgdt3306a", 0},
  1907. {}
  1908. };
  1909. MODULE_DEVICE_TABLE(i2c, lgdt3306a_id_table);
  1910. static struct i2c_driver lgdt3306a_driver = {
  1911. .driver = {
  1912. .name = "lgdt3306a",
  1913. .suppress_bind_attrs = true,
  1914. },
  1915. .probe = lgdt3306a_probe,
  1916. .remove = lgdt3306a_remove,
  1917. .id_table = lgdt3306a_id_table,
  1918. };
  1919. module_i2c_driver(lgdt3306a_driver);
  1920. MODULE_DESCRIPTION("LG Electronics LGDT3306A ATSC/QAM-B Demodulator Driver");
  1921. MODULE_AUTHOR("Fred Richter <frichter@hauppauge.com>");
  1922. MODULE_LICENSE("GPL");
  1923. MODULE_VERSION("0.2");