cxd2841er.c 120 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009
  1. /*
  2. * cxd2841er.c
  3. *
  4. * Sony digital demodulator driver for
  5. * CXD2841ER - DVB-S/S2/T/T2/C/C2
  6. * CXD2854ER - DVB-S/S2/T/T2/C/C2, ISDB-T/S
  7. *
  8. * Copyright 2012 Sony Corporation
  9. * Copyright (C) 2014 NetUP Inc.
  10. * Copyright (C) 2014 Sergey Kozlov <serjk@netup.ru>
  11. * Copyright (C) 2014 Abylay Ospan <aospan@netup.ru>
  12. *
  13. * This program is free software; you can redistribute it and/or modify
  14. * it under the terms of the GNU General Public License as published by
  15. * the Free Software Foundation; either version 2 of the License, or
  16. * (at your option) any later version.
  17. *
  18. * This program is distributed in the hope that it will be useful,
  19. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  20. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  21. * GNU General Public License for more details.
  22. */
  23. #include <linux/module.h>
  24. #include <linux/init.h>
  25. #include <linux/string.h>
  26. #include <linux/slab.h>
  27. #include <linux/bitops.h>
  28. #include <linux/math64.h>
  29. #include <linux/log2.h>
  30. #include <linux/dynamic_debug.h>
  31. #include <linux/kernel.h>
  32. #include <media/dvb_math.h>
  33. #include <media/dvb_frontend.h>
  34. #include "cxd2841er.h"
  35. #include "cxd2841er_priv.h"
  36. #define MAX_WRITE_REGSIZE 16
  37. #define LOG2_E_100X 144
  38. #define INTLOG10X100(x) ((u32) (((u64) intlog10(x) * 100) >> 24))
  39. /* DVB-C constellation */
  40. enum sony_dvbc_constellation_t {
  41. SONY_DVBC_CONSTELLATION_16QAM,
  42. SONY_DVBC_CONSTELLATION_32QAM,
  43. SONY_DVBC_CONSTELLATION_64QAM,
  44. SONY_DVBC_CONSTELLATION_128QAM,
  45. SONY_DVBC_CONSTELLATION_256QAM
  46. };
  47. enum cxd2841er_state {
  48. STATE_SHUTDOWN = 0,
  49. STATE_SLEEP_S,
  50. STATE_ACTIVE_S,
  51. STATE_SLEEP_TC,
  52. STATE_ACTIVE_TC
  53. };
  54. struct cxd2841er_priv {
  55. struct dvb_frontend frontend;
  56. struct i2c_adapter *i2c;
  57. u8 i2c_addr_slvx;
  58. u8 i2c_addr_slvt;
  59. const struct cxd2841er_config *config;
  60. enum cxd2841er_state state;
  61. u8 system;
  62. enum cxd2841er_xtal xtal;
  63. enum fe_caps caps;
  64. u32 flags;
  65. };
  66. static const struct cxd2841er_cnr_data s_cn_data[] = {
  67. { 0x033e, 0 }, { 0x0339, 100 }, { 0x0333, 200 },
  68. { 0x032e, 300 }, { 0x0329, 400 }, { 0x0324, 500 },
  69. { 0x031e, 600 }, { 0x0319, 700 }, { 0x0314, 800 },
  70. { 0x030f, 900 }, { 0x030a, 1000 }, { 0x02ff, 1100 },
  71. { 0x02f4, 1200 }, { 0x02e9, 1300 }, { 0x02de, 1400 },
  72. { 0x02d4, 1500 }, { 0x02c9, 1600 }, { 0x02bf, 1700 },
  73. { 0x02b5, 1800 }, { 0x02ab, 1900 }, { 0x02a1, 2000 },
  74. { 0x029b, 2100 }, { 0x0295, 2200 }, { 0x0290, 2300 },
  75. { 0x028a, 2400 }, { 0x0284, 2500 }, { 0x027f, 2600 },
  76. { 0x0279, 2700 }, { 0x0274, 2800 }, { 0x026e, 2900 },
  77. { 0x0269, 3000 }, { 0x0262, 3100 }, { 0x025c, 3200 },
  78. { 0x0255, 3300 }, { 0x024f, 3400 }, { 0x0249, 3500 },
  79. { 0x0242, 3600 }, { 0x023c, 3700 }, { 0x0236, 3800 },
  80. { 0x0230, 3900 }, { 0x022a, 4000 }, { 0x0223, 4100 },
  81. { 0x021c, 4200 }, { 0x0215, 4300 }, { 0x020e, 4400 },
  82. { 0x0207, 4500 }, { 0x0201, 4600 }, { 0x01fa, 4700 },
  83. { 0x01f4, 4800 }, { 0x01ed, 4900 }, { 0x01e7, 5000 },
  84. { 0x01e0, 5100 }, { 0x01d9, 5200 }, { 0x01d2, 5300 },
  85. { 0x01cb, 5400 }, { 0x01c4, 5500 }, { 0x01be, 5600 },
  86. { 0x01b7, 5700 }, { 0x01b1, 5800 }, { 0x01aa, 5900 },
  87. { 0x01a4, 6000 }, { 0x019d, 6100 }, { 0x0196, 6200 },
  88. { 0x018f, 6300 }, { 0x0189, 6400 }, { 0x0182, 6500 },
  89. { 0x017c, 6600 }, { 0x0175, 6700 }, { 0x016f, 6800 },
  90. { 0x0169, 6900 }, { 0x0163, 7000 }, { 0x015c, 7100 },
  91. { 0x0156, 7200 }, { 0x0150, 7300 }, { 0x014a, 7400 },
  92. { 0x0144, 7500 }, { 0x013e, 7600 }, { 0x0138, 7700 },
  93. { 0x0132, 7800 }, { 0x012d, 7900 }, { 0x0127, 8000 },
  94. { 0x0121, 8100 }, { 0x011c, 8200 }, { 0x0116, 8300 },
  95. { 0x0111, 8400 }, { 0x010b, 8500 }, { 0x0106, 8600 },
  96. { 0x0101, 8700 }, { 0x00fc, 8800 }, { 0x00f7, 8900 },
  97. { 0x00f2, 9000 }, { 0x00ee, 9100 }, { 0x00ea, 9200 },
  98. { 0x00e6, 9300 }, { 0x00e2, 9400 }, { 0x00de, 9500 },
  99. { 0x00da, 9600 }, { 0x00d7, 9700 }, { 0x00d3, 9800 },
  100. { 0x00d0, 9900 }, { 0x00cc, 10000 }, { 0x00c7, 10100 },
  101. { 0x00c3, 10200 }, { 0x00bf, 10300 }, { 0x00ba, 10400 },
  102. { 0x00b6, 10500 }, { 0x00b2, 10600 }, { 0x00ae, 10700 },
  103. { 0x00aa, 10800 }, { 0x00a7, 10900 }, { 0x00a3, 11000 },
  104. { 0x009f, 11100 }, { 0x009c, 11200 }, { 0x0098, 11300 },
  105. { 0x0094, 11400 }, { 0x0091, 11500 }, { 0x008e, 11600 },
  106. { 0x008a, 11700 }, { 0x0087, 11800 }, { 0x0084, 11900 },
  107. { 0x0081, 12000 }, { 0x007e, 12100 }, { 0x007b, 12200 },
  108. { 0x0079, 12300 }, { 0x0076, 12400 }, { 0x0073, 12500 },
  109. { 0x0071, 12600 }, { 0x006e, 12700 }, { 0x006c, 12800 },
  110. { 0x0069, 12900 }, { 0x0067, 13000 }, { 0x0065, 13100 },
  111. { 0x0062, 13200 }, { 0x0060, 13300 }, { 0x005e, 13400 },
  112. { 0x005c, 13500 }, { 0x005a, 13600 }, { 0x0058, 13700 },
  113. { 0x0056, 13800 }, { 0x0054, 13900 }, { 0x0052, 14000 },
  114. { 0x0050, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  115. { 0x004b, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  116. { 0x0046, 14700 }, { 0x0044, 14800 }, { 0x0043, 14900 },
  117. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  118. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  119. { 0x0037, 15700 }, { 0x0036, 15800 }, { 0x0034, 15900 },
  120. { 0x0033, 16000 }, { 0x0032, 16100 }, { 0x0031, 16200 },
  121. { 0x0030, 16300 }, { 0x002f, 16400 }, { 0x002e, 16500 },
  122. { 0x002d, 16600 }, { 0x002c, 16700 }, { 0x002b, 16800 },
  123. { 0x002a, 16900 }, { 0x0029, 17000 }, { 0x0028, 17100 },
  124. { 0x0027, 17200 }, { 0x0026, 17300 }, { 0x0025, 17400 },
  125. { 0x0024, 17500 }, { 0x0023, 17600 }, { 0x0022, 17800 },
  126. { 0x0021, 17900 }, { 0x0020, 18000 }, { 0x001f, 18200 },
  127. { 0x001e, 18300 }, { 0x001d, 18500 }, { 0x001c, 18700 },
  128. { 0x001b, 18900 }, { 0x001a, 19000 }, { 0x0019, 19200 },
  129. { 0x0018, 19300 }, { 0x0017, 19500 }, { 0x0016, 19700 },
  130. { 0x0015, 19900 }, { 0x0014, 20000 },
  131. };
  132. static const struct cxd2841er_cnr_data s2_cn_data[] = {
  133. { 0x05af, 0 }, { 0x0597, 100 }, { 0x057e, 200 },
  134. { 0x0567, 300 }, { 0x0550, 400 }, { 0x0539, 500 },
  135. { 0x0522, 600 }, { 0x050c, 700 }, { 0x04f6, 800 },
  136. { 0x04e1, 900 }, { 0x04cc, 1000 }, { 0x04b6, 1100 },
  137. { 0x04a1, 1200 }, { 0x048c, 1300 }, { 0x0477, 1400 },
  138. { 0x0463, 1500 }, { 0x044f, 1600 }, { 0x043c, 1700 },
  139. { 0x0428, 1800 }, { 0x0416, 1900 }, { 0x0403, 2000 },
  140. { 0x03ef, 2100 }, { 0x03dc, 2200 }, { 0x03c9, 2300 },
  141. { 0x03b6, 2400 }, { 0x03a4, 2500 }, { 0x0392, 2600 },
  142. { 0x0381, 2700 }, { 0x036f, 2800 }, { 0x035f, 2900 },
  143. { 0x034e, 3000 }, { 0x033d, 3100 }, { 0x032d, 3200 },
  144. { 0x031d, 3300 }, { 0x030d, 3400 }, { 0x02fd, 3500 },
  145. { 0x02ee, 3600 }, { 0x02df, 3700 }, { 0x02d0, 3800 },
  146. { 0x02c2, 3900 }, { 0x02b4, 4000 }, { 0x02a6, 4100 },
  147. { 0x0299, 4200 }, { 0x028c, 4300 }, { 0x027f, 4400 },
  148. { 0x0272, 4500 }, { 0x0265, 4600 }, { 0x0259, 4700 },
  149. { 0x024d, 4800 }, { 0x0241, 4900 }, { 0x0236, 5000 },
  150. { 0x022b, 5100 }, { 0x0220, 5200 }, { 0x0215, 5300 },
  151. { 0x020a, 5400 }, { 0x0200, 5500 }, { 0x01f6, 5600 },
  152. { 0x01ec, 5700 }, { 0x01e2, 5800 }, { 0x01d8, 5900 },
  153. { 0x01cf, 6000 }, { 0x01c6, 6100 }, { 0x01bc, 6200 },
  154. { 0x01b3, 6300 }, { 0x01aa, 6400 }, { 0x01a2, 6500 },
  155. { 0x0199, 6600 }, { 0x0191, 6700 }, { 0x0189, 6800 },
  156. { 0x0181, 6900 }, { 0x0179, 7000 }, { 0x0171, 7100 },
  157. { 0x0169, 7200 }, { 0x0161, 7300 }, { 0x015a, 7400 },
  158. { 0x0153, 7500 }, { 0x014b, 7600 }, { 0x0144, 7700 },
  159. { 0x013d, 7800 }, { 0x0137, 7900 }, { 0x0130, 8000 },
  160. { 0x012a, 8100 }, { 0x0124, 8200 }, { 0x011e, 8300 },
  161. { 0x0118, 8400 }, { 0x0112, 8500 }, { 0x010c, 8600 },
  162. { 0x0107, 8700 }, { 0x0101, 8800 }, { 0x00fc, 8900 },
  163. { 0x00f7, 9000 }, { 0x00f2, 9100 }, { 0x00ec, 9200 },
  164. { 0x00e7, 9300 }, { 0x00e2, 9400 }, { 0x00dd, 9500 },
  165. { 0x00d8, 9600 }, { 0x00d4, 9700 }, { 0x00cf, 9800 },
  166. { 0x00ca, 9900 }, { 0x00c6, 10000 }, { 0x00c2, 10100 },
  167. { 0x00be, 10200 }, { 0x00b9, 10300 }, { 0x00b5, 10400 },
  168. { 0x00b1, 10500 }, { 0x00ae, 10600 }, { 0x00aa, 10700 },
  169. { 0x00a6, 10800 }, { 0x00a3, 10900 }, { 0x009f, 11000 },
  170. { 0x009b, 11100 }, { 0x0098, 11200 }, { 0x0095, 11300 },
  171. { 0x0091, 11400 }, { 0x008e, 11500 }, { 0x008b, 11600 },
  172. { 0x0088, 11700 }, { 0x0085, 11800 }, { 0x0082, 11900 },
  173. { 0x007f, 12000 }, { 0x007c, 12100 }, { 0x007a, 12200 },
  174. { 0x0077, 12300 }, { 0x0074, 12400 }, { 0x0072, 12500 },
  175. { 0x006f, 12600 }, { 0x006d, 12700 }, { 0x006b, 12800 },
  176. { 0x0068, 12900 }, { 0x0066, 13000 }, { 0x0064, 13100 },
  177. { 0x0061, 13200 }, { 0x005f, 13300 }, { 0x005d, 13400 },
  178. { 0x005b, 13500 }, { 0x0059, 13600 }, { 0x0057, 13700 },
  179. { 0x0055, 13800 }, { 0x0053, 13900 }, { 0x0051, 14000 },
  180. { 0x004f, 14100 }, { 0x004e, 14200 }, { 0x004c, 14300 },
  181. { 0x004a, 14400 }, { 0x0049, 14500 }, { 0x0047, 14600 },
  182. { 0x0045, 14700 }, { 0x0044, 14800 }, { 0x0042, 14900 },
  183. { 0x0041, 15000 }, { 0x003f, 15100 }, { 0x003e, 15200 },
  184. { 0x003c, 15300 }, { 0x003b, 15400 }, { 0x003a, 15500 },
  185. { 0x0038, 15600 }, { 0x0037, 15700 }, { 0x0036, 15800 },
  186. { 0x0034, 15900 }, { 0x0033, 16000 }, { 0x0032, 16100 },
  187. { 0x0031, 16200 }, { 0x0030, 16300 }, { 0x002f, 16400 },
  188. { 0x002e, 16500 }, { 0x002d, 16600 }, { 0x002c, 16700 },
  189. { 0x002b, 16800 }, { 0x002a, 16900 }, { 0x0029, 17000 },
  190. { 0x0028, 17100 }, { 0x0027, 17200 }, { 0x0026, 17300 },
  191. { 0x0025, 17400 }, { 0x0024, 17500 }, { 0x0023, 17600 },
  192. { 0x0022, 17800 }, { 0x0021, 17900 }, { 0x0020, 18000 },
  193. { 0x001f, 18200 }, { 0x001e, 18300 }, { 0x001d, 18500 },
  194. { 0x001c, 18700 }, { 0x001b, 18900 }, { 0x001a, 19000 },
  195. { 0x0019, 19200 }, { 0x0018, 19300 }, { 0x0017, 19500 },
  196. { 0x0016, 19700 }, { 0x0015, 19900 }, { 0x0014, 20000 },
  197. };
  198. static int cxd2841er_freeze_regs(struct cxd2841er_priv *priv);
  199. static int cxd2841er_unfreeze_regs(struct cxd2841er_priv *priv);
  200. static void cxd2841er_i2c_debug(struct cxd2841er_priv *priv,
  201. u8 addr, u8 reg, u8 write,
  202. const u8 *data, u32 len)
  203. {
  204. dev_dbg(&priv->i2c->dev,
  205. "cxd2841er: I2C %s addr %02x reg 0x%02x size %d data %*ph\n",
  206. (write == 0 ? "read" : "write"), addr, reg, len, len, data);
  207. }
  208. static int cxd2841er_write_regs(struct cxd2841er_priv *priv,
  209. u8 addr, u8 reg, const u8 *data, u32 len)
  210. {
  211. int ret;
  212. u8 buf[MAX_WRITE_REGSIZE + 1];
  213. u8 i2c_addr = (addr == I2C_SLVX ?
  214. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  215. struct i2c_msg msg[1] = {
  216. {
  217. .addr = i2c_addr,
  218. .flags = 0,
  219. .len = len + 1,
  220. .buf = buf,
  221. }
  222. };
  223. if (len + 1 >= sizeof(buf)) {
  224. dev_warn(&priv->i2c->dev, "wr reg=%04x: len=%d is too big!\n",
  225. reg, len + 1);
  226. return -E2BIG;
  227. }
  228. cxd2841er_i2c_debug(priv, i2c_addr, reg, 1, data, len);
  229. buf[0] = reg;
  230. memcpy(&buf[1], data, len);
  231. ret = i2c_transfer(priv->i2c, msg, 1);
  232. if (ret >= 0 && ret != 1)
  233. ret = -EIO;
  234. if (ret < 0) {
  235. dev_warn(&priv->i2c->dev,
  236. "%s: i2c wr failed=%d addr=%02x reg=%02x len=%d\n",
  237. KBUILD_MODNAME, ret, i2c_addr, reg, len);
  238. return ret;
  239. }
  240. return 0;
  241. }
  242. static int cxd2841er_write_reg(struct cxd2841er_priv *priv,
  243. u8 addr, u8 reg, u8 val)
  244. {
  245. u8 tmp = val; /* see gcc.gnu.org/bugzilla/show_bug.cgi?id=81715 */
  246. return cxd2841er_write_regs(priv, addr, reg, &tmp, 1);
  247. }
  248. static int cxd2841er_read_regs(struct cxd2841er_priv *priv,
  249. u8 addr, u8 reg, u8 *val, u32 len)
  250. {
  251. int ret;
  252. u8 i2c_addr = (addr == I2C_SLVX ?
  253. priv->i2c_addr_slvx : priv->i2c_addr_slvt);
  254. struct i2c_msg msg[2] = {
  255. {
  256. .addr = i2c_addr,
  257. .flags = 0,
  258. .len = 1,
  259. .buf = &reg,
  260. }, {
  261. .addr = i2c_addr,
  262. .flags = I2C_M_RD,
  263. .len = len,
  264. .buf = val,
  265. }
  266. };
  267. ret = i2c_transfer(priv->i2c, msg, 2);
  268. if (ret >= 0 && ret != 2)
  269. ret = -EIO;
  270. if (ret < 0) {
  271. dev_warn(&priv->i2c->dev,
  272. "%s: i2c rd failed=%d addr=%02x reg=%02x\n",
  273. KBUILD_MODNAME, ret, i2c_addr, reg);
  274. return ret;
  275. }
  276. cxd2841er_i2c_debug(priv, i2c_addr, reg, 0, val, len);
  277. return 0;
  278. }
  279. static int cxd2841er_read_reg(struct cxd2841er_priv *priv,
  280. u8 addr, u8 reg, u8 *val)
  281. {
  282. return cxd2841er_read_regs(priv, addr, reg, val, 1);
  283. }
  284. static int cxd2841er_set_reg_bits(struct cxd2841er_priv *priv,
  285. u8 addr, u8 reg, u8 data, u8 mask)
  286. {
  287. int res;
  288. u8 rdata;
  289. if (mask != 0xff) {
  290. res = cxd2841er_read_reg(priv, addr, reg, &rdata);
  291. if (res)
  292. return res;
  293. data = ((data & mask) | (rdata & (mask ^ 0xFF)));
  294. }
  295. return cxd2841er_write_reg(priv, addr, reg, data);
  296. }
  297. static u32 cxd2841er_calc_iffreq_xtal(enum cxd2841er_xtal xtal, u32 ifhz)
  298. {
  299. u64 tmp;
  300. tmp = (u64) ifhz * 16777216;
  301. do_div(tmp, ((xtal == SONY_XTAL_24000) ? 48000000 : 41000000));
  302. return (u32) tmp;
  303. }
  304. static u32 cxd2841er_calc_iffreq(u32 ifhz)
  305. {
  306. return cxd2841er_calc_iffreq_xtal(SONY_XTAL_20500, ifhz);
  307. }
  308. static int cxd2841er_get_if_hz(struct cxd2841er_priv *priv, u32 def_hz)
  309. {
  310. u32 hz;
  311. if (priv->frontend.ops.tuner_ops.get_if_frequency
  312. && (priv->flags & CXD2841ER_AUTO_IFHZ))
  313. priv->frontend.ops.tuner_ops.get_if_frequency(
  314. &priv->frontend, &hz);
  315. else
  316. hz = def_hz;
  317. return hz;
  318. }
  319. static int cxd2841er_tuner_set(struct dvb_frontend *fe)
  320. {
  321. struct cxd2841er_priv *priv = fe->demodulator_priv;
  322. if ((priv->flags & CXD2841ER_USE_GATECTRL) && fe->ops.i2c_gate_ctrl)
  323. fe->ops.i2c_gate_ctrl(fe, 1);
  324. if (fe->ops.tuner_ops.set_params)
  325. fe->ops.tuner_ops.set_params(fe);
  326. if ((priv->flags & CXD2841ER_USE_GATECTRL) && fe->ops.i2c_gate_ctrl)
  327. fe->ops.i2c_gate_ctrl(fe, 0);
  328. return 0;
  329. }
  330. static int cxd2841er_dvbs2_set_symbol_rate(struct cxd2841er_priv *priv,
  331. u32 symbol_rate)
  332. {
  333. u32 reg_value = 0;
  334. u8 data[3] = {0, 0, 0};
  335. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  336. /*
  337. * regValue = (symbolRateKSps * 2^14 / 1000) + 0.5
  338. * = ((symbolRateKSps * 2^14) + 500) / 1000
  339. * = ((symbolRateKSps * 16384) + 500) / 1000
  340. */
  341. reg_value = DIV_ROUND_CLOSEST(symbol_rate * 16384, 1000);
  342. if ((reg_value == 0) || (reg_value > 0xFFFFF)) {
  343. dev_err(&priv->i2c->dev,
  344. "%s(): reg_value is out of range\n", __func__);
  345. return -EINVAL;
  346. }
  347. data[0] = (u8)((reg_value >> 16) & 0x0F);
  348. data[1] = (u8)((reg_value >> 8) & 0xFF);
  349. data[2] = (u8)(reg_value & 0xFF);
  350. /* Set SLV-T Bank : 0xAE */
  351. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  352. cxd2841er_write_regs(priv, I2C_SLVT, 0x20, data, 3);
  353. return 0;
  354. }
  355. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  356. u8 system);
  357. static int cxd2841er_sleep_s_to_active_s(struct cxd2841er_priv *priv,
  358. u8 system, u32 symbol_rate)
  359. {
  360. int ret;
  361. u8 data[4] = { 0, 0, 0, 0 };
  362. if (priv->state != STATE_SLEEP_S) {
  363. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  364. __func__, (int)priv->state);
  365. return -EINVAL;
  366. }
  367. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  368. cxd2841er_set_ts_clock_mode(priv, SYS_DVBS);
  369. /* Set demod mode */
  370. if (system == SYS_DVBS) {
  371. data[0] = 0x0A;
  372. } else if (system == SYS_DVBS2) {
  373. data[0] = 0x0B;
  374. } else {
  375. dev_err(&priv->i2c->dev, "%s(): invalid delsys %d\n",
  376. __func__, system);
  377. return -EINVAL;
  378. }
  379. /* Set SLV-X Bank : 0x00 */
  380. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  381. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, data[0]);
  382. /* DVB-S/S2 */
  383. data[0] = 0x00;
  384. /* Set SLV-T Bank : 0x00 */
  385. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  386. /* Enable S/S2 auto detection 1 */
  387. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, data[0]);
  388. /* Set SLV-T Bank : 0xAE */
  389. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  390. /* Enable S/S2 auto detection 2 */
  391. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, data[0]);
  392. /* Set SLV-T Bank : 0x00 */
  393. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  394. /* Enable demod clock */
  395. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  396. /* Enable ADC clock */
  397. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x01);
  398. /* Enable ADC 1 */
  399. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  400. /* Enable ADC 2 */
  401. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x3f);
  402. /* Set SLV-X Bank : 0x00 */
  403. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  404. /* Enable ADC 3 */
  405. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  406. /* Set SLV-T Bank : 0xA3 */
  407. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa3);
  408. cxd2841er_write_reg(priv, I2C_SLVT, 0xac, 0x00);
  409. data[0] = 0x07;
  410. data[1] = 0x3B;
  411. data[2] = 0x08;
  412. data[3] = 0xC5;
  413. /* Set SLV-T Bank : 0xAB */
  414. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xab);
  415. cxd2841er_write_regs(priv, I2C_SLVT, 0x98, data, 4);
  416. data[0] = 0x05;
  417. data[1] = 0x80;
  418. data[2] = 0x0A;
  419. data[3] = 0x80;
  420. cxd2841er_write_regs(priv, I2C_SLVT, 0xa8, data, 4);
  421. data[0] = 0x0C;
  422. data[1] = 0xCC;
  423. cxd2841er_write_regs(priv, I2C_SLVT, 0xc3, data, 2);
  424. /* Set demod parameter */
  425. ret = cxd2841er_dvbs2_set_symbol_rate(priv, symbol_rate);
  426. if (ret != 0)
  427. return ret;
  428. /* Set SLV-T Bank : 0x00 */
  429. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  430. /* disable Hi-Z setting 1 */
  431. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x10);
  432. /* disable Hi-Z setting 2 */
  433. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  434. priv->state = STATE_ACTIVE_S;
  435. return 0;
  436. }
  437. static int cxd2841er_sleep_tc_to_active_t_band(struct cxd2841er_priv *priv,
  438. u32 bandwidth);
  439. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  440. u32 bandwidth);
  441. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  442. u32 bandwidth);
  443. static int cxd2841er_sleep_tc_to_active_i(struct cxd2841er_priv *priv,
  444. u32 bandwidth);
  445. static int cxd2841er_active_i_to_sleep_tc(struct cxd2841er_priv *priv);
  446. static int cxd2841er_sleep_tc_to_shutdown(struct cxd2841er_priv *priv);
  447. static int cxd2841er_shutdown_to_sleep_tc(struct cxd2841er_priv *priv);
  448. static int cxd2841er_sleep_tc(struct dvb_frontend *fe);
  449. static int cxd2841er_retune_active(struct cxd2841er_priv *priv,
  450. struct dtv_frontend_properties *p)
  451. {
  452. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  453. if (priv->state != STATE_ACTIVE_S &&
  454. priv->state != STATE_ACTIVE_TC) {
  455. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  456. __func__, priv->state);
  457. return -EINVAL;
  458. }
  459. /* Set SLV-T Bank : 0x00 */
  460. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  461. /* disable TS output */
  462. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  463. if (priv->state == STATE_ACTIVE_S)
  464. return cxd2841er_dvbs2_set_symbol_rate(
  465. priv, p->symbol_rate / 1000);
  466. else if (priv->state == STATE_ACTIVE_TC) {
  467. switch (priv->system) {
  468. case SYS_DVBT:
  469. return cxd2841er_sleep_tc_to_active_t_band(
  470. priv, p->bandwidth_hz);
  471. case SYS_DVBT2:
  472. return cxd2841er_sleep_tc_to_active_t2_band(
  473. priv, p->bandwidth_hz);
  474. case SYS_DVBC_ANNEX_A:
  475. return cxd2841er_sleep_tc_to_active_c_band(
  476. priv, p->bandwidth_hz);
  477. case SYS_ISDBT:
  478. cxd2841er_active_i_to_sleep_tc(priv);
  479. cxd2841er_sleep_tc_to_shutdown(priv);
  480. cxd2841er_shutdown_to_sleep_tc(priv);
  481. return cxd2841er_sleep_tc_to_active_i(
  482. priv, p->bandwidth_hz);
  483. }
  484. }
  485. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  486. __func__, priv->system);
  487. return -EINVAL;
  488. }
  489. static int cxd2841er_active_s_to_sleep_s(struct cxd2841er_priv *priv)
  490. {
  491. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  492. if (priv->state != STATE_ACTIVE_S) {
  493. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  494. __func__, priv->state);
  495. return -EINVAL;
  496. }
  497. /* Set SLV-T Bank : 0x00 */
  498. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  499. /* disable TS output */
  500. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  501. /* enable Hi-Z setting 1 */
  502. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1f);
  503. /* enable Hi-Z setting 2 */
  504. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  505. /* Set SLV-X Bank : 0x00 */
  506. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  507. /* disable ADC 1 */
  508. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  509. /* Set SLV-T Bank : 0x00 */
  510. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  511. /* disable ADC clock */
  512. cxd2841er_write_reg(priv, I2C_SLVT, 0x31, 0x00);
  513. /* disable ADC 2 */
  514. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  515. /* disable ADC 3 */
  516. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  517. /* SADC Bias ON */
  518. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  519. /* disable demod clock */
  520. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  521. /* Set SLV-T Bank : 0xAE */
  522. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xae);
  523. /* disable S/S2 auto detection1 */
  524. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  525. /* Set SLV-T Bank : 0x00 */
  526. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  527. /* disable S/S2 auto detection2 */
  528. cxd2841er_write_reg(priv, I2C_SLVT, 0x2d, 0x00);
  529. priv->state = STATE_SLEEP_S;
  530. return 0;
  531. }
  532. static int cxd2841er_sleep_s_to_shutdown(struct cxd2841er_priv *priv)
  533. {
  534. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  535. if (priv->state != STATE_SLEEP_S) {
  536. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  537. __func__, priv->state);
  538. return -EINVAL;
  539. }
  540. /* Set SLV-T Bank : 0x00 */
  541. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  542. /* Disable DSQOUT */
  543. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  544. /* Disable DSQIN */
  545. cxd2841er_write_reg(priv, I2C_SLVT, 0x9c, 0x00);
  546. /* Set SLV-X Bank : 0x00 */
  547. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  548. /* Disable oscillator */
  549. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  550. /* Set demod mode */
  551. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  552. priv->state = STATE_SHUTDOWN;
  553. return 0;
  554. }
  555. static int cxd2841er_sleep_tc_to_shutdown(struct cxd2841er_priv *priv)
  556. {
  557. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  558. if (priv->state != STATE_SLEEP_TC) {
  559. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  560. __func__, priv->state);
  561. return -EINVAL;
  562. }
  563. /* Set SLV-X Bank : 0x00 */
  564. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  565. /* Disable oscillator */
  566. cxd2841er_write_reg(priv, I2C_SLVX, 0x15, 0x01);
  567. /* Set demod mode */
  568. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  569. priv->state = STATE_SHUTDOWN;
  570. return 0;
  571. }
  572. static int cxd2841er_active_t_to_sleep_tc(struct cxd2841er_priv *priv)
  573. {
  574. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  575. if (priv->state != STATE_ACTIVE_TC) {
  576. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  577. __func__, priv->state);
  578. return -EINVAL;
  579. }
  580. /* Set SLV-T Bank : 0x00 */
  581. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  582. /* disable TS output */
  583. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  584. /* enable Hi-Z setting 1 */
  585. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  586. /* enable Hi-Z setting 2 */
  587. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  588. /* Set SLV-X Bank : 0x00 */
  589. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  590. /* disable ADC 1 */
  591. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  592. /* Set SLV-T Bank : 0x00 */
  593. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  594. /* Disable ADC 2 */
  595. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  596. /* Disable ADC 3 */
  597. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  598. /* Disable ADC clock */
  599. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  600. /* Disable RF level monitor */
  601. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  602. /* Disable demod clock */
  603. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  604. priv->state = STATE_SLEEP_TC;
  605. return 0;
  606. }
  607. static int cxd2841er_active_t2_to_sleep_tc(struct cxd2841er_priv *priv)
  608. {
  609. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  610. if (priv->state != STATE_ACTIVE_TC) {
  611. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  612. __func__, priv->state);
  613. return -EINVAL;
  614. }
  615. /* Set SLV-T Bank : 0x00 */
  616. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  617. /* disable TS output */
  618. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  619. /* enable Hi-Z setting 1 */
  620. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  621. /* enable Hi-Z setting 2 */
  622. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  623. /* Cancel DVB-T2 setting */
  624. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  625. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x40);
  626. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x21);
  627. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  628. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xfb);
  629. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  630. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x00, 0x0f);
  631. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  632. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x00, 0x3f);
  633. /* Set SLV-X Bank : 0x00 */
  634. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  635. /* disable ADC 1 */
  636. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  637. /* Set SLV-T Bank : 0x00 */
  638. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  639. /* Disable ADC 2 */
  640. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  641. /* Disable ADC 3 */
  642. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  643. /* Disable ADC clock */
  644. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  645. /* Disable RF level monitor */
  646. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  647. /* Disable demod clock */
  648. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  649. priv->state = STATE_SLEEP_TC;
  650. return 0;
  651. }
  652. static int cxd2841er_active_c_to_sleep_tc(struct cxd2841er_priv *priv)
  653. {
  654. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  655. if (priv->state != STATE_ACTIVE_TC) {
  656. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  657. __func__, priv->state);
  658. return -EINVAL;
  659. }
  660. /* Set SLV-T Bank : 0x00 */
  661. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  662. /* disable TS output */
  663. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  664. /* enable Hi-Z setting 1 */
  665. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  666. /* enable Hi-Z setting 2 */
  667. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  668. /* Cancel DVB-C setting */
  669. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  670. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  671. /* Set SLV-X Bank : 0x00 */
  672. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  673. /* disable ADC 1 */
  674. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  675. /* Set SLV-T Bank : 0x00 */
  676. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  677. /* Disable ADC 2 */
  678. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  679. /* Disable ADC 3 */
  680. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  681. /* Disable ADC clock */
  682. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  683. /* Disable RF level monitor */
  684. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  685. /* Disable demod clock */
  686. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  687. priv->state = STATE_SLEEP_TC;
  688. return 0;
  689. }
  690. static int cxd2841er_active_i_to_sleep_tc(struct cxd2841er_priv *priv)
  691. {
  692. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  693. if (priv->state != STATE_ACTIVE_TC) {
  694. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  695. __func__, priv->state);
  696. return -EINVAL;
  697. }
  698. /* Set SLV-T Bank : 0x00 */
  699. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  700. /* disable TS output */
  701. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x01);
  702. /* enable Hi-Z setting 1 */
  703. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x3f);
  704. /* enable Hi-Z setting 2 */
  705. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0xff);
  706. /* TODO: Cancel demod parameter */
  707. /* Set SLV-X Bank : 0x00 */
  708. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  709. /* disable ADC 1 */
  710. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x01);
  711. /* Set SLV-T Bank : 0x00 */
  712. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  713. /* Disable ADC 2 */
  714. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  715. /* Disable ADC 3 */
  716. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  717. /* Disable ADC clock */
  718. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  719. /* Disable RF level monitor */
  720. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  721. /* Disable demod clock */
  722. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x00);
  723. priv->state = STATE_SLEEP_TC;
  724. return 0;
  725. }
  726. static int cxd2841er_shutdown_to_sleep_s(struct cxd2841er_priv *priv)
  727. {
  728. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  729. if (priv->state != STATE_SHUTDOWN) {
  730. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  731. __func__, priv->state);
  732. return -EINVAL;
  733. }
  734. /* Set SLV-X Bank : 0x00 */
  735. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  736. /* Clear all demodulator registers */
  737. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  738. usleep_range(3000, 5000);
  739. /* Set SLV-X Bank : 0x00 */
  740. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  741. /* Set demod SW reset */
  742. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  743. switch (priv->xtal) {
  744. case SONY_XTAL_20500:
  745. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x00);
  746. break;
  747. case SONY_XTAL_24000:
  748. /* Select demod frequency */
  749. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  750. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x03);
  751. break;
  752. case SONY_XTAL_41000:
  753. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, 0x01);
  754. break;
  755. default:
  756. dev_dbg(&priv->i2c->dev, "%s(): invalid demod xtal %d\n",
  757. __func__, priv->xtal);
  758. return -EINVAL;
  759. }
  760. /* Set demod mode */
  761. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x0a);
  762. /* Clear demod SW reset */
  763. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  764. usleep_range(1000, 2000);
  765. /* Set SLV-T Bank : 0x00 */
  766. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  767. /* enable DSQOUT */
  768. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x1F);
  769. /* enable DSQIN */
  770. cxd2841er_write_reg(priv, I2C_SLVT, 0x9C, 0x40);
  771. /* TADC Bias On */
  772. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  773. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  774. /* SADC Bias On */
  775. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  776. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  777. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  778. priv->state = STATE_SLEEP_S;
  779. return 0;
  780. }
  781. static int cxd2841er_shutdown_to_sleep_tc(struct cxd2841er_priv *priv)
  782. {
  783. u8 data = 0;
  784. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  785. if (priv->state != STATE_SHUTDOWN) {
  786. dev_dbg(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  787. __func__, priv->state);
  788. return -EINVAL;
  789. }
  790. /* Set SLV-X Bank : 0x00 */
  791. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  792. /* Clear all demodulator registers */
  793. cxd2841er_write_reg(priv, I2C_SLVX, 0x02, 0x00);
  794. usleep_range(3000, 5000);
  795. /* Set SLV-X Bank : 0x00 */
  796. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  797. /* Set demod SW reset */
  798. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x01);
  799. /* Select ADC clock mode */
  800. cxd2841er_write_reg(priv, I2C_SLVX, 0x13, 0x00);
  801. switch (priv->xtal) {
  802. case SONY_XTAL_20500:
  803. data = 0x0;
  804. break;
  805. case SONY_XTAL_24000:
  806. /* Select demod frequency */
  807. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  808. data = 0x3;
  809. break;
  810. case SONY_XTAL_41000:
  811. cxd2841er_write_reg(priv, I2C_SLVX, 0x12, 0x00);
  812. data = 0x1;
  813. break;
  814. }
  815. cxd2841er_write_reg(priv, I2C_SLVX, 0x14, data);
  816. /* Clear demod SW reset */
  817. cxd2841er_write_reg(priv, I2C_SLVX, 0x10, 0x00);
  818. usleep_range(1000, 2000);
  819. /* Set SLV-T Bank : 0x00 */
  820. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  821. /* TADC Bias On */
  822. cxd2841er_write_reg(priv, I2C_SLVT, 0x43, 0x0a);
  823. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x0a);
  824. /* SADC Bias On */
  825. cxd2841er_write_reg(priv, I2C_SLVT, 0x63, 0x16);
  826. cxd2841er_write_reg(priv, I2C_SLVT, 0x65, 0x27);
  827. cxd2841er_write_reg(priv, I2C_SLVT, 0x69, 0x06);
  828. priv->state = STATE_SLEEP_TC;
  829. return 0;
  830. }
  831. static int cxd2841er_tune_done(struct cxd2841er_priv *priv)
  832. {
  833. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  834. /* Set SLV-T Bank : 0x00 */
  835. cxd2841er_write_reg(priv, I2C_SLVT, 0, 0);
  836. /* SW Reset */
  837. cxd2841er_write_reg(priv, I2C_SLVT, 0xfe, 0x01);
  838. /* Enable TS output */
  839. cxd2841er_write_reg(priv, I2C_SLVT, 0xc3, 0x00);
  840. return 0;
  841. }
  842. /* Set TS parallel mode */
  843. static void cxd2841er_set_ts_clock_mode(struct cxd2841er_priv *priv,
  844. u8 system)
  845. {
  846. u8 serial_ts, ts_rate_ctrl_off, ts_in_off;
  847. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  848. /* Set SLV-T Bank : 0x00 */
  849. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  850. cxd2841er_read_reg(priv, I2C_SLVT, 0xc4, &serial_ts);
  851. cxd2841er_read_reg(priv, I2C_SLVT, 0xd3, &ts_rate_ctrl_off);
  852. cxd2841er_read_reg(priv, I2C_SLVT, 0xde, &ts_in_off);
  853. dev_dbg(&priv->i2c->dev, "%s(): ser_ts=0x%02x rate_ctrl_off=0x%02x in_off=0x%02x\n",
  854. __func__, serial_ts, ts_rate_ctrl_off, ts_in_off);
  855. /*
  856. * slave Bank Addr Bit default Name
  857. * <SLV-T> 00h C4h [1:0] 2'b?? OSERCKMODE
  858. */
  859. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4,
  860. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  861. /*
  862. * slave Bank Addr Bit default Name
  863. * <SLV-T> 00h D1h [1:0] 2'b?? OSERDUTYMODE
  864. */
  865. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd1,
  866. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  867. /*
  868. * slave Bank Addr Bit default Name
  869. * <SLV-T> 00h D9h [7:0] 8'h08 OTSCKPERIOD
  870. */
  871. cxd2841er_write_reg(priv, I2C_SLVT, 0xd9, 0x08);
  872. /*
  873. * Disable TS IF Clock
  874. * slave Bank Addr Bit default Name
  875. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  876. */
  877. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x00, 0x01);
  878. /*
  879. * slave Bank Addr Bit default Name
  880. * <SLV-T> 00h 33h [1:0] 2'b01 OREG_CKSEL_TSIF
  881. */
  882. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x33,
  883. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x01 : 0x00), 0x03);
  884. /*
  885. * Enable TS IF Clock
  886. * slave Bank Addr Bit default Name
  887. * <SLV-T> 00h 32h [0] 1'b1 OREG_CK_TSIF_EN
  888. */
  889. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x32, 0x01, 0x01);
  890. if (system == SYS_DVBT) {
  891. /* Enable parity period for DVB-T */
  892. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  893. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  894. } else if (system == SYS_DVBC_ANNEX_A) {
  895. /* Enable parity period for DVB-C */
  896. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  897. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x66, 0x01, 0x01);
  898. }
  899. }
  900. static u8 cxd2841er_chip_id(struct cxd2841er_priv *priv)
  901. {
  902. u8 chip_id = 0;
  903. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  904. if (cxd2841er_write_reg(priv, I2C_SLVT, 0, 0) == 0)
  905. cxd2841er_read_reg(priv, I2C_SLVT, 0xfd, &chip_id);
  906. else if (cxd2841er_write_reg(priv, I2C_SLVX, 0, 0) == 0)
  907. cxd2841er_read_reg(priv, I2C_SLVX, 0xfd, &chip_id);
  908. return chip_id;
  909. }
  910. static int cxd2841er_read_status_s(struct dvb_frontend *fe,
  911. enum fe_status *status)
  912. {
  913. u8 reg = 0;
  914. struct cxd2841er_priv *priv = fe->demodulator_priv;
  915. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  916. *status = 0;
  917. if (priv->state != STATE_ACTIVE_S) {
  918. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  919. __func__, priv->state);
  920. return -EINVAL;
  921. }
  922. /* Set SLV-T Bank : 0xA0 */
  923. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  924. /*
  925. * slave Bank Addr Bit Signal name
  926. * <SLV-T> A0h 11h [2] ITSLOCK
  927. */
  928. cxd2841er_read_reg(priv, I2C_SLVT, 0x11, &reg);
  929. if (reg & 0x04) {
  930. *status = FE_HAS_SIGNAL
  931. | FE_HAS_CARRIER
  932. | FE_HAS_VITERBI
  933. | FE_HAS_SYNC
  934. | FE_HAS_LOCK;
  935. }
  936. dev_dbg(&priv->i2c->dev, "%s(): result 0x%x\n", __func__, *status);
  937. return 0;
  938. }
  939. static int cxd2841er_read_status_t_t2(struct cxd2841er_priv *priv,
  940. u8 *sync, u8 *tslock, u8 *unlock)
  941. {
  942. u8 data = 0;
  943. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  944. if (priv->state != STATE_ACTIVE_TC)
  945. return -EINVAL;
  946. if (priv->system == SYS_DVBT) {
  947. /* Set SLV-T Bank : 0x10 */
  948. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  949. } else {
  950. /* Set SLV-T Bank : 0x20 */
  951. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  952. }
  953. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  954. if ((data & 0x07) == 0x07) {
  955. dev_dbg(&priv->i2c->dev,
  956. "%s(): invalid hardware state detected\n", __func__);
  957. *sync = 0;
  958. *tslock = 0;
  959. *unlock = 0;
  960. } else {
  961. *sync = ((data & 0x07) == 0x6 ? 1 : 0);
  962. *tslock = ((data & 0x20) ? 1 : 0);
  963. *unlock = ((data & 0x10) ? 1 : 0);
  964. }
  965. return 0;
  966. }
  967. static int cxd2841er_read_status_c(struct cxd2841er_priv *priv, u8 *tslock)
  968. {
  969. u8 data;
  970. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  971. if (priv->state != STATE_ACTIVE_TC)
  972. return -EINVAL;
  973. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  974. cxd2841er_read_reg(priv, I2C_SLVT, 0x88, &data);
  975. if ((data & 0x01) == 0) {
  976. *tslock = 0;
  977. } else {
  978. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  979. *tslock = ((data & 0x20) ? 1 : 0);
  980. }
  981. return 0;
  982. }
  983. static int cxd2841er_read_status_i(struct cxd2841er_priv *priv,
  984. u8 *sync, u8 *tslock, u8 *unlock)
  985. {
  986. u8 data = 0;
  987. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  988. if (priv->state != STATE_ACTIVE_TC)
  989. return -EINVAL;
  990. /* Set SLV-T Bank : 0x60 */
  991. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  992. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data);
  993. dev_dbg(&priv->i2c->dev,
  994. "%s(): lock=0x%x\n", __func__, data);
  995. *sync = ((data & 0x02) ? 1 : 0);
  996. *tslock = ((data & 0x01) ? 1 : 0);
  997. *unlock = ((data & 0x10) ? 1 : 0);
  998. return 0;
  999. }
  1000. static int cxd2841er_read_status_tc(struct dvb_frontend *fe,
  1001. enum fe_status *status)
  1002. {
  1003. int ret = 0;
  1004. u8 sync = 0;
  1005. u8 tslock = 0;
  1006. u8 unlock = 0;
  1007. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1008. *status = 0;
  1009. if (priv->state == STATE_ACTIVE_TC) {
  1010. if (priv->system == SYS_DVBT || priv->system == SYS_DVBT2) {
  1011. ret = cxd2841er_read_status_t_t2(
  1012. priv, &sync, &tslock, &unlock);
  1013. if (ret)
  1014. goto done;
  1015. if (unlock)
  1016. goto done;
  1017. if (sync)
  1018. *status = FE_HAS_SIGNAL |
  1019. FE_HAS_CARRIER |
  1020. FE_HAS_VITERBI |
  1021. FE_HAS_SYNC;
  1022. if (tslock)
  1023. *status |= FE_HAS_LOCK;
  1024. } else if (priv->system == SYS_ISDBT) {
  1025. ret = cxd2841er_read_status_i(
  1026. priv, &sync, &tslock, &unlock);
  1027. if (ret)
  1028. goto done;
  1029. if (unlock)
  1030. goto done;
  1031. if (sync)
  1032. *status = FE_HAS_SIGNAL |
  1033. FE_HAS_CARRIER |
  1034. FE_HAS_VITERBI |
  1035. FE_HAS_SYNC;
  1036. if (tslock)
  1037. *status |= FE_HAS_LOCK;
  1038. } else if (priv->system == SYS_DVBC_ANNEX_A) {
  1039. ret = cxd2841er_read_status_c(priv, &tslock);
  1040. if (ret)
  1041. goto done;
  1042. if (tslock)
  1043. *status = FE_HAS_SIGNAL |
  1044. FE_HAS_CARRIER |
  1045. FE_HAS_VITERBI |
  1046. FE_HAS_SYNC |
  1047. FE_HAS_LOCK;
  1048. }
  1049. }
  1050. done:
  1051. dev_dbg(&priv->i2c->dev, "%s(): status 0x%x\n", __func__, *status);
  1052. return ret;
  1053. }
  1054. static int cxd2841er_get_carrier_offset_s_s2(struct cxd2841er_priv *priv,
  1055. int *offset)
  1056. {
  1057. u8 data[3];
  1058. u8 is_hs_mode;
  1059. s32 cfrl_ctrlval;
  1060. s32 temp_div, temp_q, temp_r;
  1061. if (priv->state != STATE_ACTIVE_S) {
  1062. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1063. __func__, priv->state);
  1064. return -EINVAL;
  1065. }
  1066. /*
  1067. * Get High Sampling Rate mode
  1068. * slave Bank Addr Bit Signal name
  1069. * <SLV-T> A0h 10h [0] ITRL_LOCK
  1070. */
  1071. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1072. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, &data[0]);
  1073. if (data[0] & 0x01) {
  1074. /*
  1075. * slave Bank Addr Bit Signal name
  1076. * <SLV-T> A0h 50h [4] IHSMODE
  1077. */
  1078. cxd2841er_read_reg(priv, I2C_SLVT, 0x50, &data[0]);
  1079. is_hs_mode = (data[0] & 0x10 ? 1 : 0);
  1080. } else {
  1081. dev_dbg(&priv->i2c->dev,
  1082. "%s(): unable to detect sampling rate mode\n",
  1083. __func__);
  1084. return -EINVAL;
  1085. }
  1086. /*
  1087. * slave Bank Addr Bit Signal name
  1088. * <SLV-T> A0h 45h [4:0] ICFRL_CTRLVAL[20:16]
  1089. * <SLV-T> A0h 46h [7:0] ICFRL_CTRLVAL[15:8]
  1090. * <SLV-T> A0h 47h [7:0] ICFRL_CTRLVAL[7:0]
  1091. */
  1092. cxd2841er_read_regs(priv, I2C_SLVT, 0x45, data, 3);
  1093. cfrl_ctrlval = sign_extend32((((u32)data[0] & 0x1F) << 16) |
  1094. (((u32)data[1] & 0xFF) << 8) |
  1095. ((u32)data[2] & 0xFF), 20);
  1096. temp_div = (is_hs_mode ? 1048576 : 1572864);
  1097. if (cfrl_ctrlval > 0) {
  1098. temp_q = div_s64_rem(97375LL * cfrl_ctrlval,
  1099. temp_div, &temp_r);
  1100. } else {
  1101. temp_q = div_s64_rem(-97375LL * cfrl_ctrlval,
  1102. temp_div, &temp_r);
  1103. }
  1104. if (temp_r >= temp_div / 2)
  1105. temp_q++;
  1106. if (cfrl_ctrlval > 0)
  1107. temp_q *= -1;
  1108. *offset = temp_q;
  1109. return 0;
  1110. }
  1111. static int cxd2841er_get_carrier_offset_i(struct cxd2841er_priv *priv,
  1112. u32 bandwidth, int *offset)
  1113. {
  1114. u8 data[4];
  1115. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1116. if (priv->state != STATE_ACTIVE_TC) {
  1117. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1118. __func__, priv->state);
  1119. return -EINVAL;
  1120. }
  1121. if (priv->system != SYS_ISDBT) {
  1122. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1123. __func__, priv->system);
  1124. return -EINVAL;
  1125. }
  1126. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1127. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1128. *offset = -1 * sign_extend32(
  1129. ((u32)(data[0] & 0x1F) << 24) | ((u32)data[1] << 16) |
  1130. ((u32)data[2] << 8) | (u32)data[3], 29);
  1131. switch (bandwidth) {
  1132. case 6000000:
  1133. *offset = -1 * ((*offset) * 8/264);
  1134. break;
  1135. case 7000000:
  1136. *offset = -1 * ((*offset) * 8/231);
  1137. break;
  1138. case 8000000:
  1139. *offset = -1 * ((*offset) * 8/198);
  1140. break;
  1141. default:
  1142. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  1143. __func__, bandwidth);
  1144. return -EINVAL;
  1145. }
  1146. dev_dbg(&priv->i2c->dev, "%s(): bandwidth %d offset %d\n",
  1147. __func__, bandwidth, *offset);
  1148. return 0;
  1149. }
  1150. static int cxd2841er_get_carrier_offset_t(struct cxd2841er_priv *priv,
  1151. u32 bandwidth, int *offset)
  1152. {
  1153. u8 data[4];
  1154. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1155. if (priv->state != STATE_ACTIVE_TC) {
  1156. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1157. __func__, priv->state);
  1158. return -EINVAL;
  1159. }
  1160. if (priv->system != SYS_DVBT) {
  1161. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1162. __func__, priv->system);
  1163. return -EINVAL;
  1164. }
  1165. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1166. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1167. *offset = -1 * sign_extend32(
  1168. ((u32)(data[0] & 0x1F) << 24) | ((u32)data[1] << 16) |
  1169. ((u32)data[2] << 8) | (u32)data[3], 29);
  1170. *offset *= (bandwidth / 1000000);
  1171. *offset /= 235;
  1172. return 0;
  1173. }
  1174. static int cxd2841er_get_carrier_offset_t2(struct cxd2841er_priv *priv,
  1175. u32 bandwidth, int *offset)
  1176. {
  1177. u8 data[4];
  1178. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1179. if (priv->state != STATE_ACTIVE_TC) {
  1180. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1181. __func__, priv->state);
  1182. return -EINVAL;
  1183. }
  1184. if (priv->system != SYS_DVBT2) {
  1185. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1186. __func__, priv->system);
  1187. return -EINVAL;
  1188. }
  1189. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1190. cxd2841er_read_regs(priv, I2C_SLVT, 0x4c, data, sizeof(data));
  1191. *offset = -1 * sign_extend32(
  1192. ((u32)(data[0] & 0x0F) << 24) | ((u32)data[1] << 16) |
  1193. ((u32)data[2] << 8) | (u32)data[3], 27);
  1194. switch (bandwidth) {
  1195. case 1712000:
  1196. *offset /= 582;
  1197. break;
  1198. case 5000000:
  1199. case 6000000:
  1200. case 7000000:
  1201. case 8000000:
  1202. *offset *= (bandwidth / 1000000);
  1203. *offset /= 940;
  1204. break;
  1205. default:
  1206. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  1207. __func__, bandwidth);
  1208. return -EINVAL;
  1209. }
  1210. return 0;
  1211. }
  1212. static int cxd2841er_get_carrier_offset_c(struct cxd2841er_priv *priv,
  1213. int *offset)
  1214. {
  1215. u8 data[2];
  1216. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1217. if (priv->state != STATE_ACTIVE_TC) {
  1218. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1219. __func__, priv->state);
  1220. return -EINVAL;
  1221. }
  1222. if (priv->system != SYS_DVBC_ANNEX_A) {
  1223. dev_dbg(&priv->i2c->dev, "%s(): invalid delivery system %d\n",
  1224. __func__, priv->system);
  1225. return -EINVAL;
  1226. }
  1227. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1228. cxd2841er_read_regs(priv, I2C_SLVT, 0x15, data, sizeof(data));
  1229. *offset = div_s64(41000LL * sign_extend32((((u32)data[0] & 0x3f) << 8)
  1230. | (u32)data[1], 13), 16384);
  1231. return 0;
  1232. }
  1233. static int cxd2841er_read_packet_errors_c(
  1234. struct cxd2841er_priv *priv, u32 *penum)
  1235. {
  1236. u8 data[3];
  1237. *penum = 0;
  1238. if (priv->state != STATE_ACTIVE_TC) {
  1239. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1240. __func__, priv->state);
  1241. return -EINVAL;
  1242. }
  1243. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1244. cxd2841er_read_regs(priv, I2C_SLVT, 0xea, data, sizeof(data));
  1245. if (data[2] & 0x01)
  1246. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1247. return 0;
  1248. }
  1249. static int cxd2841er_read_packet_errors_t(
  1250. struct cxd2841er_priv *priv, u32 *penum)
  1251. {
  1252. u8 data[3];
  1253. *penum = 0;
  1254. if (priv->state != STATE_ACTIVE_TC) {
  1255. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1256. __func__, priv->state);
  1257. return -EINVAL;
  1258. }
  1259. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1260. cxd2841er_read_regs(priv, I2C_SLVT, 0xea, data, sizeof(data));
  1261. if (data[2] & 0x01)
  1262. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1263. return 0;
  1264. }
  1265. static int cxd2841er_read_packet_errors_t2(
  1266. struct cxd2841er_priv *priv, u32 *penum)
  1267. {
  1268. u8 data[3];
  1269. *penum = 0;
  1270. if (priv->state != STATE_ACTIVE_TC) {
  1271. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1272. __func__, priv->state);
  1273. return -EINVAL;
  1274. }
  1275. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x24);
  1276. cxd2841er_read_regs(priv, I2C_SLVT, 0xfd, data, sizeof(data));
  1277. if (data[0] & 0x01)
  1278. *penum = ((u32)data[1] << 8) | (u32)data[2];
  1279. return 0;
  1280. }
  1281. static int cxd2841er_read_packet_errors_i(
  1282. struct cxd2841er_priv *priv, u32 *penum)
  1283. {
  1284. u8 data[2];
  1285. *penum = 0;
  1286. if (priv->state != STATE_ACTIVE_TC) {
  1287. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1288. __func__, priv->state);
  1289. return -EINVAL;
  1290. }
  1291. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1292. cxd2841er_read_regs(priv, I2C_SLVT, 0xA1, data, 1);
  1293. if (!(data[0] & 0x01))
  1294. return 0;
  1295. /* Layer A */
  1296. cxd2841er_read_regs(priv, I2C_SLVT, 0xA2, data, sizeof(data));
  1297. *penum = ((u32)data[0] << 8) | (u32)data[1];
  1298. /* Layer B */
  1299. cxd2841er_read_regs(priv, I2C_SLVT, 0xA4, data, sizeof(data));
  1300. *penum += ((u32)data[0] << 8) | (u32)data[1];
  1301. /* Layer C */
  1302. cxd2841er_read_regs(priv, I2C_SLVT, 0xA6, data, sizeof(data));
  1303. *penum += ((u32)data[0] << 8) | (u32)data[1];
  1304. return 0;
  1305. }
  1306. static int cxd2841er_read_ber_c(struct cxd2841er_priv *priv,
  1307. u32 *bit_error, u32 *bit_count)
  1308. {
  1309. u8 data[3];
  1310. u32 bit_err, period_exp;
  1311. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1312. if (priv->state != STATE_ACTIVE_TC) {
  1313. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1314. __func__, priv->state);
  1315. return -EINVAL;
  1316. }
  1317. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1318. cxd2841er_read_regs(priv, I2C_SLVT, 0x62, data, sizeof(data));
  1319. if (!(data[0] & 0x80)) {
  1320. dev_dbg(&priv->i2c->dev,
  1321. "%s(): no valid BER data\n", __func__);
  1322. return -EINVAL;
  1323. }
  1324. bit_err = ((u32)(data[0] & 0x3f) << 16) |
  1325. ((u32)data[1] << 8) |
  1326. (u32)data[2];
  1327. cxd2841er_read_reg(priv, I2C_SLVT, 0x60, data);
  1328. period_exp = data[0] & 0x1f;
  1329. if ((period_exp <= 11) && (bit_err > (1 << period_exp) * 204 * 8)) {
  1330. dev_dbg(&priv->i2c->dev,
  1331. "%s(): period_exp(%u) or bit_err(%u) not in range. no valid BER data\n",
  1332. __func__, period_exp, bit_err);
  1333. return -EINVAL;
  1334. }
  1335. dev_dbg(&priv->i2c->dev,
  1336. "%s(): period_exp(%u) or bit_err(%u) count=%d\n",
  1337. __func__, period_exp, bit_err,
  1338. ((1 << period_exp) * 204 * 8));
  1339. *bit_error = bit_err;
  1340. *bit_count = ((1 << period_exp) * 204 * 8);
  1341. return 0;
  1342. }
  1343. static int cxd2841er_read_ber_i(struct cxd2841er_priv *priv,
  1344. u32 *bit_error, u32 *bit_count)
  1345. {
  1346. u8 data[3];
  1347. u8 pktnum[2];
  1348. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1349. if (priv->state != STATE_ACTIVE_TC) {
  1350. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  1351. __func__, priv->state);
  1352. return -EINVAL;
  1353. }
  1354. cxd2841er_freeze_regs(priv);
  1355. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1356. cxd2841er_read_regs(priv, I2C_SLVT, 0x5B, pktnum, sizeof(pktnum));
  1357. cxd2841er_read_regs(priv, I2C_SLVT, 0x16, data, sizeof(data));
  1358. cxd2841er_unfreeze_regs(priv);
  1359. if (!pktnum[0] && !pktnum[1]) {
  1360. dev_dbg(&priv->i2c->dev,
  1361. "%s(): no valid BER data\n", __func__);
  1362. return -EINVAL;
  1363. }
  1364. *bit_error = ((u32)(data[0] & 0x7F) << 16) |
  1365. ((u32)data[1] << 8) | data[2];
  1366. *bit_count = ((((u32)pktnum[0] << 8) | pktnum[1]) * 204 * 8);
  1367. dev_dbg(&priv->i2c->dev, "%s(): bit_error=%u bit_count=%u\n",
  1368. __func__, *bit_error, *bit_count);
  1369. return 0;
  1370. }
  1371. static int cxd2841er_mon_read_ber_s(struct cxd2841er_priv *priv,
  1372. u32 *bit_error, u32 *bit_count)
  1373. {
  1374. u8 data[11];
  1375. /* Set SLV-T Bank : 0xA0 */
  1376. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1377. /*
  1378. * slave Bank Addr Bit Signal name
  1379. * <SLV-T> A0h 35h [0] IFVBER_VALID
  1380. * <SLV-T> A0h 36h [5:0] IFVBER_BITERR[21:16]
  1381. * <SLV-T> A0h 37h [7:0] IFVBER_BITERR[15:8]
  1382. * <SLV-T> A0h 38h [7:0] IFVBER_BITERR[7:0]
  1383. * <SLV-T> A0h 3Dh [5:0] IFVBER_BITNUM[21:16]
  1384. * <SLV-T> A0h 3Eh [7:0] IFVBER_BITNUM[15:8]
  1385. * <SLV-T> A0h 3Fh [7:0] IFVBER_BITNUM[7:0]
  1386. */
  1387. cxd2841er_read_regs(priv, I2C_SLVT, 0x35, data, 11);
  1388. if (data[0] & 0x01) {
  1389. *bit_error = ((u32)(data[1] & 0x3F) << 16) |
  1390. ((u32)(data[2] & 0xFF) << 8) |
  1391. (u32)(data[3] & 0xFF);
  1392. *bit_count = ((u32)(data[8] & 0x3F) << 16) |
  1393. ((u32)(data[9] & 0xFF) << 8) |
  1394. (u32)(data[10] & 0xFF);
  1395. if ((*bit_count == 0) || (*bit_error > *bit_count)) {
  1396. dev_dbg(&priv->i2c->dev,
  1397. "%s(): invalid bit_error %d, bit_count %d\n",
  1398. __func__, *bit_error, *bit_count);
  1399. return -EINVAL;
  1400. }
  1401. return 0;
  1402. }
  1403. dev_dbg(&priv->i2c->dev, "%s(): no data available\n", __func__);
  1404. return -EINVAL;
  1405. }
  1406. static int cxd2841er_mon_read_ber_s2(struct cxd2841er_priv *priv,
  1407. u32 *bit_error, u32 *bit_count)
  1408. {
  1409. u8 data[5];
  1410. u32 period;
  1411. /* Set SLV-T Bank : 0xB2 */
  1412. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xb2);
  1413. /*
  1414. * slave Bank Addr Bit Signal name
  1415. * <SLV-T> B2h 30h [0] IFLBER_VALID
  1416. * <SLV-T> B2h 31h [3:0] IFLBER_BITERR[27:24]
  1417. * <SLV-T> B2h 32h [7:0] IFLBER_BITERR[23:16]
  1418. * <SLV-T> B2h 33h [7:0] IFLBER_BITERR[15:8]
  1419. * <SLV-T> B2h 34h [7:0] IFLBER_BITERR[7:0]
  1420. */
  1421. cxd2841er_read_regs(priv, I2C_SLVT, 0x30, data, 5);
  1422. if (data[0] & 0x01) {
  1423. /* Bit error count */
  1424. *bit_error = ((u32)(data[1] & 0x0F) << 24) |
  1425. ((u32)(data[2] & 0xFF) << 16) |
  1426. ((u32)(data[3] & 0xFF) << 8) |
  1427. (u32)(data[4] & 0xFF);
  1428. /* Set SLV-T Bank : 0xA0 */
  1429. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1430. cxd2841er_read_reg(priv, I2C_SLVT, 0x7a, data);
  1431. /* Measurement period */
  1432. period = (u32)(1 << (data[0] & 0x0F));
  1433. if (period == 0) {
  1434. dev_dbg(&priv->i2c->dev,
  1435. "%s(): period is 0\n", __func__);
  1436. return -EINVAL;
  1437. }
  1438. if (*bit_error > (period * 64800)) {
  1439. dev_dbg(&priv->i2c->dev,
  1440. "%s(): invalid bit_err 0x%x period 0x%x\n",
  1441. __func__, *bit_error, period);
  1442. return -EINVAL;
  1443. }
  1444. *bit_count = period * 64800;
  1445. return 0;
  1446. } else {
  1447. dev_dbg(&priv->i2c->dev,
  1448. "%s(): no data available\n", __func__);
  1449. }
  1450. return -EINVAL;
  1451. }
  1452. static int cxd2841er_read_ber_t2(struct cxd2841er_priv *priv,
  1453. u32 *bit_error, u32 *bit_count)
  1454. {
  1455. u8 data[4];
  1456. u32 period_exp, n_ldpc;
  1457. if (priv->state != STATE_ACTIVE_TC) {
  1458. dev_dbg(&priv->i2c->dev,
  1459. "%s(): invalid state %d\n", __func__, priv->state);
  1460. return -EINVAL;
  1461. }
  1462. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1463. cxd2841er_read_regs(priv, I2C_SLVT, 0x39, data, sizeof(data));
  1464. if (!(data[0] & 0x10)) {
  1465. dev_dbg(&priv->i2c->dev,
  1466. "%s(): no valid BER data\n", __func__);
  1467. return -EINVAL;
  1468. }
  1469. *bit_error = ((u32)(data[0] & 0x0f) << 24) |
  1470. ((u32)data[1] << 16) |
  1471. ((u32)data[2] << 8) |
  1472. (u32)data[3];
  1473. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1474. period_exp = data[0] & 0x0f;
  1475. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x22);
  1476. cxd2841er_read_reg(priv, I2C_SLVT, 0x5e, data);
  1477. n_ldpc = ((data[0] & 0x03) == 0 ? 16200 : 64800);
  1478. if (*bit_error > ((1U << period_exp) * n_ldpc)) {
  1479. dev_dbg(&priv->i2c->dev,
  1480. "%s(): invalid BER value\n", __func__);
  1481. return -EINVAL;
  1482. }
  1483. /*
  1484. * FIXME: the right thing would be to return bit_error untouched,
  1485. * but, as we don't know the scale returned by the counters, let's
  1486. * at least preserver BER = bit_error/bit_count.
  1487. */
  1488. if (period_exp >= 4) {
  1489. *bit_count = (1U << (period_exp - 4)) * (n_ldpc / 200);
  1490. *bit_error *= 3125ULL;
  1491. } else {
  1492. *bit_count = (1U << period_exp) * (n_ldpc / 200);
  1493. *bit_error *= 50000ULL;
  1494. }
  1495. return 0;
  1496. }
  1497. static int cxd2841er_read_ber_t(struct cxd2841er_priv *priv,
  1498. u32 *bit_error, u32 *bit_count)
  1499. {
  1500. u8 data[2];
  1501. u32 period;
  1502. if (priv->state != STATE_ACTIVE_TC) {
  1503. dev_dbg(&priv->i2c->dev,
  1504. "%s(): invalid state %d\n", __func__, priv->state);
  1505. return -EINVAL;
  1506. }
  1507. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1508. cxd2841er_read_reg(priv, I2C_SLVT, 0x39, data);
  1509. if (!(data[0] & 0x01)) {
  1510. dev_dbg(&priv->i2c->dev,
  1511. "%s(): no valid BER data\n", __func__);
  1512. return 0;
  1513. }
  1514. cxd2841er_read_regs(priv, I2C_SLVT, 0x22, data, sizeof(data));
  1515. *bit_error = ((u32)data[0] << 8) | (u32)data[1];
  1516. cxd2841er_read_reg(priv, I2C_SLVT, 0x6f, data);
  1517. period = ((data[0] & 0x07) == 0) ? 256 : (4096 << (data[0] & 0x07));
  1518. /*
  1519. * FIXME: the right thing would be to return bit_error untouched,
  1520. * but, as we don't know the scale returned by the counters, let's
  1521. * at least preserver BER = bit_error/bit_count.
  1522. */
  1523. *bit_count = period / 128;
  1524. *bit_error *= 78125ULL;
  1525. return 0;
  1526. }
  1527. static int cxd2841er_freeze_regs(struct cxd2841er_priv *priv)
  1528. {
  1529. /*
  1530. * Freeze registers: ensure multiple separate register reads
  1531. * are from the same snapshot
  1532. */
  1533. cxd2841er_write_reg(priv, I2C_SLVT, 0x01, 0x01);
  1534. return 0;
  1535. }
  1536. static int cxd2841er_unfreeze_regs(struct cxd2841er_priv *priv)
  1537. {
  1538. /*
  1539. * un-freeze registers
  1540. */
  1541. cxd2841er_write_reg(priv, I2C_SLVT, 0x01, 0x00);
  1542. return 0;
  1543. }
  1544. static u32 cxd2841er_dvbs_read_snr(struct cxd2841er_priv *priv,
  1545. u8 delsys, u32 *snr)
  1546. {
  1547. u8 data[3];
  1548. u32 res = 0, value;
  1549. int min_index, max_index, index;
  1550. static const struct cxd2841er_cnr_data *cn_data;
  1551. cxd2841er_freeze_regs(priv);
  1552. /* Set SLV-T Bank : 0xA1 */
  1553. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa1);
  1554. /*
  1555. * slave Bank Addr Bit Signal name
  1556. * <SLV-T> A1h 10h [0] ICPM_QUICKRDY
  1557. * <SLV-T> A1h 11h [4:0] ICPM_QUICKCNDT[12:8]
  1558. * <SLV-T> A1h 12h [7:0] ICPM_QUICKCNDT[7:0]
  1559. */
  1560. cxd2841er_read_regs(priv, I2C_SLVT, 0x10, data, 3);
  1561. cxd2841er_unfreeze_regs(priv);
  1562. if (data[0] & 0x01) {
  1563. value = ((u32)(data[1] & 0x1F) << 8) | (u32)(data[2] & 0xFF);
  1564. min_index = 0;
  1565. if (delsys == SYS_DVBS) {
  1566. cn_data = s_cn_data;
  1567. max_index = ARRAY_SIZE(s_cn_data) - 1;
  1568. } else {
  1569. cn_data = s2_cn_data;
  1570. max_index = ARRAY_SIZE(s2_cn_data) - 1;
  1571. }
  1572. if (value >= cn_data[min_index].value) {
  1573. res = cn_data[min_index].cnr_x1000;
  1574. goto done;
  1575. }
  1576. if (value <= cn_data[max_index].value) {
  1577. res = cn_data[max_index].cnr_x1000;
  1578. goto done;
  1579. }
  1580. while ((max_index - min_index) > 1) {
  1581. index = (max_index + min_index) / 2;
  1582. if (value == cn_data[index].value) {
  1583. res = cn_data[index].cnr_x1000;
  1584. goto done;
  1585. } else if (value > cn_data[index].value)
  1586. max_index = index;
  1587. else
  1588. min_index = index;
  1589. if ((max_index - min_index) <= 1) {
  1590. if (value == cn_data[max_index].value) {
  1591. res = cn_data[max_index].cnr_x1000;
  1592. goto done;
  1593. } else {
  1594. res = cn_data[min_index].cnr_x1000;
  1595. goto done;
  1596. }
  1597. }
  1598. }
  1599. } else {
  1600. dev_dbg(&priv->i2c->dev,
  1601. "%s(): no data available\n", __func__);
  1602. return -EINVAL;
  1603. }
  1604. done:
  1605. *snr = res;
  1606. return 0;
  1607. }
  1608. static uint32_t sony_log(uint32_t x)
  1609. {
  1610. return (((10000>>8)*(intlog2(x)>>16) + LOG2_E_100X/2)/LOG2_E_100X);
  1611. }
  1612. static int cxd2841er_read_snr_c(struct cxd2841er_priv *priv, u32 *snr)
  1613. {
  1614. u32 reg;
  1615. u8 data[2];
  1616. enum sony_dvbc_constellation_t qam = SONY_DVBC_CONSTELLATION_16QAM;
  1617. *snr = 0;
  1618. if (priv->state != STATE_ACTIVE_TC) {
  1619. dev_dbg(&priv->i2c->dev,
  1620. "%s(): invalid state %d\n",
  1621. __func__, priv->state);
  1622. return -EINVAL;
  1623. }
  1624. cxd2841er_freeze_regs(priv);
  1625. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  1626. cxd2841er_read_regs(priv, I2C_SLVT, 0x19, data, 1);
  1627. qam = (enum sony_dvbc_constellation_t) (data[0] & 0x07);
  1628. cxd2841er_read_regs(priv, I2C_SLVT, 0x4C, data, 2);
  1629. cxd2841er_unfreeze_regs(priv);
  1630. reg = ((u32)(data[0]&0x1f) << 8) | (u32)data[1];
  1631. if (reg == 0) {
  1632. dev_dbg(&priv->i2c->dev,
  1633. "%s(): reg value out of range\n", __func__);
  1634. return 0;
  1635. }
  1636. switch (qam) {
  1637. case SONY_DVBC_CONSTELLATION_16QAM:
  1638. case SONY_DVBC_CONSTELLATION_64QAM:
  1639. case SONY_DVBC_CONSTELLATION_256QAM:
  1640. /* SNR(dB) = -9.50 * ln(IREG_SNR_ESTIMATE / (24320)) */
  1641. if (reg < 126)
  1642. reg = 126;
  1643. *snr = -95 * (int32_t)sony_log(reg) + 95941;
  1644. break;
  1645. case SONY_DVBC_CONSTELLATION_32QAM:
  1646. case SONY_DVBC_CONSTELLATION_128QAM:
  1647. /* SNR(dB) = -8.75 * ln(IREG_SNR_ESTIMATE / (20800)) */
  1648. if (reg < 69)
  1649. reg = 69;
  1650. *snr = -88 * (int32_t)sony_log(reg) + 86999;
  1651. break;
  1652. default:
  1653. return -EINVAL;
  1654. }
  1655. return 0;
  1656. }
  1657. static int cxd2841er_read_snr_t(struct cxd2841er_priv *priv, u32 *snr)
  1658. {
  1659. u32 reg;
  1660. u8 data[2];
  1661. *snr = 0;
  1662. if (priv->state != STATE_ACTIVE_TC) {
  1663. dev_dbg(&priv->i2c->dev,
  1664. "%s(): invalid state %d\n", __func__, priv->state);
  1665. return -EINVAL;
  1666. }
  1667. cxd2841er_freeze_regs(priv);
  1668. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  1669. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1670. cxd2841er_unfreeze_regs(priv);
  1671. reg = ((u32)data[0] << 8) | (u32)data[1];
  1672. if (reg == 0) {
  1673. dev_dbg(&priv->i2c->dev,
  1674. "%s(): reg value out of range\n", __func__);
  1675. return 0;
  1676. }
  1677. if (reg > 4996)
  1678. reg = 4996;
  1679. *snr = 100 * ((INTLOG10X100(reg) - INTLOG10X100(5350 - reg)) + 285);
  1680. return 0;
  1681. }
  1682. static int cxd2841er_read_snr_t2(struct cxd2841er_priv *priv, u32 *snr)
  1683. {
  1684. u32 reg;
  1685. u8 data[2];
  1686. *snr = 0;
  1687. if (priv->state != STATE_ACTIVE_TC) {
  1688. dev_dbg(&priv->i2c->dev,
  1689. "%s(): invalid state %d\n", __func__, priv->state);
  1690. return -EINVAL;
  1691. }
  1692. cxd2841er_freeze_regs(priv);
  1693. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  1694. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1695. cxd2841er_unfreeze_regs(priv);
  1696. reg = ((u32)data[0] << 8) | (u32)data[1];
  1697. if (reg == 0) {
  1698. dev_dbg(&priv->i2c->dev,
  1699. "%s(): reg value out of range\n", __func__);
  1700. return 0;
  1701. }
  1702. if (reg > 10876)
  1703. reg = 10876;
  1704. *snr = 100 * ((INTLOG10X100(reg) - INTLOG10X100(12600 - reg)) + 320);
  1705. return 0;
  1706. }
  1707. static int cxd2841er_read_snr_i(struct cxd2841er_priv *priv, u32 *snr)
  1708. {
  1709. u32 reg;
  1710. u8 data[2];
  1711. *snr = 0;
  1712. if (priv->state != STATE_ACTIVE_TC) {
  1713. dev_dbg(&priv->i2c->dev,
  1714. "%s(): invalid state %d\n", __func__,
  1715. priv->state);
  1716. return -EINVAL;
  1717. }
  1718. cxd2841er_freeze_regs(priv);
  1719. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  1720. cxd2841er_read_regs(priv, I2C_SLVT, 0x28, data, sizeof(data));
  1721. cxd2841er_unfreeze_regs(priv);
  1722. reg = ((u32)data[0] << 8) | (u32)data[1];
  1723. if (reg == 0) {
  1724. dev_dbg(&priv->i2c->dev,
  1725. "%s(): reg value out of range\n", __func__);
  1726. return 0;
  1727. }
  1728. *snr = 10000 * (intlog10(reg) >> 24) - 9031;
  1729. return 0;
  1730. }
  1731. static u16 cxd2841er_read_agc_gain_c(struct cxd2841er_priv *priv,
  1732. u8 delsys)
  1733. {
  1734. u8 data[2];
  1735. cxd2841er_write_reg(
  1736. priv, I2C_SLVT, 0x00, 0x40);
  1737. cxd2841er_read_regs(priv, I2C_SLVT, 0x49, data, 2);
  1738. dev_dbg(&priv->i2c->dev,
  1739. "%s(): AGC value=%u\n",
  1740. __func__, (((u16)data[0] & 0x0F) << 8) |
  1741. (u16)(data[1] & 0xFF));
  1742. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1743. }
  1744. static u16 cxd2841er_read_agc_gain_t_t2(struct cxd2841er_priv *priv,
  1745. u8 delsys)
  1746. {
  1747. u8 data[2];
  1748. cxd2841er_write_reg(
  1749. priv, I2C_SLVT, 0x00, (delsys == SYS_DVBT ? 0x10 : 0x20));
  1750. cxd2841er_read_regs(priv, I2C_SLVT, 0x26, data, 2);
  1751. dev_dbg(&priv->i2c->dev,
  1752. "%s(): AGC value=%u\n",
  1753. __func__, (((u16)data[0] & 0x0F) << 8) |
  1754. (u16)(data[1] & 0xFF));
  1755. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1756. }
  1757. static u16 cxd2841er_read_agc_gain_i(struct cxd2841er_priv *priv,
  1758. u8 delsys)
  1759. {
  1760. u8 data[2];
  1761. cxd2841er_write_reg(
  1762. priv, I2C_SLVT, 0x00, 0x60);
  1763. cxd2841er_read_regs(priv, I2C_SLVT, 0x26, data, 2);
  1764. dev_dbg(&priv->i2c->dev,
  1765. "%s(): AGC value=%u\n",
  1766. __func__, (((u16)data[0] & 0x0F) << 8) |
  1767. (u16)(data[1] & 0xFF));
  1768. return ((((u16)data[0] & 0x0F) << 8) | (u16)(data[1] & 0xFF)) << 4;
  1769. }
  1770. static u16 cxd2841er_read_agc_gain_s(struct cxd2841er_priv *priv)
  1771. {
  1772. u8 data[2];
  1773. /* Set SLV-T Bank : 0xA0 */
  1774. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  1775. /*
  1776. * slave Bank Addr Bit Signal name
  1777. * <SLV-T> A0h 1Fh [4:0] IRFAGC_GAIN[12:8]
  1778. * <SLV-T> A0h 20h [7:0] IRFAGC_GAIN[7:0]
  1779. */
  1780. cxd2841er_read_regs(priv, I2C_SLVT, 0x1f, data, 2);
  1781. return ((((u16)data[0] & 0x1F) << 8) | (u16)(data[1] & 0xFF)) << 3;
  1782. }
  1783. static void cxd2841er_read_ber(struct dvb_frontend *fe)
  1784. {
  1785. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1786. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1787. u32 ret, bit_error = 0, bit_count = 0;
  1788. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1789. switch (p->delivery_system) {
  1790. case SYS_DVBC_ANNEX_A:
  1791. case SYS_DVBC_ANNEX_B:
  1792. case SYS_DVBC_ANNEX_C:
  1793. ret = cxd2841er_read_ber_c(priv, &bit_error, &bit_count);
  1794. break;
  1795. case SYS_ISDBT:
  1796. ret = cxd2841er_read_ber_i(priv, &bit_error, &bit_count);
  1797. break;
  1798. case SYS_DVBS:
  1799. ret = cxd2841er_mon_read_ber_s(priv, &bit_error, &bit_count);
  1800. break;
  1801. case SYS_DVBS2:
  1802. ret = cxd2841er_mon_read_ber_s2(priv, &bit_error, &bit_count);
  1803. break;
  1804. case SYS_DVBT:
  1805. ret = cxd2841er_read_ber_t(priv, &bit_error, &bit_count);
  1806. break;
  1807. case SYS_DVBT2:
  1808. ret = cxd2841er_read_ber_t2(priv, &bit_error, &bit_count);
  1809. break;
  1810. default:
  1811. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1812. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1813. return;
  1814. }
  1815. if (!ret) {
  1816. p->post_bit_error.stat[0].scale = FE_SCALE_COUNTER;
  1817. p->post_bit_error.stat[0].uvalue += bit_error;
  1818. p->post_bit_count.stat[0].scale = FE_SCALE_COUNTER;
  1819. p->post_bit_count.stat[0].uvalue += bit_count;
  1820. } else {
  1821. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1822. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1823. }
  1824. }
  1825. static void cxd2841er_read_signal_strength(struct dvb_frontend *fe)
  1826. {
  1827. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1828. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1829. s32 strength;
  1830. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1831. switch (p->delivery_system) {
  1832. case SYS_DVBT:
  1833. case SYS_DVBT2:
  1834. strength = cxd2841er_read_agc_gain_t_t2(priv,
  1835. p->delivery_system);
  1836. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1837. /* Formula was empirically determinated @ 410 MHz */
  1838. p->strength.stat[0].uvalue = strength * 366 / 100 - 89520;
  1839. break; /* Code moved out of the function */
  1840. case SYS_DVBC_ANNEX_A:
  1841. case SYS_DVBC_ANNEX_B:
  1842. case SYS_DVBC_ANNEX_C:
  1843. strength = cxd2841er_read_agc_gain_c(priv,
  1844. p->delivery_system);
  1845. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1846. /*
  1847. * Formula was empirically determinated via linear regression,
  1848. * using frequencies: 175 MHz, 410 MHz and 800 MHz, and a
  1849. * stream modulated with QAM64
  1850. */
  1851. p->strength.stat[0].uvalue = strength * 4045 / 1000 - 85224;
  1852. break;
  1853. case SYS_ISDBT:
  1854. strength = cxd2841er_read_agc_gain_i(priv, p->delivery_system);
  1855. p->strength.stat[0].scale = FE_SCALE_DECIBEL;
  1856. /*
  1857. * Formula was empirically determinated via linear regression,
  1858. * using frequencies: 175 MHz, 410 MHz and 800 MHz.
  1859. */
  1860. p->strength.stat[0].uvalue = strength * 3775 / 1000 - 90185;
  1861. break;
  1862. case SYS_DVBS:
  1863. case SYS_DVBS2:
  1864. strength = 65535 - cxd2841er_read_agc_gain_s(priv);
  1865. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  1866. p->strength.stat[0].uvalue = strength;
  1867. break;
  1868. default:
  1869. p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1870. break;
  1871. }
  1872. }
  1873. static void cxd2841er_read_snr(struct dvb_frontend *fe)
  1874. {
  1875. u32 tmp = 0;
  1876. int ret = 0;
  1877. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1878. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1879. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1880. switch (p->delivery_system) {
  1881. case SYS_DVBC_ANNEX_A:
  1882. case SYS_DVBC_ANNEX_B:
  1883. case SYS_DVBC_ANNEX_C:
  1884. ret = cxd2841er_read_snr_c(priv, &tmp);
  1885. break;
  1886. case SYS_DVBT:
  1887. ret = cxd2841er_read_snr_t(priv, &tmp);
  1888. break;
  1889. case SYS_DVBT2:
  1890. ret = cxd2841er_read_snr_t2(priv, &tmp);
  1891. break;
  1892. case SYS_ISDBT:
  1893. ret = cxd2841er_read_snr_i(priv, &tmp);
  1894. break;
  1895. case SYS_DVBS:
  1896. case SYS_DVBS2:
  1897. ret = cxd2841er_dvbs_read_snr(priv, p->delivery_system, &tmp);
  1898. break;
  1899. default:
  1900. dev_dbg(&priv->i2c->dev, "%s(): unknown delivery system %d\n",
  1901. __func__, p->delivery_system);
  1902. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1903. return;
  1904. }
  1905. dev_dbg(&priv->i2c->dev, "%s(): snr=%d\n",
  1906. __func__, (int32_t)tmp);
  1907. if (!ret) {
  1908. p->cnr.stat[0].scale = FE_SCALE_DECIBEL;
  1909. p->cnr.stat[0].svalue = tmp;
  1910. } else {
  1911. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1912. }
  1913. }
  1914. static void cxd2841er_read_ucblocks(struct dvb_frontend *fe)
  1915. {
  1916. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  1917. struct cxd2841er_priv *priv = fe->demodulator_priv;
  1918. u32 ucblocks = 0;
  1919. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1920. switch (p->delivery_system) {
  1921. case SYS_DVBC_ANNEX_A:
  1922. case SYS_DVBC_ANNEX_B:
  1923. case SYS_DVBC_ANNEX_C:
  1924. cxd2841er_read_packet_errors_c(priv, &ucblocks);
  1925. break;
  1926. case SYS_DVBT:
  1927. cxd2841er_read_packet_errors_t(priv, &ucblocks);
  1928. break;
  1929. case SYS_DVBT2:
  1930. cxd2841er_read_packet_errors_t2(priv, &ucblocks);
  1931. break;
  1932. case SYS_ISDBT:
  1933. cxd2841er_read_packet_errors_i(priv, &ucblocks);
  1934. break;
  1935. default:
  1936. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  1937. return;
  1938. }
  1939. dev_dbg(&priv->i2c->dev, "%s() ucblocks=%u\n", __func__, ucblocks);
  1940. p->block_error.stat[0].scale = FE_SCALE_COUNTER;
  1941. p->block_error.stat[0].uvalue = ucblocks;
  1942. }
  1943. static int cxd2841er_dvbt2_set_profile(
  1944. struct cxd2841er_priv *priv, enum cxd2841er_dvbt2_profile_t profile)
  1945. {
  1946. u8 tune_mode;
  1947. u8 seq_not2d_time;
  1948. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  1949. switch (profile) {
  1950. case DVBT2_PROFILE_BASE:
  1951. tune_mode = 0x01;
  1952. /* Set early unlock time */
  1953. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x0E:0x0C;
  1954. break;
  1955. case DVBT2_PROFILE_LITE:
  1956. tune_mode = 0x05;
  1957. /* Set early unlock time */
  1958. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x2E:0x28;
  1959. break;
  1960. case DVBT2_PROFILE_ANY:
  1961. tune_mode = 0x00;
  1962. /* Set early unlock time */
  1963. seq_not2d_time = (priv->xtal == SONY_XTAL_24000)?0x2E:0x28;
  1964. break;
  1965. default:
  1966. return -EINVAL;
  1967. }
  1968. /* Set SLV-T Bank : 0x2E */
  1969. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2e);
  1970. /* Set profile and tune mode */
  1971. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x10, tune_mode, 0x07);
  1972. /* Set SLV-T Bank : 0x2B */
  1973. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  1974. /* Set early unlock detection time */
  1975. cxd2841er_write_reg(priv, I2C_SLVT, 0x9d, seq_not2d_time);
  1976. return 0;
  1977. }
  1978. static int cxd2841er_dvbt2_set_plp_config(struct cxd2841er_priv *priv,
  1979. u8 is_auto, u8 plp_id)
  1980. {
  1981. if (is_auto) {
  1982. dev_dbg(&priv->i2c->dev,
  1983. "%s() using auto PLP selection\n", __func__);
  1984. } else {
  1985. dev_dbg(&priv->i2c->dev,
  1986. "%s() using manual PLP selection, ID %d\n",
  1987. __func__, plp_id);
  1988. }
  1989. /* Set SLV-T Bank : 0x23 */
  1990. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x23);
  1991. if (!is_auto) {
  1992. /* Manual PLP selection mode. Set the data PLP Id. */
  1993. cxd2841er_write_reg(priv, I2C_SLVT, 0xaf, plp_id);
  1994. }
  1995. /* Auto PLP select (Scanning mode = 0x00). Data PLP select = 0x01. */
  1996. cxd2841er_write_reg(priv, I2C_SLVT, 0xad, (is_auto ? 0x00 : 0x01));
  1997. return 0;
  1998. }
  1999. static int cxd2841er_sleep_tc_to_active_t2_band(struct cxd2841er_priv *priv,
  2000. u32 bandwidth)
  2001. {
  2002. u32 iffreq, ifhz;
  2003. u8 data[MAX_WRITE_REGSIZE];
  2004. static const uint8_t nominalRate8bw[3][5] = {
  2005. /* TRCG Nominal Rate [37:0] */
  2006. {0x11, 0xF0, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2007. {0x15, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2008. {0x11, 0xF0, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2009. };
  2010. static const uint8_t nominalRate7bw[3][5] = {
  2011. /* TRCG Nominal Rate [37:0] */
  2012. {0x14, 0x80, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2013. {0x18, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2014. {0x14, 0x80, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2015. };
  2016. static const uint8_t nominalRate6bw[3][5] = {
  2017. /* TRCG Nominal Rate [37:0] */
  2018. {0x17, 0xEA, 0xAA, 0xAA, 0xAA}, /* 20.5MHz XTal */
  2019. {0x1C, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2020. {0x17, 0xEA, 0xAA, 0xAA, 0xAA} /* 41MHz XTal */
  2021. };
  2022. static const uint8_t nominalRate5bw[3][5] = {
  2023. /* TRCG Nominal Rate [37:0] */
  2024. {0x1C, 0xB3, 0x33, 0x33, 0x33}, /* 20.5MHz XTal */
  2025. {0x21, 0x99, 0x99, 0x99, 0x99}, /* 24MHz XTal */
  2026. {0x1C, 0xB3, 0x33, 0x33, 0x33} /* 41MHz XTal */
  2027. };
  2028. static const uint8_t nominalRate17bw[3][5] = {
  2029. /* TRCG Nominal Rate [37:0] */
  2030. {0x58, 0xE2, 0xAF, 0xE0, 0xBC}, /* 20.5MHz XTal */
  2031. {0x68, 0x0F, 0xA2, 0x32, 0xD0}, /* 24MHz XTal */
  2032. {0x58, 0xE2, 0xAF, 0xE0, 0xBC} /* 41MHz XTal */
  2033. };
  2034. static const uint8_t itbCoef8bw[3][14] = {
  2035. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA,
  2036. 0x23, 0xA9, 0x1F, 0xA8, 0x2C, 0xC8}, /* 20.5MHz XTal */
  2037. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1,
  2038. 0x29, 0xA5, 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz XTal */
  2039. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA,
  2040. 0x23, 0xA9, 0x1F, 0xA8, 0x2C, 0xC8} /* 41MHz XTal */
  2041. };
  2042. static const uint8_t itbCoef7bw[3][14] = {
  2043. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6,
  2044. 0x29, 0xB0, 0x26, 0xA9, 0x21, 0xA5}, /* 20.5MHz XTal */
  2045. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0,
  2046. 0x29, 0xA2, 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz XTal */
  2047. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6,
  2048. 0x29, 0xB0, 0x26, 0xA9, 0x21, 0xA5} /* 41MHz XTal */
  2049. };
  2050. static const uint8_t itbCoef6bw[3][14] = {
  2051. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2052. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2053. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E,
  2054. 0x29, 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2055. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2056. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2057. };
  2058. static const uint8_t itbCoef5bw[3][14] = {
  2059. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2060. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2061. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E,
  2062. 0x29, 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2063. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2064. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2065. };
  2066. static const uint8_t itbCoef17bw[3][14] = {
  2067. {0x25, 0xA0, 0x36, 0x8D, 0x2E, 0x94, 0x28, 0x9B,
  2068. 0x32, 0x90, 0x2C, 0x9D, 0x29, 0x99}, /* 20.5MHz XTal */
  2069. {0x33, 0x8E, 0x2B, 0x97, 0x2D, 0x95, 0x37, 0x8B,
  2070. 0x30, 0x97, 0x2D, 0x9A, 0x21, 0xA4}, /* 24MHz XTal */
  2071. {0x25, 0xA0, 0x36, 0x8D, 0x2E, 0x94, 0x28, 0x9B,
  2072. 0x32, 0x90, 0x2C, 0x9D, 0x29, 0x99} /* 41MHz XTal */
  2073. };
  2074. /* Set SLV-T Bank : 0x20 */
  2075. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2076. switch (bandwidth) {
  2077. case 8000000:
  2078. /* <Timing Recovery setting> */
  2079. cxd2841er_write_regs(priv, I2C_SLVT,
  2080. 0x9F, nominalRate8bw[priv->xtal], 5);
  2081. /* Set SLV-T Bank : 0x27 */
  2082. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2083. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2084. 0x7a, 0x00, 0x0f);
  2085. /* Set SLV-T Bank : 0x10 */
  2086. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2087. /* Group delay equaliser settings for
  2088. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2089. */
  2090. if (priv->flags & CXD2841ER_ASCOT)
  2091. cxd2841er_write_regs(priv, I2C_SLVT,
  2092. 0xA6, itbCoef8bw[priv->xtal], 14);
  2093. /* <IF freq setting> */
  2094. ifhz = cxd2841er_get_if_hz(priv, 4800000);
  2095. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2096. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2097. data[1] = (u8)((iffreq >> 8) & 0xff);
  2098. data[2] = (u8)(iffreq & 0xff);
  2099. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2100. /* System bandwidth setting */
  2101. cxd2841er_set_reg_bits(
  2102. priv, I2C_SLVT, 0xD7, 0x00, 0x07);
  2103. break;
  2104. case 7000000:
  2105. /* <Timing Recovery setting> */
  2106. cxd2841er_write_regs(priv, I2C_SLVT,
  2107. 0x9F, nominalRate7bw[priv->xtal], 5);
  2108. /* Set SLV-T Bank : 0x27 */
  2109. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2110. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2111. 0x7a, 0x00, 0x0f);
  2112. /* Set SLV-T Bank : 0x10 */
  2113. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2114. /* Group delay equaliser settings for
  2115. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2116. */
  2117. if (priv->flags & CXD2841ER_ASCOT)
  2118. cxd2841er_write_regs(priv, I2C_SLVT,
  2119. 0xA6, itbCoef7bw[priv->xtal], 14);
  2120. /* <IF freq setting> */
  2121. ifhz = cxd2841er_get_if_hz(priv, 4200000);
  2122. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2123. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2124. data[1] = (u8)((iffreq >> 8) & 0xff);
  2125. data[2] = (u8)(iffreq & 0xff);
  2126. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2127. /* System bandwidth setting */
  2128. cxd2841er_set_reg_bits(
  2129. priv, I2C_SLVT, 0xD7, 0x02, 0x07);
  2130. break;
  2131. case 6000000:
  2132. /* <Timing Recovery setting> */
  2133. cxd2841er_write_regs(priv, I2C_SLVT,
  2134. 0x9F, nominalRate6bw[priv->xtal], 5);
  2135. /* Set SLV-T Bank : 0x27 */
  2136. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2137. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2138. 0x7a, 0x00, 0x0f);
  2139. /* Set SLV-T Bank : 0x10 */
  2140. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2141. /* Group delay equaliser settings for
  2142. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2143. */
  2144. if (priv->flags & CXD2841ER_ASCOT)
  2145. cxd2841er_write_regs(priv, I2C_SLVT,
  2146. 0xA6, itbCoef6bw[priv->xtal], 14);
  2147. /* <IF freq setting> */
  2148. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2149. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2150. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2151. data[1] = (u8)((iffreq >> 8) & 0xff);
  2152. data[2] = (u8)(iffreq & 0xff);
  2153. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2154. /* System bandwidth setting */
  2155. cxd2841er_set_reg_bits(
  2156. priv, I2C_SLVT, 0xD7, 0x04, 0x07);
  2157. break;
  2158. case 5000000:
  2159. /* <Timing Recovery setting> */
  2160. cxd2841er_write_regs(priv, I2C_SLVT,
  2161. 0x9F, nominalRate5bw[priv->xtal], 5);
  2162. /* Set SLV-T Bank : 0x27 */
  2163. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2164. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2165. 0x7a, 0x00, 0x0f);
  2166. /* Set SLV-T Bank : 0x10 */
  2167. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2168. /* Group delay equaliser settings for
  2169. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2170. */
  2171. if (priv->flags & CXD2841ER_ASCOT)
  2172. cxd2841er_write_regs(priv, I2C_SLVT,
  2173. 0xA6, itbCoef5bw[priv->xtal], 14);
  2174. /* <IF freq setting> */
  2175. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2176. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2177. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2178. data[1] = (u8)((iffreq >> 8) & 0xff);
  2179. data[2] = (u8)(iffreq & 0xff);
  2180. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2181. /* System bandwidth setting */
  2182. cxd2841er_set_reg_bits(
  2183. priv, I2C_SLVT, 0xD7, 0x06, 0x07);
  2184. break;
  2185. case 1712000:
  2186. /* <Timing Recovery setting> */
  2187. cxd2841er_write_regs(priv, I2C_SLVT,
  2188. 0x9F, nominalRate17bw[priv->xtal], 5);
  2189. /* Set SLV-T Bank : 0x27 */
  2190. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2191. cxd2841er_set_reg_bits(priv, I2C_SLVT,
  2192. 0x7a, 0x03, 0x0f);
  2193. /* Set SLV-T Bank : 0x10 */
  2194. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2195. /* Group delay equaliser settings for
  2196. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2197. */
  2198. if (priv->flags & CXD2841ER_ASCOT)
  2199. cxd2841er_write_regs(priv, I2C_SLVT,
  2200. 0xA6, itbCoef17bw[priv->xtal], 14);
  2201. /* <IF freq setting> */
  2202. ifhz = cxd2841er_get_if_hz(priv, 3500000);
  2203. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2204. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2205. data[1] = (u8)((iffreq >> 8) & 0xff);
  2206. data[2] = (u8)(iffreq & 0xff);
  2207. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2208. /* System bandwidth setting */
  2209. cxd2841er_set_reg_bits(
  2210. priv, I2C_SLVT, 0xD7, 0x03, 0x07);
  2211. break;
  2212. default:
  2213. return -EINVAL;
  2214. }
  2215. return 0;
  2216. }
  2217. static int cxd2841er_sleep_tc_to_active_t_band(
  2218. struct cxd2841er_priv *priv, u32 bandwidth)
  2219. {
  2220. u8 data[MAX_WRITE_REGSIZE];
  2221. u32 iffreq, ifhz;
  2222. static const u8 nominalRate8bw[3][5] = {
  2223. /* TRCG Nominal Rate [37:0] */
  2224. {0x11, 0xF0, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2225. {0x15, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2226. {0x11, 0xF0, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2227. };
  2228. static const u8 nominalRate7bw[3][5] = {
  2229. /* TRCG Nominal Rate [37:0] */
  2230. {0x14, 0x80, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2231. {0x18, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2232. {0x14, 0x80, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2233. };
  2234. static const u8 nominalRate6bw[3][5] = {
  2235. /* TRCG Nominal Rate [37:0] */
  2236. {0x17, 0xEA, 0xAA, 0xAA, 0xAA}, /* 20.5MHz XTal */
  2237. {0x1C, 0x00, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2238. {0x17, 0xEA, 0xAA, 0xAA, 0xAA} /* 41MHz XTal */
  2239. };
  2240. static const u8 nominalRate5bw[3][5] = {
  2241. /* TRCG Nominal Rate [37:0] */
  2242. {0x1C, 0xB3, 0x33, 0x33, 0x33}, /* 20.5MHz XTal */
  2243. {0x21, 0x99, 0x99, 0x99, 0x99}, /* 24MHz XTal */
  2244. {0x1C, 0xB3, 0x33, 0x33, 0x33} /* 41MHz XTal */
  2245. };
  2246. static const u8 itbCoef8bw[3][14] = {
  2247. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA, 0x23, 0xA9,
  2248. 0x1F, 0xA8, 0x2C, 0xC8}, /* 20.5MHz XTal */
  2249. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1, 0x29, 0xA5,
  2250. 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz XTal */
  2251. {0x26, 0xAF, 0x06, 0xCD, 0x13, 0xBB, 0x28, 0xBA, 0x23, 0xA9,
  2252. 0x1F, 0xA8, 0x2C, 0xC8} /* 41MHz XTal */
  2253. };
  2254. static const u8 itbCoef7bw[3][14] = {
  2255. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6, 0x29, 0xB0,
  2256. 0x26, 0xA9, 0x21, 0xA5}, /* 20.5MHz XTal */
  2257. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0, 0x29, 0xA2,
  2258. 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz XTal */
  2259. {0x2C, 0xBD, 0x02, 0xCF, 0x04, 0xF8, 0x23, 0xA6, 0x29, 0xB0,
  2260. 0x26, 0xA9, 0x21, 0xA5} /* 41MHz XTal */
  2261. };
  2262. static const u8 itbCoef6bw[3][14] = {
  2263. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2264. 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2265. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29, 0xA4,
  2266. 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2267. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2268. 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2269. };
  2270. static const u8 itbCoef5bw[3][14] = {
  2271. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2272. 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2273. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29, 0xA4,
  2274. 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz XTal */
  2275. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00, 0xCF,
  2276. 0x00, 0xE6, 0x23, 0xA4} /* 41MHz XTal */
  2277. };
  2278. /* Set SLV-T Bank : 0x13 */
  2279. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  2280. /* Echo performance optimization setting */
  2281. data[0] = 0x01;
  2282. data[1] = 0x14;
  2283. cxd2841er_write_regs(priv, I2C_SLVT, 0x9C, data, 2);
  2284. /* Set SLV-T Bank : 0x10 */
  2285. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2286. switch (bandwidth) {
  2287. case 8000000:
  2288. /* <Timing Recovery setting> */
  2289. cxd2841er_write_regs(priv, I2C_SLVT,
  2290. 0x9F, nominalRate8bw[priv->xtal], 5);
  2291. /* Group delay equaliser settings for
  2292. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2293. */
  2294. if (priv->flags & CXD2841ER_ASCOT)
  2295. cxd2841er_write_regs(priv, I2C_SLVT,
  2296. 0xA6, itbCoef8bw[priv->xtal], 14);
  2297. /* <IF freq setting> */
  2298. ifhz = cxd2841er_get_if_hz(priv, 4800000);
  2299. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2300. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2301. data[1] = (u8)((iffreq >> 8) & 0xff);
  2302. data[2] = (u8)(iffreq & 0xff);
  2303. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2304. /* System bandwidth setting */
  2305. cxd2841er_set_reg_bits(
  2306. priv, I2C_SLVT, 0xD7, 0x00, 0x07);
  2307. /* Demod core latency setting */
  2308. if (priv->xtal == SONY_XTAL_24000) {
  2309. data[0] = 0x15;
  2310. data[1] = 0x28;
  2311. } else {
  2312. data[0] = 0x01;
  2313. data[1] = 0xE0;
  2314. }
  2315. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2316. /* Notch filter setting */
  2317. data[0] = 0x01;
  2318. data[1] = 0x02;
  2319. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2320. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2321. break;
  2322. case 7000000:
  2323. /* <Timing Recovery setting> */
  2324. cxd2841er_write_regs(priv, I2C_SLVT,
  2325. 0x9F, nominalRate7bw[priv->xtal], 5);
  2326. /* Group delay equaliser settings for
  2327. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2328. */
  2329. if (priv->flags & CXD2841ER_ASCOT)
  2330. cxd2841er_write_regs(priv, I2C_SLVT,
  2331. 0xA6, itbCoef7bw[priv->xtal], 14);
  2332. /* <IF freq setting> */
  2333. ifhz = cxd2841er_get_if_hz(priv, 4200000);
  2334. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2335. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2336. data[1] = (u8)((iffreq >> 8) & 0xff);
  2337. data[2] = (u8)(iffreq & 0xff);
  2338. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2339. /* System bandwidth setting */
  2340. cxd2841er_set_reg_bits(
  2341. priv, I2C_SLVT, 0xD7, 0x02, 0x07);
  2342. /* Demod core latency setting */
  2343. if (priv->xtal == SONY_XTAL_24000) {
  2344. data[0] = 0x1F;
  2345. data[1] = 0xF8;
  2346. } else {
  2347. data[0] = 0x12;
  2348. data[1] = 0xF8;
  2349. }
  2350. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2351. /* Notch filter setting */
  2352. data[0] = 0x00;
  2353. data[1] = 0x03;
  2354. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2355. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2356. break;
  2357. case 6000000:
  2358. /* <Timing Recovery setting> */
  2359. cxd2841er_write_regs(priv, I2C_SLVT,
  2360. 0x9F, nominalRate6bw[priv->xtal], 5);
  2361. /* Group delay equaliser settings for
  2362. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2363. */
  2364. if (priv->flags & CXD2841ER_ASCOT)
  2365. cxd2841er_write_regs(priv, I2C_SLVT,
  2366. 0xA6, itbCoef6bw[priv->xtal], 14);
  2367. /* <IF freq setting> */
  2368. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2369. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2370. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2371. data[1] = (u8)((iffreq >> 8) & 0xff);
  2372. data[2] = (u8)(iffreq & 0xff);
  2373. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2374. /* System bandwidth setting */
  2375. cxd2841er_set_reg_bits(
  2376. priv, I2C_SLVT, 0xD7, 0x04, 0x07);
  2377. /* Demod core latency setting */
  2378. if (priv->xtal == SONY_XTAL_24000) {
  2379. data[0] = 0x25;
  2380. data[1] = 0x4C;
  2381. } else {
  2382. data[0] = 0x1F;
  2383. data[1] = 0xDC;
  2384. }
  2385. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2386. /* Notch filter setting */
  2387. data[0] = 0x00;
  2388. data[1] = 0x03;
  2389. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2390. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2391. break;
  2392. case 5000000:
  2393. /* <Timing Recovery setting> */
  2394. cxd2841er_write_regs(priv, I2C_SLVT,
  2395. 0x9F, nominalRate5bw[priv->xtal], 5);
  2396. /* Group delay equaliser settings for
  2397. * ASCOT2D, ASCOT2E and ASCOT3 tuners
  2398. */
  2399. if (priv->flags & CXD2841ER_ASCOT)
  2400. cxd2841er_write_regs(priv, I2C_SLVT,
  2401. 0xA6, itbCoef5bw[priv->xtal], 14);
  2402. /* <IF freq setting> */
  2403. ifhz = cxd2841er_get_if_hz(priv, 3600000);
  2404. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2405. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2406. data[1] = (u8)((iffreq >> 8) & 0xff);
  2407. data[2] = (u8)(iffreq & 0xff);
  2408. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2409. /* System bandwidth setting */
  2410. cxd2841er_set_reg_bits(
  2411. priv, I2C_SLVT, 0xD7, 0x06, 0x07);
  2412. /* Demod core latency setting */
  2413. if (priv->xtal == SONY_XTAL_24000) {
  2414. data[0] = 0x2C;
  2415. data[1] = 0xC2;
  2416. } else {
  2417. data[0] = 0x26;
  2418. data[1] = 0x3C;
  2419. }
  2420. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2421. /* Notch filter setting */
  2422. data[0] = 0x00;
  2423. data[1] = 0x03;
  2424. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x17);
  2425. cxd2841er_write_regs(priv, I2C_SLVT, 0x38, data, 2);
  2426. break;
  2427. }
  2428. return 0;
  2429. }
  2430. static int cxd2841er_sleep_tc_to_active_i_band(
  2431. struct cxd2841er_priv *priv, u32 bandwidth)
  2432. {
  2433. u32 iffreq, ifhz;
  2434. u8 data[3];
  2435. /* TRCG Nominal Rate */
  2436. static const u8 nominalRate8bw[3][5] = {
  2437. {0x00, 0x00, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2438. {0x11, 0xB8, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2439. {0x00, 0x00, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2440. };
  2441. static const u8 nominalRate7bw[3][5] = {
  2442. {0x00, 0x00, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2443. {0x14, 0x40, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2444. {0x00, 0x00, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2445. };
  2446. static const u8 nominalRate6bw[3][5] = {
  2447. {0x14, 0x2E, 0x00, 0x00, 0x00}, /* 20.5MHz XTal */
  2448. {0x17, 0xA0, 0x00, 0x00, 0x00}, /* 24MHz XTal */
  2449. {0x14, 0x2E, 0x00, 0x00, 0x00} /* 41MHz XTal */
  2450. };
  2451. static const u8 itbCoef8bw[3][14] = {
  2452. {0x00}, /* 20.5MHz XTal */
  2453. {0x2F, 0xBA, 0x28, 0x9B, 0x28, 0x9D, 0x28, 0xA1, 0x29,
  2454. 0xA5, 0x2A, 0xAC, 0x29, 0xB5}, /* 24MHz Xtal */
  2455. {0x0}, /* 41MHz XTal */
  2456. };
  2457. static const u8 itbCoef7bw[3][14] = {
  2458. {0x00}, /* 20.5MHz XTal */
  2459. {0x30, 0xB1, 0x29, 0x9A, 0x28, 0x9C, 0x28, 0xA0, 0x29,
  2460. 0xA2, 0x2B, 0xA6, 0x2B, 0xAD}, /* 24MHz Xtal */
  2461. {0x00}, /* 41MHz XTal */
  2462. };
  2463. static const u8 itbCoef6bw[3][14] = {
  2464. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00,
  2465. 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 20.5MHz XTal */
  2466. {0x31, 0xA8, 0x29, 0x9B, 0x27, 0x9C, 0x28, 0x9E, 0x29,
  2467. 0xA4, 0x29, 0xA2, 0x29, 0xA8}, /* 24MHz Xtal */
  2468. {0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8, 0x00,
  2469. 0xCF, 0x00, 0xE6, 0x23, 0xA4}, /* 41MHz XTal */
  2470. };
  2471. dev_dbg(&priv->i2c->dev, "%s() bandwidth=%u\n", __func__, bandwidth);
  2472. /* Set SLV-T Bank : 0x10 */
  2473. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2474. /* 20.5/41MHz Xtal support is not available
  2475. * on ISDB-T 7MHzBW and 8MHzBW
  2476. */
  2477. if (priv->xtal != SONY_XTAL_24000 && bandwidth > 6000000) {
  2478. dev_err(&priv->i2c->dev,
  2479. "%s(): bandwidth %d supported only for 24MHz xtal\n",
  2480. __func__, bandwidth);
  2481. return -EINVAL;
  2482. }
  2483. switch (bandwidth) {
  2484. case 8000000:
  2485. /* TRCG Nominal Rate */
  2486. cxd2841er_write_regs(priv, I2C_SLVT,
  2487. 0x9F, nominalRate8bw[priv->xtal], 5);
  2488. /* Group delay equaliser settings for ASCOT tuners optimized */
  2489. if (priv->flags & CXD2841ER_ASCOT)
  2490. cxd2841er_write_regs(priv, I2C_SLVT,
  2491. 0xA6, itbCoef8bw[priv->xtal], 14);
  2492. /* IF freq setting */
  2493. ifhz = cxd2841er_get_if_hz(priv, 4750000);
  2494. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2495. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2496. data[1] = (u8)((iffreq >> 8) & 0xff);
  2497. data[2] = (u8)(iffreq & 0xff);
  2498. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2499. /* System bandwidth setting */
  2500. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x0, 0x7);
  2501. /* Demod core latency setting */
  2502. data[0] = 0x13;
  2503. data[1] = 0xFC;
  2504. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2505. /* Acquisition optimization setting */
  2506. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2507. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x03, 0x07);
  2508. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2509. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x03);
  2510. break;
  2511. case 7000000:
  2512. /* TRCG Nominal Rate */
  2513. cxd2841er_write_regs(priv, I2C_SLVT,
  2514. 0x9F, nominalRate7bw[priv->xtal], 5);
  2515. /* Group delay equaliser settings for ASCOT tuners optimized */
  2516. if (priv->flags & CXD2841ER_ASCOT)
  2517. cxd2841er_write_regs(priv, I2C_SLVT,
  2518. 0xA6, itbCoef7bw[priv->xtal], 14);
  2519. /* IF freq setting */
  2520. ifhz = cxd2841er_get_if_hz(priv, 4150000);
  2521. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2522. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2523. data[1] = (u8)((iffreq >> 8) & 0xff);
  2524. data[2] = (u8)(iffreq & 0xff);
  2525. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2526. /* System bandwidth setting */
  2527. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x02, 0x7);
  2528. /* Demod core latency setting */
  2529. data[0] = 0x1A;
  2530. data[1] = 0xFA;
  2531. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2532. /* Acquisition optimization setting */
  2533. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2534. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x03, 0x07);
  2535. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2536. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x02);
  2537. break;
  2538. case 6000000:
  2539. /* TRCG Nominal Rate */
  2540. cxd2841er_write_regs(priv, I2C_SLVT,
  2541. 0x9F, nominalRate6bw[priv->xtal], 5);
  2542. /* Group delay equaliser settings for ASCOT tuners optimized */
  2543. if (priv->flags & CXD2841ER_ASCOT)
  2544. cxd2841er_write_regs(priv, I2C_SLVT,
  2545. 0xA6, itbCoef6bw[priv->xtal], 14);
  2546. /* IF freq setting */
  2547. ifhz = cxd2841er_get_if_hz(priv, 3550000);
  2548. iffreq = cxd2841er_calc_iffreq_xtal(priv->xtal, ifhz);
  2549. data[0] = (u8) ((iffreq >> 16) & 0xff);
  2550. data[1] = (u8)((iffreq >> 8) & 0xff);
  2551. data[2] = (u8)(iffreq & 0xff);
  2552. cxd2841er_write_regs(priv, I2C_SLVT, 0xB6, data, 3);
  2553. /* System bandwidth setting */
  2554. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd7, 0x04, 0x7);
  2555. /* Demod core latency setting */
  2556. if (priv->xtal == SONY_XTAL_24000) {
  2557. data[0] = 0x1F;
  2558. data[1] = 0x79;
  2559. } else {
  2560. data[0] = 0x1A;
  2561. data[1] = 0xE2;
  2562. }
  2563. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2564. /* Acquisition optimization setting */
  2565. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x12);
  2566. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x71, 0x07, 0x07);
  2567. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2568. cxd2841er_write_reg(priv, I2C_SLVT, 0xBE, 0x02);
  2569. break;
  2570. default:
  2571. dev_dbg(&priv->i2c->dev, "%s(): invalid bandwidth %d\n",
  2572. __func__, bandwidth);
  2573. return -EINVAL;
  2574. }
  2575. return 0;
  2576. }
  2577. static int cxd2841er_sleep_tc_to_active_c_band(struct cxd2841er_priv *priv,
  2578. u32 bandwidth)
  2579. {
  2580. u8 bw7_8mhz_b10_a6[] = {
  2581. 0x2D, 0xC7, 0x04, 0xF4, 0x07, 0xC5, 0x2A, 0xB8,
  2582. 0x27, 0x9E, 0x27, 0xA4, 0x29, 0xAB };
  2583. u8 bw6mhz_b10_a6[] = {
  2584. 0x27, 0xA7, 0x28, 0xB3, 0x02, 0xF0, 0x01, 0xE8,
  2585. 0x00, 0xCF, 0x00, 0xE6, 0x23, 0xA4 };
  2586. u8 b10_b6[3];
  2587. u32 iffreq, ifhz;
  2588. if (bandwidth != 6000000 &&
  2589. bandwidth != 7000000 &&
  2590. bandwidth != 8000000) {
  2591. dev_info(&priv->i2c->dev, "%s(): unsupported bandwidth %d. Forcing 8Mhz!\n",
  2592. __func__, bandwidth);
  2593. bandwidth = 8000000;
  2594. }
  2595. dev_dbg(&priv->i2c->dev, "%s() bw=%d\n", __func__, bandwidth);
  2596. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2597. switch (bandwidth) {
  2598. case 8000000:
  2599. case 7000000:
  2600. if (priv->flags & CXD2841ER_ASCOT)
  2601. cxd2841er_write_regs(
  2602. priv, I2C_SLVT, 0xa6,
  2603. bw7_8mhz_b10_a6, sizeof(bw7_8mhz_b10_a6));
  2604. ifhz = cxd2841er_get_if_hz(priv, 4900000);
  2605. iffreq = cxd2841er_calc_iffreq(ifhz);
  2606. break;
  2607. case 6000000:
  2608. if (priv->flags & CXD2841ER_ASCOT)
  2609. cxd2841er_write_regs(
  2610. priv, I2C_SLVT, 0xa6,
  2611. bw6mhz_b10_a6, sizeof(bw6mhz_b10_a6));
  2612. ifhz = cxd2841er_get_if_hz(priv, 3700000);
  2613. iffreq = cxd2841er_calc_iffreq(ifhz);
  2614. break;
  2615. default:
  2616. dev_err(&priv->i2c->dev, "%s(): unsupported bandwidth %d\n",
  2617. __func__, bandwidth);
  2618. return -EINVAL;
  2619. }
  2620. /* <IF freq setting> */
  2621. b10_b6[0] = (u8) ((iffreq >> 16) & 0xff);
  2622. b10_b6[1] = (u8)((iffreq >> 8) & 0xff);
  2623. b10_b6[2] = (u8)(iffreq & 0xff);
  2624. cxd2841er_write_regs(priv, I2C_SLVT, 0xb6, b10_b6, sizeof(b10_b6));
  2625. /* Set SLV-T Bank : 0x11 */
  2626. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2627. switch (bandwidth) {
  2628. case 8000000:
  2629. case 7000000:
  2630. cxd2841er_set_reg_bits(
  2631. priv, I2C_SLVT, 0xa3, 0x00, 0x1f);
  2632. break;
  2633. case 6000000:
  2634. cxd2841er_set_reg_bits(
  2635. priv, I2C_SLVT, 0xa3, 0x14, 0x1f);
  2636. break;
  2637. }
  2638. /* Set SLV-T Bank : 0x40 */
  2639. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  2640. switch (bandwidth) {
  2641. case 8000000:
  2642. cxd2841er_set_reg_bits(
  2643. priv, I2C_SLVT, 0x26, 0x0b, 0x0f);
  2644. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x3e);
  2645. break;
  2646. case 7000000:
  2647. cxd2841er_set_reg_bits(
  2648. priv, I2C_SLVT, 0x26, 0x09, 0x0f);
  2649. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0xd6);
  2650. break;
  2651. case 6000000:
  2652. cxd2841er_set_reg_bits(
  2653. priv, I2C_SLVT, 0x26, 0x08, 0x0f);
  2654. cxd2841er_write_reg(priv, I2C_SLVT, 0x27, 0x6e);
  2655. break;
  2656. }
  2657. return 0;
  2658. }
  2659. static int cxd2841er_sleep_tc_to_active_t(struct cxd2841er_priv *priv,
  2660. u32 bandwidth)
  2661. {
  2662. u8 data[2] = { 0x09, 0x54 };
  2663. u8 data24m[3] = {0xDC, 0x6C, 0x00};
  2664. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2665. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT);
  2666. /* Set SLV-X Bank : 0x00 */
  2667. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2668. /* Set demod mode */
  2669. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x01);
  2670. /* Set SLV-T Bank : 0x00 */
  2671. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2672. /* Enable demod clock */
  2673. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2674. /* Disable RF level monitor */
  2675. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2676. /* Enable ADC clock */
  2677. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2678. /* Enable ADC 1 */
  2679. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2680. /* Enable ADC 2 & 3 */
  2681. if (priv->xtal == SONY_XTAL_41000) {
  2682. data[0] = 0x0A;
  2683. data[1] = 0xD4;
  2684. }
  2685. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2686. /* Enable ADC 4 */
  2687. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2688. /* Set SLV-T Bank : 0x10 */
  2689. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2690. /* IFAGC gain settings */
  2691. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  2692. /* Set SLV-T Bank : 0x11 */
  2693. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2694. /* BBAGC TARGET level setting */
  2695. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  2696. /* Set SLV-T Bank : 0x10 */
  2697. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2698. /* ASCOT setting */
  2699. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2700. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2701. /* Set SLV-T Bank : 0x18 */
  2702. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x18);
  2703. /* Pre-RS BER moniter setting */
  2704. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x36, 0x40, 0x07);
  2705. /* FEC Auto Recovery setting */
  2706. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x30, 0x01, 0x01);
  2707. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x31, 0x01, 0x01);
  2708. /* Set SLV-T Bank : 0x00 */
  2709. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2710. /* TSIF setting */
  2711. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2712. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2713. if (priv->xtal == SONY_XTAL_24000) {
  2714. /* Set SLV-T Bank : 0x10 */
  2715. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2716. cxd2841er_write_reg(priv, I2C_SLVT, 0xBF, 0x60);
  2717. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x18);
  2718. cxd2841er_write_regs(priv, I2C_SLVT, 0x24, data24m, 3);
  2719. }
  2720. cxd2841er_sleep_tc_to_active_t_band(priv, bandwidth);
  2721. /* Set SLV-T Bank : 0x00 */
  2722. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2723. /* Disable HiZ Setting 1 */
  2724. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2725. /* Disable HiZ Setting 2 */
  2726. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2727. priv->state = STATE_ACTIVE_TC;
  2728. return 0;
  2729. }
  2730. static int cxd2841er_sleep_tc_to_active_t2(struct cxd2841er_priv *priv,
  2731. u32 bandwidth)
  2732. {
  2733. u8 data[MAX_WRITE_REGSIZE];
  2734. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2735. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT2);
  2736. /* Set SLV-X Bank : 0x00 */
  2737. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2738. /* Set demod mode */
  2739. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x02);
  2740. /* Set SLV-T Bank : 0x00 */
  2741. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2742. /* Enable demod clock */
  2743. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2744. /* Disable RF level monitor */
  2745. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x00);
  2746. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2747. /* Enable ADC clock */
  2748. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2749. /* Enable ADC 1 */
  2750. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2751. if (priv->xtal == SONY_XTAL_41000) {
  2752. data[0] = 0x0A;
  2753. data[1] = 0xD4;
  2754. } else {
  2755. data[0] = 0x09;
  2756. data[1] = 0x54;
  2757. }
  2758. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2759. /* Enable ADC 4 */
  2760. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2761. /* Set SLV-T Bank : 0x10 */
  2762. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2763. /* IFAGC gain settings */
  2764. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x0c, 0x1f);
  2765. /* Set SLV-T Bank : 0x11 */
  2766. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2767. /* BBAGC TARGET level setting */
  2768. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x50);
  2769. /* Set SLV-T Bank : 0x10 */
  2770. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2771. /* ASCOT setting */
  2772. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2773. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2774. /* Set SLV-T Bank : 0x20 */
  2775. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2776. /* Acquisition optimization setting */
  2777. cxd2841er_write_reg(priv, I2C_SLVT, 0x8b, 0x3c);
  2778. /* Set SLV-T Bank : 0x2b */
  2779. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  2780. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x76, 0x20, 0x70);
  2781. /* Set SLV-T Bank : 0x23 */
  2782. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x23);
  2783. /* L1 Control setting */
  2784. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xE6, 0x00, 0x03);
  2785. /* Set SLV-T Bank : 0x00 */
  2786. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2787. /* TSIF setting */
  2788. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2789. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2790. /* DVB-T2 initial setting */
  2791. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x13);
  2792. cxd2841er_write_reg(priv, I2C_SLVT, 0x83, 0x10);
  2793. cxd2841er_write_reg(priv, I2C_SLVT, 0x86, 0x34);
  2794. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9e, 0x09, 0x0f);
  2795. cxd2841er_write_reg(priv, I2C_SLVT, 0x9f, 0xd8);
  2796. /* Set SLV-T Bank : 0x2a */
  2797. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2a);
  2798. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x38, 0x04, 0x0f);
  2799. /* Set SLV-T Bank : 0x2b */
  2800. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2b);
  2801. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x11, 0x20, 0x3f);
  2802. /* 24MHz Xtal setting */
  2803. if (priv->xtal == SONY_XTAL_24000) {
  2804. /* Set SLV-T Bank : 0x11 */
  2805. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2806. data[0] = 0xEB;
  2807. data[1] = 0x03;
  2808. data[2] = 0x3B;
  2809. cxd2841er_write_regs(priv, I2C_SLVT, 0x33, data, 3);
  2810. /* Set SLV-T Bank : 0x20 */
  2811. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x20);
  2812. data[0] = 0x5E;
  2813. data[1] = 0x5E;
  2814. data[2] = 0x47;
  2815. cxd2841er_write_regs(priv, I2C_SLVT, 0x95, data, 3);
  2816. cxd2841er_write_reg(priv, I2C_SLVT, 0x99, 0x18);
  2817. data[0] = 0x3F;
  2818. data[1] = 0xFF;
  2819. cxd2841er_write_regs(priv, I2C_SLVT, 0xD9, data, 2);
  2820. /* Set SLV-T Bank : 0x24 */
  2821. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x24);
  2822. data[0] = 0x0B;
  2823. data[1] = 0x72;
  2824. cxd2841er_write_regs(priv, I2C_SLVT, 0x34, data, 2);
  2825. data[0] = 0x93;
  2826. data[1] = 0xF3;
  2827. data[2] = 0x00;
  2828. cxd2841er_write_regs(priv, I2C_SLVT, 0xD2, data, 3);
  2829. data[0] = 0x05;
  2830. data[1] = 0xB8;
  2831. data[2] = 0xD8;
  2832. cxd2841er_write_regs(priv, I2C_SLVT, 0xDD, data, 3);
  2833. cxd2841er_write_reg(priv, I2C_SLVT, 0xE0, 0x00);
  2834. /* Set SLV-T Bank : 0x25 */
  2835. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x25);
  2836. cxd2841er_write_reg(priv, I2C_SLVT, 0xED, 0x60);
  2837. /* Set SLV-T Bank : 0x27 */
  2838. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x27);
  2839. cxd2841er_write_reg(priv, I2C_SLVT, 0xFA, 0x34);
  2840. /* Set SLV-T Bank : 0x2B */
  2841. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2B);
  2842. cxd2841er_write_reg(priv, I2C_SLVT, 0x4B, 0x2F);
  2843. cxd2841er_write_reg(priv, I2C_SLVT, 0x9E, 0x0E);
  2844. /* Set SLV-T Bank : 0x2D */
  2845. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x2D);
  2846. data[0] = 0x89;
  2847. data[1] = 0x89;
  2848. cxd2841er_write_regs(priv, I2C_SLVT, 0x24, data, 2);
  2849. /* Set SLV-T Bank : 0x5E */
  2850. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x5E);
  2851. data[0] = 0x24;
  2852. data[1] = 0x95;
  2853. cxd2841er_write_regs(priv, I2C_SLVT, 0x8C, data, 2);
  2854. }
  2855. cxd2841er_sleep_tc_to_active_t2_band(priv, bandwidth);
  2856. /* Set SLV-T Bank : 0x00 */
  2857. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2858. /* Disable HiZ Setting 1 */
  2859. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2860. /* Disable HiZ Setting 2 */
  2861. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2862. priv->state = STATE_ACTIVE_TC;
  2863. return 0;
  2864. }
  2865. /* ISDB-Tb part */
  2866. static int cxd2841er_sleep_tc_to_active_i(struct cxd2841er_priv *priv,
  2867. u32 bandwidth)
  2868. {
  2869. u8 data[2] = { 0x09, 0x54 };
  2870. u8 data24m[2] = {0x60, 0x00};
  2871. u8 data24m2[3] = {0xB7, 0x1B, 0x00};
  2872. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2873. cxd2841er_set_ts_clock_mode(priv, SYS_DVBT);
  2874. /* Set SLV-X Bank : 0x00 */
  2875. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2876. /* Set demod mode */
  2877. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x06);
  2878. /* Set SLV-T Bank : 0x00 */
  2879. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2880. /* Enable demod clock */
  2881. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2882. /* Enable RF level monitor */
  2883. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x01);
  2884. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x01);
  2885. /* Enable ADC clock */
  2886. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2887. /* Enable ADC 1 */
  2888. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2889. /* xtal freq 20.5MHz or 24M */
  2890. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2891. /* Enable ADC 4 */
  2892. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2893. /* ASCOT setting */
  2894. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2895. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2896. /* FEC Auto Recovery setting */
  2897. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x30, 0x01, 0x01);
  2898. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x31, 0x00, 0x01);
  2899. /* ISDB-T initial setting */
  2900. /* Set SLV-T Bank : 0x00 */
  2901. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2902. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x00, 0x01);
  2903. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x00, 0x01);
  2904. /* Set SLV-T Bank : 0x10 */
  2905. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2906. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x69, 0x04, 0x07);
  2907. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x6B, 0x03, 0x07);
  2908. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x9D, 0x50, 0xFF);
  2909. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xD3, 0x06, 0x1F);
  2910. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xED, 0x00, 0x01);
  2911. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xE2, 0xCE, 0x80);
  2912. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xF2, 0x13, 0x10);
  2913. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xDE, 0x2E, 0x3F);
  2914. /* Set SLV-T Bank : 0x15 */
  2915. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x15);
  2916. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xDE, 0x02, 0x03);
  2917. /* Set SLV-T Bank : 0x1E */
  2918. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x1E);
  2919. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x73, 0x68, 0xFF);
  2920. /* Set SLV-T Bank : 0x63 */
  2921. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x63);
  2922. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0x81, 0x00, 0x01);
  2923. /* for xtal 24MHz */
  2924. /* Set SLV-T Bank : 0x10 */
  2925. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2926. cxd2841er_write_regs(priv, I2C_SLVT, 0xBF, data24m, 2);
  2927. /* Set SLV-T Bank : 0x60 */
  2928. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x60);
  2929. cxd2841er_write_regs(priv, I2C_SLVT, 0xA8, data24m2, 3);
  2930. cxd2841er_sleep_tc_to_active_i_band(priv, bandwidth);
  2931. /* Set SLV-T Bank : 0x00 */
  2932. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2933. /* Disable HiZ Setting 1 */
  2934. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2935. /* Disable HiZ Setting 2 */
  2936. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2937. priv->state = STATE_ACTIVE_TC;
  2938. return 0;
  2939. }
  2940. static int cxd2841er_sleep_tc_to_active_c(struct cxd2841er_priv *priv,
  2941. u32 bandwidth)
  2942. {
  2943. u8 data[2] = { 0x09, 0x54 };
  2944. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  2945. cxd2841er_set_ts_clock_mode(priv, SYS_DVBC_ANNEX_A);
  2946. /* Set SLV-X Bank : 0x00 */
  2947. cxd2841er_write_reg(priv, I2C_SLVX, 0x00, 0x00);
  2948. /* Set demod mode */
  2949. cxd2841er_write_reg(priv, I2C_SLVX, 0x17, 0x04);
  2950. /* Set SLV-T Bank : 0x00 */
  2951. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2952. /* Enable demod clock */
  2953. cxd2841er_write_reg(priv, I2C_SLVT, 0x2c, 0x01);
  2954. /* Disable RF level monitor */
  2955. cxd2841er_write_reg(priv, I2C_SLVT, 0x59, 0x00);
  2956. cxd2841er_write_reg(priv, I2C_SLVT, 0x2f, 0x00);
  2957. /* Enable ADC clock */
  2958. cxd2841er_write_reg(priv, I2C_SLVT, 0x30, 0x00);
  2959. /* Enable ADC 1 */
  2960. cxd2841er_write_reg(priv, I2C_SLVT, 0x41, 0x1a);
  2961. /* xtal freq 20.5MHz */
  2962. cxd2841er_write_regs(priv, I2C_SLVT, 0x43, data, 2);
  2963. /* Enable ADC 4 */
  2964. cxd2841er_write_reg(priv, I2C_SLVX, 0x18, 0x00);
  2965. /* Set SLV-T Bank : 0x10 */
  2966. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2967. /* IFAGC gain settings */
  2968. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xd2, 0x09, 0x1f);
  2969. /* Set SLV-T Bank : 0x11 */
  2970. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x11);
  2971. /* BBAGC TARGET level setting */
  2972. cxd2841er_write_reg(priv, I2C_SLVT, 0x6a, 0x48);
  2973. /* Set SLV-T Bank : 0x10 */
  2974. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  2975. /* ASCOT setting */
  2976. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xa5,
  2977. ((priv->flags & CXD2841ER_ASCOT) ? 0x01 : 0x00), 0x01);
  2978. /* Set SLV-T Bank : 0x40 */
  2979. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x40);
  2980. /* Demod setting */
  2981. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc3, 0x00, 0x04);
  2982. /* Set SLV-T Bank : 0x00 */
  2983. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2984. /* TSIF setting */
  2985. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xce, 0x01, 0x01);
  2986. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcf, 0x01, 0x01);
  2987. cxd2841er_sleep_tc_to_active_c_band(priv, bandwidth);
  2988. /* Set SLV-T Bank : 0x00 */
  2989. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  2990. /* Disable HiZ Setting 1 */
  2991. cxd2841er_write_reg(priv, I2C_SLVT, 0x80, 0x28);
  2992. /* Disable HiZ Setting 2 */
  2993. cxd2841er_write_reg(priv, I2C_SLVT, 0x81, 0x00);
  2994. priv->state = STATE_ACTIVE_TC;
  2995. return 0;
  2996. }
  2997. static int cxd2841er_get_frontend(struct dvb_frontend *fe,
  2998. struct dtv_frontend_properties *p)
  2999. {
  3000. enum fe_status status = 0;
  3001. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3002. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3003. if (priv->state == STATE_ACTIVE_S)
  3004. cxd2841er_read_status_s(fe, &status);
  3005. else if (priv->state == STATE_ACTIVE_TC)
  3006. cxd2841er_read_status_tc(fe, &status);
  3007. if (priv->state == STATE_ACTIVE_TC || priv->state == STATE_ACTIVE_S)
  3008. cxd2841er_read_signal_strength(fe);
  3009. else
  3010. p->strength.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3011. if (status & FE_HAS_LOCK) {
  3012. cxd2841er_read_snr(fe);
  3013. cxd2841er_read_ucblocks(fe);
  3014. cxd2841er_read_ber(fe);
  3015. } else {
  3016. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3017. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3018. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3019. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3020. }
  3021. return 0;
  3022. }
  3023. static int cxd2841er_set_frontend_s(struct dvb_frontend *fe)
  3024. {
  3025. int ret = 0, i, timeout, carr_offset;
  3026. enum fe_status status;
  3027. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3028. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3029. u32 symbol_rate = p->symbol_rate/1000;
  3030. dev_dbg(&priv->i2c->dev, "%s(): %s frequency=%d symbol_rate=%d xtal=%d\n",
  3031. __func__,
  3032. (p->delivery_system == SYS_DVBS ? "DVB-S" : "DVB-S2"),
  3033. p->frequency, symbol_rate, priv->xtal);
  3034. if (priv->flags & CXD2841ER_EARLY_TUNE)
  3035. cxd2841er_tuner_set(fe);
  3036. switch (priv->state) {
  3037. case STATE_SLEEP_S:
  3038. ret = cxd2841er_sleep_s_to_active_s(
  3039. priv, p->delivery_system, symbol_rate);
  3040. break;
  3041. case STATE_ACTIVE_S:
  3042. ret = cxd2841er_retune_active(priv, p);
  3043. break;
  3044. default:
  3045. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3046. __func__, priv->state);
  3047. ret = -EINVAL;
  3048. goto done;
  3049. }
  3050. if (ret) {
  3051. dev_dbg(&priv->i2c->dev, "%s(): tune failed\n", __func__);
  3052. goto done;
  3053. }
  3054. if (!(priv->flags & CXD2841ER_EARLY_TUNE))
  3055. cxd2841er_tuner_set(fe);
  3056. cxd2841er_tune_done(priv);
  3057. timeout = ((3000000 + (symbol_rate - 1)) / symbol_rate) + 150;
  3058. i = 0;
  3059. do {
  3060. usleep_range(CXD2841ER_DVBS_POLLING_INVL*1000,
  3061. (CXD2841ER_DVBS_POLLING_INVL + 2) * 1000);
  3062. cxd2841er_read_status_s(fe, &status);
  3063. if (status & FE_HAS_LOCK)
  3064. break;
  3065. i++;
  3066. } while (i < timeout / CXD2841ER_DVBS_POLLING_INVL);
  3067. if (status & FE_HAS_LOCK) {
  3068. if (cxd2841er_get_carrier_offset_s_s2(
  3069. priv, &carr_offset)) {
  3070. ret = -EINVAL;
  3071. goto done;
  3072. }
  3073. dev_dbg(&priv->i2c->dev, "%s(): carrier_offset=%d\n",
  3074. __func__, carr_offset);
  3075. }
  3076. done:
  3077. /* Reset stats */
  3078. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  3079. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3080. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3081. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3082. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3083. return ret;
  3084. }
  3085. static int cxd2841er_set_frontend_tc(struct dvb_frontend *fe)
  3086. {
  3087. int ret = 0, timeout;
  3088. enum fe_status status;
  3089. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3090. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3091. dev_dbg(&priv->i2c->dev, "%s() delivery_system=%d bandwidth_hz=%d\n",
  3092. __func__, p->delivery_system, p->bandwidth_hz);
  3093. if (priv->flags & CXD2841ER_EARLY_TUNE)
  3094. cxd2841er_tuner_set(fe);
  3095. /* deconfigure/put demod to sleep on delsys switch if active */
  3096. if (priv->state == STATE_ACTIVE_TC &&
  3097. priv->system != p->delivery_system) {
  3098. dev_dbg(&priv->i2c->dev, "%s(): old_delsys=%d, new_delsys=%d -> sleep\n",
  3099. __func__, priv->system, p->delivery_system);
  3100. cxd2841er_sleep_tc(fe);
  3101. }
  3102. if (p->delivery_system == SYS_DVBT) {
  3103. priv->system = SYS_DVBT;
  3104. switch (priv->state) {
  3105. case STATE_SLEEP_TC:
  3106. ret = cxd2841er_sleep_tc_to_active_t(
  3107. priv, p->bandwidth_hz);
  3108. break;
  3109. case STATE_ACTIVE_TC:
  3110. ret = cxd2841er_retune_active(priv, p);
  3111. break;
  3112. default:
  3113. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3114. __func__, priv->state);
  3115. ret = -EINVAL;
  3116. }
  3117. } else if (p->delivery_system == SYS_DVBT2) {
  3118. priv->system = SYS_DVBT2;
  3119. cxd2841er_dvbt2_set_plp_config(priv,
  3120. (int)(p->stream_id > 255), p->stream_id);
  3121. cxd2841er_dvbt2_set_profile(priv, DVBT2_PROFILE_BASE);
  3122. switch (priv->state) {
  3123. case STATE_SLEEP_TC:
  3124. ret = cxd2841er_sleep_tc_to_active_t2(priv,
  3125. p->bandwidth_hz);
  3126. break;
  3127. case STATE_ACTIVE_TC:
  3128. ret = cxd2841er_retune_active(priv, p);
  3129. break;
  3130. default:
  3131. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3132. __func__, priv->state);
  3133. ret = -EINVAL;
  3134. }
  3135. } else if (p->delivery_system == SYS_ISDBT) {
  3136. priv->system = SYS_ISDBT;
  3137. switch (priv->state) {
  3138. case STATE_SLEEP_TC:
  3139. ret = cxd2841er_sleep_tc_to_active_i(
  3140. priv, p->bandwidth_hz);
  3141. break;
  3142. case STATE_ACTIVE_TC:
  3143. ret = cxd2841er_retune_active(priv, p);
  3144. break;
  3145. default:
  3146. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3147. __func__, priv->state);
  3148. ret = -EINVAL;
  3149. }
  3150. } else if (p->delivery_system == SYS_DVBC_ANNEX_A ||
  3151. p->delivery_system == SYS_DVBC_ANNEX_C) {
  3152. priv->system = SYS_DVBC_ANNEX_A;
  3153. /* correct bandwidth */
  3154. if (p->bandwidth_hz != 6000000 &&
  3155. p->bandwidth_hz != 7000000 &&
  3156. p->bandwidth_hz != 8000000) {
  3157. p->bandwidth_hz = 8000000;
  3158. dev_dbg(&priv->i2c->dev, "%s(): forcing bandwidth to %d\n",
  3159. __func__, p->bandwidth_hz);
  3160. }
  3161. switch (priv->state) {
  3162. case STATE_SLEEP_TC:
  3163. ret = cxd2841er_sleep_tc_to_active_c(
  3164. priv, p->bandwidth_hz);
  3165. break;
  3166. case STATE_ACTIVE_TC:
  3167. ret = cxd2841er_retune_active(priv, p);
  3168. break;
  3169. default:
  3170. dev_dbg(&priv->i2c->dev, "%s(): invalid state %d\n",
  3171. __func__, priv->state);
  3172. ret = -EINVAL;
  3173. }
  3174. } else {
  3175. dev_dbg(&priv->i2c->dev,
  3176. "%s(): invalid delivery system %d\n",
  3177. __func__, p->delivery_system);
  3178. ret = -EINVAL;
  3179. }
  3180. if (ret)
  3181. goto done;
  3182. if (!(priv->flags & CXD2841ER_EARLY_TUNE))
  3183. cxd2841er_tuner_set(fe);
  3184. cxd2841er_tune_done(priv);
  3185. if (priv->flags & CXD2841ER_NO_WAIT_LOCK)
  3186. goto done;
  3187. timeout = 2500;
  3188. while (timeout > 0) {
  3189. ret = cxd2841er_read_status_tc(fe, &status);
  3190. if (ret)
  3191. goto done;
  3192. if (status & FE_HAS_LOCK)
  3193. break;
  3194. msleep(20);
  3195. timeout -= 20;
  3196. }
  3197. if (timeout < 0)
  3198. dev_dbg(&priv->i2c->dev,
  3199. "%s(): LOCK wait timeout\n", __func__);
  3200. done:
  3201. return ret;
  3202. }
  3203. static int cxd2841er_tune_s(struct dvb_frontend *fe,
  3204. bool re_tune,
  3205. unsigned int mode_flags,
  3206. unsigned int *delay,
  3207. enum fe_status *status)
  3208. {
  3209. int ret, carrier_offset;
  3210. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3211. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3212. dev_dbg(&priv->i2c->dev, "%s() re_tune=%d\n", __func__, re_tune);
  3213. if (re_tune) {
  3214. ret = cxd2841er_set_frontend_s(fe);
  3215. if (ret)
  3216. return ret;
  3217. cxd2841er_read_status_s(fe, status);
  3218. if (*status & FE_HAS_LOCK) {
  3219. if (cxd2841er_get_carrier_offset_s_s2(
  3220. priv, &carrier_offset))
  3221. return -EINVAL;
  3222. p->frequency += carrier_offset;
  3223. ret = cxd2841er_set_frontend_s(fe);
  3224. if (ret)
  3225. return ret;
  3226. }
  3227. }
  3228. *delay = HZ / 5;
  3229. return cxd2841er_read_status_s(fe, status);
  3230. }
  3231. static int cxd2841er_tune_tc(struct dvb_frontend *fe,
  3232. bool re_tune,
  3233. unsigned int mode_flags,
  3234. unsigned int *delay,
  3235. enum fe_status *status)
  3236. {
  3237. int ret, carrier_offset;
  3238. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3239. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3240. dev_dbg(&priv->i2c->dev, "%s(): re_tune %d bandwidth=%d\n", __func__,
  3241. re_tune, p->bandwidth_hz);
  3242. if (re_tune) {
  3243. ret = cxd2841er_set_frontend_tc(fe);
  3244. if (ret)
  3245. return ret;
  3246. cxd2841er_read_status_tc(fe, status);
  3247. if (*status & FE_HAS_LOCK) {
  3248. switch (priv->system) {
  3249. case SYS_ISDBT:
  3250. ret = cxd2841er_get_carrier_offset_i(
  3251. priv, p->bandwidth_hz,
  3252. &carrier_offset);
  3253. if (ret)
  3254. return ret;
  3255. break;
  3256. case SYS_DVBT:
  3257. ret = cxd2841er_get_carrier_offset_t(
  3258. priv, p->bandwidth_hz,
  3259. &carrier_offset);
  3260. if (ret)
  3261. return ret;
  3262. break;
  3263. case SYS_DVBT2:
  3264. ret = cxd2841er_get_carrier_offset_t2(
  3265. priv, p->bandwidth_hz,
  3266. &carrier_offset);
  3267. if (ret)
  3268. return ret;
  3269. break;
  3270. case SYS_DVBC_ANNEX_A:
  3271. ret = cxd2841er_get_carrier_offset_c(
  3272. priv, &carrier_offset);
  3273. if (ret)
  3274. return ret;
  3275. break;
  3276. default:
  3277. dev_dbg(&priv->i2c->dev,
  3278. "%s(): invalid delivery system %d\n",
  3279. __func__, priv->system);
  3280. return -EINVAL;
  3281. }
  3282. dev_dbg(&priv->i2c->dev, "%s(): carrier offset %d\n",
  3283. __func__, carrier_offset);
  3284. p->frequency += carrier_offset;
  3285. ret = cxd2841er_set_frontend_tc(fe);
  3286. if (ret)
  3287. return ret;
  3288. }
  3289. }
  3290. *delay = HZ / 5;
  3291. return cxd2841er_read_status_tc(fe, status);
  3292. }
  3293. static int cxd2841er_sleep_s(struct dvb_frontend *fe)
  3294. {
  3295. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3296. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3297. cxd2841er_active_s_to_sleep_s(fe->demodulator_priv);
  3298. cxd2841er_sleep_s_to_shutdown(fe->demodulator_priv);
  3299. return 0;
  3300. }
  3301. static int cxd2841er_sleep_tc(struct dvb_frontend *fe)
  3302. {
  3303. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3304. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3305. if (priv->state == STATE_ACTIVE_TC) {
  3306. switch (priv->system) {
  3307. case SYS_DVBT:
  3308. cxd2841er_active_t_to_sleep_tc(priv);
  3309. break;
  3310. case SYS_DVBT2:
  3311. cxd2841er_active_t2_to_sleep_tc(priv);
  3312. break;
  3313. case SYS_ISDBT:
  3314. cxd2841er_active_i_to_sleep_tc(priv);
  3315. break;
  3316. case SYS_DVBC_ANNEX_A:
  3317. cxd2841er_active_c_to_sleep_tc(priv);
  3318. break;
  3319. default:
  3320. dev_warn(&priv->i2c->dev,
  3321. "%s(): unknown delivery system %d\n",
  3322. __func__, priv->system);
  3323. }
  3324. }
  3325. if (priv->state != STATE_SLEEP_TC) {
  3326. dev_err(&priv->i2c->dev, "%s(): invalid state %d\n",
  3327. __func__, priv->state);
  3328. return -EINVAL;
  3329. }
  3330. return 0;
  3331. }
  3332. static int cxd2841er_shutdown_tc(struct dvb_frontend *fe)
  3333. {
  3334. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3335. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3336. if (!cxd2841er_sleep_tc(fe))
  3337. cxd2841er_sleep_tc_to_shutdown(priv);
  3338. return 0;
  3339. }
  3340. static int cxd2841er_send_burst(struct dvb_frontend *fe,
  3341. enum fe_sec_mini_cmd burst)
  3342. {
  3343. u8 data;
  3344. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3345. dev_dbg(&priv->i2c->dev, "%s(): burst mode %s\n", __func__,
  3346. (burst == SEC_MINI_A ? "A" : "B"));
  3347. if (priv->state != STATE_SLEEP_S &&
  3348. priv->state != STATE_ACTIVE_S) {
  3349. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3350. __func__, priv->state);
  3351. return -EINVAL;
  3352. }
  3353. data = (burst == SEC_MINI_A ? 0 : 1);
  3354. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3355. cxd2841er_write_reg(priv, I2C_SLVT, 0x34, 0x01);
  3356. cxd2841er_write_reg(priv, I2C_SLVT, 0x35, data);
  3357. return 0;
  3358. }
  3359. static int cxd2841er_set_tone(struct dvb_frontend *fe,
  3360. enum fe_sec_tone_mode tone)
  3361. {
  3362. u8 data;
  3363. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3364. dev_dbg(&priv->i2c->dev, "%s(): tone %s\n", __func__,
  3365. (tone == SEC_TONE_ON ? "On" : "Off"));
  3366. if (priv->state != STATE_SLEEP_S &&
  3367. priv->state != STATE_ACTIVE_S) {
  3368. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3369. __func__, priv->state);
  3370. return -EINVAL;
  3371. }
  3372. data = (tone == SEC_TONE_ON ? 1 : 0);
  3373. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3374. cxd2841er_write_reg(priv, I2C_SLVT, 0x36, data);
  3375. return 0;
  3376. }
  3377. static int cxd2841er_send_diseqc_msg(struct dvb_frontend *fe,
  3378. struct dvb_diseqc_master_cmd *cmd)
  3379. {
  3380. int i;
  3381. u8 data[12];
  3382. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3383. if (priv->state != STATE_SLEEP_S &&
  3384. priv->state != STATE_ACTIVE_S) {
  3385. dev_err(&priv->i2c->dev, "%s(): invalid demod state %d\n",
  3386. __func__, priv->state);
  3387. return -EINVAL;
  3388. }
  3389. dev_dbg(&priv->i2c->dev,
  3390. "%s(): cmd->len %d\n", __func__, cmd->msg_len);
  3391. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xbb);
  3392. /* DiDEqC enable */
  3393. cxd2841er_write_reg(priv, I2C_SLVT, 0x33, 0x01);
  3394. /* cmd1 length & data */
  3395. cxd2841er_write_reg(priv, I2C_SLVT, 0x3d, cmd->msg_len);
  3396. memset(data, 0, sizeof(data));
  3397. for (i = 0; i < cmd->msg_len && i < sizeof(data); i++)
  3398. data[i] = cmd->msg[i];
  3399. cxd2841er_write_regs(priv, I2C_SLVT, 0x3e, data, sizeof(data));
  3400. /* repeat count for cmd1 */
  3401. cxd2841er_write_reg(priv, I2C_SLVT, 0x37, 1);
  3402. /* repeat count for cmd2: always 0 */
  3403. cxd2841er_write_reg(priv, I2C_SLVT, 0x38, 0);
  3404. /* start transmit */
  3405. cxd2841er_write_reg(priv, I2C_SLVT, 0x32, 0x01);
  3406. /* wait for 1 sec timeout */
  3407. for (i = 0; i < 50; i++) {
  3408. cxd2841er_read_reg(priv, I2C_SLVT, 0x10, data);
  3409. if (!data[0]) {
  3410. dev_dbg(&priv->i2c->dev,
  3411. "%s(): DiSEqC cmd has been sent\n", __func__);
  3412. return 0;
  3413. }
  3414. msleep(20);
  3415. }
  3416. dev_dbg(&priv->i2c->dev,
  3417. "%s(): DiSEqC cmd transmit timeout\n", __func__);
  3418. return -ETIMEDOUT;
  3419. }
  3420. static void cxd2841er_release(struct dvb_frontend *fe)
  3421. {
  3422. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3423. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3424. kfree(priv);
  3425. }
  3426. static int cxd2841er_i2c_gate_ctrl(struct dvb_frontend *fe, int enable)
  3427. {
  3428. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3429. dev_dbg(&priv->i2c->dev, "%s(): enable=%d\n", __func__, enable);
  3430. cxd2841er_set_reg_bits(
  3431. priv, I2C_SLVX, 0x8, (enable ? 0x01 : 0x00), 0x01);
  3432. return 0;
  3433. }
  3434. static enum dvbfe_algo cxd2841er_get_algo(struct dvb_frontend *fe)
  3435. {
  3436. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3437. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3438. return DVBFE_ALGO_HW;
  3439. }
  3440. static void cxd2841er_init_stats(struct dvb_frontend *fe)
  3441. {
  3442. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3443. p->strength.len = 1;
  3444. p->strength.stat[0].scale = FE_SCALE_RELATIVE;
  3445. p->cnr.len = 1;
  3446. p->cnr.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3447. p->block_error.len = 1;
  3448. p->block_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3449. p->post_bit_error.len = 1;
  3450. p->post_bit_error.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3451. p->post_bit_count.len = 1;
  3452. p->post_bit_count.stat[0].scale = FE_SCALE_NOT_AVAILABLE;
  3453. }
  3454. static int cxd2841er_init_s(struct dvb_frontend *fe)
  3455. {
  3456. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3457. /* sanity. force demod to SHUTDOWN state */
  3458. if (priv->state == STATE_SLEEP_S) {
  3459. dev_dbg(&priv->i2c->dev, "%s() forcing sleep->shutdown\n",
  3460. __func__);
  3461. cxd2841er_sleep_s_to_shutdown(priv);
  3462. } else if (priv->state == STATE_ACTIVE_S) {
  3463. dev_dbg(&priv->i2c->dev, "%s() forcing active->sleep->shutdown\n",
  3464. __func__);
  3465. cxd2841er_active_s_to_sleep_s(priv);
  3466. cxd2841er_sleep_s_to_shutdown(priv);
  3467. }
  3468. dev_dbg(&priv->i2c->dev, "%s()\n", __func__);
  3469. cxd2841er_shutdown_to_sleep_s(priv);
  3470. /* SONY_DEMOD_CONFIG_SAT_IFAGCNEG set to 1 */
  3471. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0xa0);
  3472. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xb9, 0x01, 0x01);
  3473. cxd2841er_init_stats(fe);
  3474. return 0;
  3475. }
  3476. static int cxd2841er_init_tc(struct dvb_frontend *fe)
  3477. {
  3478. struct cxd2841er_priv *priv = fe->demodulator_priv;
  3479. struct dtv_frontend_properties *p = &fe->dtv_property_cache;
  3480. dev_dbg(&priv->i2c->dev, "%s() bandwidth_hz=%d\n",
  3481. __func__, p->bandwidth_hz);
  3482. cxd2841er_shutdown_to_sleep_tc(priv);
  3483. /* SONY_DEMOD_CONFIG_IFAGCNEG = 1 (0 for NO_AGCNEG */
  3484. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x10);
  3485. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xcb,
  3486. ((priv->flags & CXD2841ER_NO_AGCNEG) ? 0x00 : 0x40), 0x40);
  3487. /* SONY_DEMOD_CONFIG_IFAGC_ADC_FS = 0 */
  3488. cxd2841er_write_reg(priv, I2C_SLVT, 0xcd, 0x50);
  3489. /* SONY_DEMOD_CONFIG_PARALLEL_SEL = 1 */
  3490. cxd2841er_write_reg(priv, I2C_SLVT, 0x00, 0x00);
  3491. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4,
  3492. ((priv->flags & CXD2841ER_TS_SERIAL) ? 0x80 : 0x00), 0x80);
  3493. /* clear TSCFG bits 3+4 */
  3494. if (priv->flags & CXD2841ER_TSBITS)
  3495. cxd2841er_set_reg_bits(priv, I2C_SLVT, 0xc4, 0x00, 0x18);
  3496. cxd2841er_init_stats(fe);
  3497. return 0;
  3498. }
  3499. static const struct dvb_frontend_ops cxd2841er_dvbs_s2_ops;
  3500. static struct dvb_frontend_ops cxd2841er_t_c_ops;
  3501. static struct dvb_frontend *cxd2841er_attach(struct cxd2841er_config *cfg,
  3502. struct i2c_adapter *i2c,
  3503. u8 system)
  3504. {
  3505. u8 chip_id = 0;
  3506. const char *type;
  3507. const char *name;
  3508. struct cxd2841er_priv *priv = NULL;
  3509. /* allocate memory for the internal state */
  3510. priv = kzalloc(sizeof(struct cxd2841er_priv), GFP_KERNEL);
  3511. if (!priv)
  3512. return NULL;
  3513. priv->i2c = i2c;
  3514. priv->config = cfg;
  3515. priv->i2c_addr_slvx = (cfg->i2c_addr + 4) >> 1;
  3516. priv->i2c_addr_slvt = (cfg->i2c_addr) >> 1;
  3517. priv->xtal = cfg->xtal;
  3518. priv->flags = cfg->flags;
  3519. priv->frontend.demodulator_priv = priv;
  3520. dev_info(&priv->i2c->dev,
  3521. "%s(): I2C adapter %p SLVX addr %x SLVT addr %x\n",
  3522. __func__, priv->i2c,
  3523. priv->i2c_addr_slvx, priv->i2c_addr_slvt);
  3524. chip_id = cxd2841er_chip_id(priv);
  3525. switch (chip_id) {
  3526. case CXD2837ER_CHIP_ID:
  3527. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3528. "Sony CXD2837ER DVB-T/T2/C demodulator");
  3529. name = "CXD2837ER";
  3530. type = "C/T/T2";
  3531. break;
  3532. case CXD2838ER_CHIP_ID:
  3533. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3534. "Sony CXD2838ER ISDB-T demodulator");
  3535. cxd2841er_t_c_ops.delsys[0] = SYS_ISDBT;
  3536. cxd2841er_t_c_ops.delsys[1] = SYS_UNDEFINED;
  3537. cxd2841er_t_c_ops.delsys[2] = SYS_UNDEFINED;
  3538. name = "CXD2838ER";
  3539. type = "ISDB-T";
  3540. break;
  3541. case CXD2841ER_CHIP_ID:
  3542. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3543. "Sony CXD2841ER DVB-T/T2/C demodulator");
  3544. name = "CXD2841ER";
  3545. type = "T/T2/C/ISDB-T";
  3546. break;
  3547. case CXD2843ER_CHIP_ID:
  3548. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3549. "Sony CXD2843ER DVB-T/T2/C/C2 demodulator");
  3550. name = "CXD2843ER";
  3551. type = "C/C2/T/T2";
  3552. break;
  3553. case CXD2854ER_CHIP_ID:
  3554. snprintf(cxd2841er_t_c_ops.info.name, 128,
  3555. "Sony CXD2854ER DVB-T/T2/C and ISDB-T demodulator");
  3556. cxd2841er_t_c_ops.delsys[3] = SYS_ISDBT;
  3557. name = "CXD2854ER";
  3558. type = "C/C2/T/T2/ISDB-T";
  3559. break;
  3560. default:
  3561. dev_err(&priv->i2c->dev, "%s(): invalid chip ID 0x%02x\n",
  3562. __func__, chip_id);
  3563. priv->frontend.demodulator_priv = NULL;
  3564. kfree(priv);
  3565. return NULL;
  3566. }
  3567. /* create dvb_frontend */
  3568. if (system == SYS_DVBS) {
  3569. memcpy(&priv->frontend.ops,
  3570. &cxd2841er_dvbs_s2_ops,
  3571. sizeof(struct dvb_frontend_ops));
  3572. type = "S/S2";
  3573. } else {
  3574. memcpy(&priv->frontend.ops,
  3575. &cxd2841er_t_c_ops,
  3576. sizeof(struct dvb_frontend_ops));
  3577. }
  3578. dev_info(&priv->i2c->dev,
  3579. "%s(): attaching %s DVB-%s frontend\n",
  3580. __func__, name, type);
  3581. dev_info(&priv->i2c->dev, "%s(): chip ID 0x%02x OK.\n",
  3582. __func__, chip_id);
  3583. return &priv->frontend;
  3584. }
  3585. struct dvb_frontend *cxd2841er_attach_s(struct cxd2841er_config *cfg,
  3586. struct i2c_adapter *i2c)
  3587. {
  3588. return cxd2841er_attach(cfg, i2c, SYS_DVBS);
  3589. }
  3590. EXPORT_SYMBOL(cxd2841er_attach_s);
  3591. struct dvb_frontend *cxd2841er_attach_t_c(struct cxd2841er_config *cfg,
  3592. struct i2c_adapter *i2c)
  3593. {
  3594. return cxd2841er_attach(cfg, i2c, 0);
  3595. }
  3596. EXPORT_SYMBOL(cxd2841er_attach_t_c);
  3597. static const struct dvb_frontend_ops cxd2841er_dvbs_s2_ops = {
  3598. .delsys = { SYS_DVBS, SYS_DVBS2 },
  3599. .info = {
  3600. .name = "Sony CXD2841ER DVB-S/S2 demodulator",
  3601. .frequency_min_hz = 500 * MHz,
  3602. .frequency_max_hz = 2500 * MHz,
  3603. .symbol_rate_min = 1000000,
  3604. .symbol_rate_max = 45000000,
  3605. .symbol_rate_tolerance = 500,
  3606. .caps = FE_CAN_INVERSION_AUTO |
  3607. FE_CAN_FEC_AUTO |
  3608. FE_CAN_QPSK,
  3609. },
  3610. .init = cxd2841er_init_s,
  3611. .sleep = cxd2841er_sleep_s,
  3612. .release = cxd2841er_release,
  3613. .set_frontend = cxd2841er_set_frontend_s,
  3614. .get_frontend = cxd2841er_get_frontend,
  3615. .read_status = cxd2841er_read_status_s,
  3616. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  3617. .get_frontend_algo = cxd2841er_get_algo,
  3618. .set_tone = cxd2841er_set_tone,
  3619. .diseqc_send_burst = cxd2841er_send_burst,
  3620. .diseqc_send_master_cmd = cxd2841er_send_diseqc_msg,
  3621. .tune = cxd2841er_tune_s
  3622. };
  3623. static struct dvb_frontend_ops cxd2841er_t_c_ops = {
  3624. .delsys = { SYS_DVBT, SYS_DVBT2, SYS_DVBC_ANNEX_A },
  3625. .info = {
  3626. .name = "", /* will set in attach function */
  3627. .caps = FE_CAN_FEC_1_2 |
  3628. FE_CAN_FEC_2_3 |
  3629. FE_CAN_FEC_3_4 |
  3630. FE_CAN_FEC_5_6 |
  3631. FE_CAN_FEC_7_8 |
  3632. FE_CAN_FEC_AUTO |
  3633. FE_CAN_QPSK |
  3634. FE_CAN_QAM_16 |
  3635. FE_CAN_QAM_32 |
  3636. FE_CAN_QAM_64 |
  3637. FE_CAN_QAM_128 |
  3638. FE_CAN_QAM_256 |
  3639. FE_CAN_QAM_AUTO |
  3640. FE_CAN_TRANSMISSION_MODE_AUTO |
  3641. FE_CAN_GUARD_INTERVAL_AUTO |
  3642. FE_CAN_HIERARCHY_AUTO |
  3643. FE_CAN_MUTE_TS |
  3644. FE_CAN_2G_MODULATION,
  3645. .frequency_min_hz = 42 * MHz,
  3646. .frequency_max_hz = 1002 * MHz,
  3647. .symbol_rate_min = 870000,
  3648. .symbol_rate_max = 11700000
  3649. },
  3650. .init = cxd2841er_init_tc,
  3651. .sleep = cxd2841er_shutdown_tc,
  3652. .release = cxd2841er_release,
  3653. .set_frontend = cxd2841er_set_frontend_tc,
  3654. .get_frontend = cxd2841er_get_frontend,
  3655. .read_status = cxd2841er_read_status_tc,
  3656. .tune = cxd2841er_tune_tc,
  3657. .i2c_gate_ctrl = cxd2841er_i2c_gate_ctrl,
  3658. .get_frontend_algo = cxd2841er_get_algo
  3659. };
  3660. MODULE_DESCRIPTION("Sony CXD2837/38/41/43/54ER DVB-C/C2/T/T2/S/S2 demodulator driver");
  3661. MODULE_AUTHOR("Sergey Kozlov <serjk@netup.ru>, Abylay Ospan <aospan@netup.ru>");
  3662. MODULE_LICENSE("GPL");