msm_iommu.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /* Copyright (c) 2010-2011, Code Aurora Forum. All rights reserved.
  2. *
  3. * This program is free software; you can redistribute it and/or modify
  4. * it under the terms of the GNU General Public License version 2 and
  5. * only version 2 as published by the Free Software Foundation.
  6. *
  7. * This program is distributed in the hope that it will be useful,
  8. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  9. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  10. * GNU General Public License for more details.
  11. *
  12. * You should have received a copy of the GNU General Public License
  13. * along with this program; if not, write to the Free Software
  14. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA
  15. * 02110-1301, USA.
  16. */
  17. #ifndef MSM_IOMMU_H
  18. #define MSM_IOMMU_H
  19. #include <linux/interrupt.h>
  20. #include <linux/iommu.h>
  21. #include <linux/clk.h>
  22. /* Sharability attributes of MSM IOMMU mappings */
  23. #define MSM_IOMMU_ATTR_NON_SH 0x0
  24. #define MSM_IOMMU_ATTR_SH 0x4
  25. /* Cacheability attributes of MSM IOMMU mappings */
  26. #define MSM_IOMMU_ATTR_NONCACHED 0x0
  27. #define MSM_IOMMU_ATTR_CACHED_WB_WA 0x1
  28. #define MSM_IOMMU_ATTR_CACHED_WB_NWA 0x2
  29. #define MSM_IOMMU_ATTR_CACHED_WT 0x3
  30. /* Mask for the cache policy attribute */
  31. #define MSM_IOMMU_CP_MASK 0x03
  32. /* Maximum number of Machine IDs that we are allowing to be mapped to the same
  33. * context bank. The number of MIDs mapped to the same CB does not affect
  34. * performance, but there is a practical limit on how many distinct MIDs may
  35. * be present. These mappings are typically determined at design time and are
  36. * not expected to change at run time.
  37. */
  38. #define MAX_NUM_MIDS 32
  39. /* Maximum number of context banks that can be present in IOMMU */
  40. #define IOMMU_MAX_CBS 128
  41. /**
  42. * struct msm_iommu_dev - a single IOMMU hardware instance
  43. * ncb Number of context banks present on this IOMMU HW instance
  44. * dev: IOMMU device
  45. * irq: Interrupt number
  46. * clk: The bus clock for this IOMMU hardware instance
  47. * pclk: The clock for the IOMMU bus interconnect
  48. * dev_node: list head in qcom_iommu_device_list
  49. * dom_node: list head for domain
  50. * ctx_list: list of 'struct msm_iommu_ctx_dev'
  51. * context_map: Bitmap to track allocated context banks
  52. */
  53. struct msm_iommu_dev {
  54. void __iomem *base;
  55. int ncb;
  56. struct device *dev;
  57. int irq;
  58. struct clk *clk;
  59. struct clk *pclk;
  60. struct list_head dev_node;
  61. struct list_head dom_node;
  62. struct list_head ctx_list;
  63. DECLARE_BITMAP(context_map, IOMMU_MAX_CBS);
  64. struct iommu_device iommu;
  65. };
  66. /**
  67. * struct msm_iommu_ctx_dev - an IOMMU context bank instance
  68. * of_node node ptr of client device
  69. * num Index of this context bank within the hardware
  70. * mids List of Machine IDs that are to be mapped into this context
  71. * bank, terminated by -1. The MID is a set of signals on the
  72. * AXI bus that identifies the function associated with a specific
  73. * memory request. (See ARM spec).
  74. * num_mids Total number of mids
  75. * node list head in ctx_list
  76. */
  77. struct msm_iommu_ctx_dev {
  78. struct device_node *of_node;
  79. int num;
  80. int mids[MAX_NUM_MIDS];
  81. int num_mids;
  82. struct list_head list;
  83. };
  84. /*
  85. * Interrupt handler for the IOMMU context fault interrupt. Hooking the
  86. * interrupt is not supported in the API yet, but this will print an error
  87. * message and dump useful IOMMU registers.
  88. */
  89. irqreturn_t msm_iommu_fault_handler(int irq, void *dev_id);
  90. #endif