hil_mlc.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011
  1. /*
  2. * HIL MLC state machine and serio interface driver
  3. *
  4. * Copyright (c) 2001 Brian S. Julin
  5. * All rights reserved.
  6. *
  7. * Redistribution and use in source and binary forms, with or without
  8. * modification, are permitted provided that the following conditions
  9. * are met:
  10. * 1. Redistributions of source code must retain the above copyright
  11. * notice, this list of conditions, and the following disclaimer,
  12. * without modification.
  13. * 2. The name of the author may not be used to endorse or promote products
  14. * derived from this software without specific prior written permission.
  15. *
  16. * Alternatively, this software may be distributed under the terms of the
  17. * GNU General Public License ("GPL").
  18. *
  19. * THIS SOFTWARE IS PROVIDED BY THE AUTHOR AND CONTRIBUTORS ``AS IS'' AND
  20. * ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  21. * IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  22. * ARE DISCLAIMED. IN NO EVENT SHALL THE AUTHOR OR CONTRIBUTORS BE LIABLE FOR
  23. * ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL
  24. * DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS
  25. * OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION)
  26. * HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT
  27. * LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY
  28. *
  29. * References:
  30. * HP-HIL Technical Reference Manual. Hewlett Packard Product No. 45918A
  31. *
  32. *
  33. * Driver theory of operation:
  34. *
  35. * Some access methods and an ISR is defined by the sub-driver
  36. * (e.g. hp_sdc_mlc.c). These methods are expected to provide a
  37. * few bits of logic in addition to raw access to the HIL MLC,
  38. * specifically, the ISR, which is entirely registered by the
  39. * sub-driver and invoked directly, must check for record
  40. * termination or packet match, at which point a semaphore must
  41. * be cleared and then the hil_mlcs_tasklet must be scheduled.
  42. *
  43. * The hil_mlcs_tasklet processes the state machine for all MLCs
  44. * each time it runs, checking each MLC's progress at the current
  45. * node in the state machine, and moving the MLC to subsequent nodes
  46. * in the state machine when appropriate. It will reschedule
  47. * itself if output is pending. (This rescheduling should be replaced
  48. * at some point with a sub-driver-specific mechanism.)
  49. *
  50. * A timer task prods the tasklet once per second to prevent
  51. * hangups when attached devices do not return expected data
  52. * and to initiate probes of the loop for new devices.
  53. */
  54. #include <linux/hil_mlc.h>
  55. #include <linux/errno.h>
  56. #include <linux/kernel.h>
  57. #include <linux/module.h>
  58. #include <linux/init.h>
  59. #include <linux/interrupt.h>
  60. #include <linux/slab.h>
  61. #include <linux/timer.h>
  62. #include <linux/list.h>
  63. MODULE_AUTHOR("Brian S. Julin <bri@calyx.com>");
  64. MODULE_DESCRIPTION("HIL MLC serio");
  65. MODULE_LICENSE("Dual BSD/GPL");
  66. EXPORT_SYMBOL(hil_mlc_register);
  67. EXPORT_SYMBOL(hil_mlc_unregister);
  68. #define PREFIX "HIL MLC: "
  69. static LIST_HEAD(hil_mlcs);
  70. static DEFINE_RWLOCK(hil_mlcs_lock);
  71. static struct timer_list hil_mlcs_kicker;
  72. static int hil_mlcs_probe;
  73. static void hil_mlcs_process(unsigned long unused);
  74. static DECLARE_TASKLET_DISABLED(hil_mlcs_tasklet, hil_mlcs_process, 0);
  75. /* #define HIL_MLC_DEBUG */
  76. /********************** Device info/instance management **********************/
  77. static void hil_mlc_clear_di_map(hil_mlc *mlc, int val)
  78. {
  79. int j;
  80. for (j = val; j < 7 ; j++)
  81. mlc->di_map[j] = -1;
  82. }
  83. static void hil_mlc_clear_di_scratch(hil_mlc *mlc)
  84. {
  85. memset(&mlc->di_scratch, 0, sizeof(mlc->di_scratch));
  86. }
  87. static void hil_mlc_copy_di_scratch(hil_mlc *mlc, int idx)
  88. {
  89. memcpy(&mlc->di[idx], &mlc->di_scratch, sizeof(mlc->di_scratch));
  90. }
  91. static int hil_mlc_match_di_scratch(hil_mlc *mlc)
  92. {
  93. int idx;
  94. for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
  95. int j, found = 0;
  96. /* In-use slots are not eligible. */
  97. for (j = 0; j < 7 ; j++)
  98. if (mlc->di_map[j] == idx)
  99. found++;
  100. if (found)
  101. continue;
  102. if (!memcmp(mlc->di + idx, &mlc->di_scratch,
  103. sizeof(mlc->di_scratch)))
  104. break;
  105. }
  106. return idx >= HIL_MLC_DEVMEM ? -1 : idx;
  107. }
  108. static int hil_mlc_find_free_di(hil_mlc *mlc)
  109. {
  110. int idx;
  111. /* TODO: Pick all-zero slots first, failing that,
  112. * randomize the slot picked among those eligible.
  113. */
  114. for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
  115. int j, found = 0;
  116. for (j = 0; j < 7 ; j++)
  117. if (mlc->di_map[j] == idx)
  118. found++;
  119. if (!found)
  120. break;
  121. }
  122. return idx; /* Note: It is guaranteed at least one above will match */
  123. }
  124. static inline void hil_mlc_clean_serio_map(hil_mlc *mlc)
  125. {
  126. int idx;
  127. for (idx = 0; idx < HIL_MLC_DEVMEM; idx++) {
  128. int j, found = 0;
  129. for (j = 0; j < 7 ; j++)
  130. if (mlc->di_map[j] == idx)
  131. found++;
  132. if (!found)
  133. mlc->serio_map[idx].di_revmap = -1;
  134. }
  135. }
  136. static void hil_mlc_send_polls(hil_mlc *mlc)
  137. {
  138. int did, i, cnt;
  139. struct serio *serio;
  140. struct serio_driver *drv;
  141. i = cnt = 0;
  142. did = (mlc->ipacket[0] & HIL_PKT_ADDR_MASK) >> 8;
  143. serio = did ? mlc->serio[mlc->di_map[did - 1]] : NULL;
  144. drv = (serio != NULL) ? serio->drv : NULL;
  145. while (mlc->icount < 15 - i) {
  146. hil_packet p;
  147. p = mlc->ipacket[i];
  148. if (did != (p & HIL_PKT_ADDR_MASK) >> 8) {
  149. if (drv && drv->interrupt) {
  150. drv->interrupt(serio, 0, 0);
  151. drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
  152. drv->interrupt(serio, HIL_PKT_CMD >> 8, 0);
  153. drv->interrupt(serio, HIL_CMD_POL + cnt, 0);
  154. }
  155. did = (p & HIL_PKT_ADDR_MASK) >> 8;
  156. serio = did ? mlc->serio[mlc->di_map[did-1]] : NULL;
  157. drv = (serio != NULL) ? serio->drv : NULL;
  158. cnt = 0;
  159. }
  160. cnt++;
  161. i++;
  162. if (drv && drv->interrupt) {
  163. drv->interrupt(serio, (p >> 24), 0);
  164. drv->interrupt(serio, (p >> 16) & 0xff, 0);
  165. drv->interrupt(serio, (p >> 8) & ~HIL_PKT_ADDR_MASK, 0);
  166. drv->interrupt(serio, p & 0xff, 0);
  167. }
  168. }
  169. }
  170. /*************************** State engine *********************************/
  171. #define HILSEN_SCHED 0x000100 /* Schedule the tasklet */
  172. #define HILSEN_BREAK 0x000200 /* Wait until next pass */
  173. #define HILSEN_UP 0x000400 /* relative node#, decrement */
  174. #define HILSEN_DOWN 0x000800 /* relative node#, increment */
  175. #define HILSEN_FOLLOW 0x001000 /* use retval as next node# */
  176. #define HILSEN_MASK 0x0000ff
  177. #define HILSEN_START 0
  178. #define HILSEN_RESTART 1
  179. #define HILSEN_DHR 9
  180. #define HILSEN_DHR2 10
  181. #define HILSEN_IFC 14
  182. #define HILSEN_HEAL0 16
  183. #define HILSEN_HEAL 18
  184. #define HILSEN_ACF 21
  185. #define HILSEN_ACF2 22
  186. #define HILSEN_DISC0 25
  187. #define HILSEN_DISC 27
  188. #define HILSEN_MATCH 40
  189. #define HILSEN_OPERATE 41
  190. #define HILSEN_PROBE 44
  191. #define HILSEN_DSR 52
  192. #define HILSEN_REPOLL 55
  193. #define HILSEN_IFCACF 58
  194. #define HILSEN_END 60
  195. #define HILSEN_NEXT (HILSEN_DOWN | 1)
  196. #define HILSEN_SAME (HILSEN_DOWN | 0)
  197. #define HILSEN_LAST (HILSEN_UP | 1)
  198. #define HILSEN_DOZE (HILSEN_SAME | HILSEN_SCHED | HILSEN_BREAK)
  199. #define HILSEN_SLEEP (HILSEN_SAME | HILSEN_BREAK)
  200. static int hilse_match(hil_mlc *mlc, int unused)
  201. {
  202. int rc;
  203. rc = hil_mlc_match_di_scratch(mlc);
  204. if (rc == -1) {
  205. rc = hil_mlc_find_free_di(mlc);
  206. if (rc == -1)
  207. goto err;
  208. #ifdef HIL_MLC_DEBUG
  209. printk(KERN_DEBUG PREFIX "new in slot %i\n", rc);
  210. #endif
  211. hil_mlc_copy_di_scratch(mlc, rc);
  212. mlc->di_map[mlc->ddi] = rc;
  213. mlc->serio_map[rc].di_revmap = mlc->ddi;
  214. hil_mlc_clean_serio_map(mlc);
  215. serio_rescan(mlc->serio[rc]);
  216. return -1;
  217. }
  218. mlc->di_map[mlc->ddi] = rc;
  219. #ifdef HIL_MLC_DEBUG
  220. printk(KERN_DEBUG PREFIX "same in slot %i\n", rc);
  221. #endif
  222. mlc->serio_map[rc].di_revmap = mlc->ddi;
  223. hil_mlc_clean_serio_map(mlc);
  224. return 0;
  225. err:
  226. printk(KERN_ERR PREFIX "Residual device slots exhausted, close some serios!\n");
  227. return 1;
  228. }
  229. /* An LCV used to prevent runaway loops, forces 5 second sleep when reset. */
  230. static int hilse_init_lcv(hil_mlc *mlc, int unused)
  231. {
  232. time64_t now = ktime_get_seconds();
  233. if (mlc->lcv && (now - mlc->lcv_time) < 5)
  234. return -1;
  235. mlc->lcv_time = now;
  236. mlc->lcv = 0;
  237. return 0;
  238. }
  239. static int hilse_inc_lcv(hil_mlc *mlc, int lim)
  240. {
  241. return mlc->lcv++ >= lim ? -1 : 0;
  242. }
  243. #if 0
  244. static int hilse_set_lcv(hil_mlc *mlc, int val)
  245. {
  246. mlc->lcv = val;
  247. return 0;
  248. }
  249. #endif
  250. /* Management of the discovered device index (zero based, -1 means no devs) */
  251. static int hilse_set_ddi(hil_mlc *mlc, int val)
  252. {
  253. mlc->ddi = val;
  254. hil_mlc_clear_di_map(mlc, val + 1);
  255. return 0;
  256. }
  257. static int hilse_dec_ddi(hil_mlc *mlc, int unused)
  258. {
  259. mlc->ddi--;
  260. if (mlc->ddi <= -1) {
  261. mlc->ddi = -1;
  262. hil_mlc_clear_di_map(mlc, 0);
  263. return -1;
  264. }
  265. hil_mlc_clear_di_map(mlc, mlc->ddi + 1);
  266. return 0;
  267. }
  268. static int hilse_inc_ddi(hil_mlc *mlc, int unused)
  269. {
  270. BUG_ON(mlc->ddi >= 6);
  271. mlc->ddi++;
  272. return 0;
  273. }
  274. static int hilse_take_idd(hil_mlc *mlc, int unused)
  275. {
  276. int i;
  277. /* Help the state engine:
  278. * Is this a real IDD response or just an echo?
  279. *
  280. * Real IDD response does not start with a command.
  281. */
  282. if (mlc->ipacket[0] & HIL_PKT_CMD)
  283. goto bail;
  284. /* Should have the command echoed further down. */
  285. for (i = 1; i < 16; i++) {
  286. if (((mlc->ipacket[i] & HIL_PKT_ADDR_MASK) ==
  287. (mlc->ipacket[0] & HIL_PKT_ADDR_MASK)) &&
  288. (mlc->ipacket[i] & HIL_PKT_CMD) &&
  289. ((mlc->ipacket[i] & HIL_PKT_DATA_MASK) == HIL_CMD_IDD))
  290. break;
  291. }
  292. if (i > 15)
  293. goto bail;
  294. /* And the rest of the packets should still be clear. */
  295. while (++i < 16)
  296. if (mlc->ipacket[i])
  297. break;
  298. if (i < 16)
  299. goto bail;
  300. for (i = 0; i < 16; i++)
  301. mlc->di_scratch.idd[i] =
  302. mlc->ipacket[i] & HIL_PKT_DATA_MASK;
  303. /* Next step is to see if RSC supported */
  304. if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_RSC)
  305. return HILSEN_NEXT;
  306. if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_EXD)
  307. return HILSEN_DOWN | 4;
  308. return 0;
  309. bail:
  310. mlc->ddi--;
  311. return -1; /* This should send us off to ACF */
  312. }
  313. static int hilse_take_rsc(hil_mlc *mlc, int unused)
  314. {
  315. int i;
  316. for (i = 0; i < 16; i++)
  317. mlc->di_scratch.rsc[i] =
  318. mlc->ipacket[i] & HIL_PKT_DATA_MASK;
  319. /* Next step is to see if EXD supported (IDD has already been read) */
  320. if (mlc->di_scratch.idd[1] & HIL_IDD_HEADER_EXD)
  321. return HILSEN_NEXT;
  322. return 0;
  323. }
  324. static int hilse_take_exd(hil_mlc *mlc, int unused)
  325. {
  326. int i;
  327. for (i = 0; i < 16; i++)
  328. mlc->di_scratch.exd[i] =
  329. mlc->ipacket[i] & HIL_PKT_DATA_MASK;
  330. /* Next step is to see if RNM supported. */
  331. if (mlc->di_scratch.exd[0] & HIL_EXD_HEADER_RNM)
  332. return HILSEN_NEXT;
  333. return 0;
  334. }
  335. static int hilse_take_rnm(hil_mlc *mlc, int unused)
  336. {
  337. int i;
  338. for (i = 0; i < 16; i++)
  339. mlc->di_scratch.rnm[i] =
  340. mlc->ipacket[i] & HIL_PKT_DATA_MASK;
  341. printk(KERN_INFO PREFIX "Device name gotten: %16s\n",
  342. mlc->di_scratch.rnm);
  343. return 0;
  344. }
  345. static int hilse_operate(hil_mlc *mlc, int repoll)
  346. {
  347. if (mlc->opercnt == 0)
  348. hil_mlcs_probe = 0;
  349. mlc->opercnt = 1;
  350. hil_mlc_send_polls(mlc);
  351. if (!hil_mlcs_probe)
  352. return 0;
  353. hil_mlcs_probe = 0;
  354. mlc->opercnt = 0;
  355. return 1;
  356. }
  357. #define FUNC(funct, funct_arg, zero_rc, neg_rc, pos_rc) \
  358. { HILSE_FUNC, { .func = funct }, funct_arg, zero_rc, neg_rc, pos_rc },
  359. #define OUT(pack) \
  360. { HILSE_OUT, { .packet = pack }, 0, HILSEN_NEXT, HILSEN_DOZE, 0 },
  361. #define CTS \
  362. { HILSE_CTS, { .packet = 0 }, 0, HILSEN_NEXT | HILSEN_SCHED | HILSEN_BREAK, HILSEN_DOZE, 0 },
  363. #define EXPECT(comp, to, got, got_wrong, timed_out) \
  364. { HILSE_EXPECT, { .packet = comp }, to, got, got_wrong, timed_out },
  365. #define EXPECT_LAST(comp, to, got, got_wrong, timed_out) \
  366. { HILSE_EXPECT_LAST, { .packet = comp }, to, got, got_wrong, timed_out },
  367. #define EXPECT_DISC(comp, to, got, got_wrong, timed_out) \
  368. { HILSE_EXPECT_DISC, { .packet = comp }, to, got, got_wrong, timed_out },
  369. #define IN(to, got, got_error, timed_out) \
  370. { HILSE_IN, { .packet = 0 }, to, got, got_error, timed_out },
  371. #define OUT_DISC(pack) \
  372. { HILSE_OUT_DISC, { .packet = pack }, 0, 0, 0, 0 },
  373. #define OUT_LAST(pack) \
  374. { HILSE_OUT_LAST, { .packet = pack }, 0, 0, 0, 0 },
  375. static const struct hilse_node hil_mlc_se[HILSEN_END] = {
  376. /* 0 HILSEN_START */
  377. FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_SLEEP, 0)
  378. /* 1 HILSEN_RESTART */
  379. FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
  380. OUT(HIL_CTRL_ONLY) /* Disable APE */
  381. CTS
  382. #define TEST_PACKET(x) \
  383. (HIL_PKT_CMD | (x << HIL_PKT_ADDR_SHIFT) | x << 4 | x)
  384. OUT(HIL_DO_ALTER_CTRL | HIL_CTRL_TEST | TEST_PACKET(0x5))
  385. EXPECT(HIL_ERR_INT | TEST_PACKET(0x5),
  386. 2000, HILSEN_NEXT, HILSEN_RESTART, HILSEN_RESTART)
  387. OUT(HIL_DO_ALTER_CTRL | HIL_CTRL_TEST | TEST_PACKET(0xa))
  388. EXPECT(HIL_ERR_INT | TEST_PACKET(0xa),
  389. 2000, HILSEN_NEXT, HILSEN_RESTART, HILSEN_RESTART)
  390. OUT(HIL_CTRL_ONLY | 0) /* Disable test mode */
  391. /* 9 HILSEN_DHR */
  392. FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_SLEEP, 0)
  393. /* 10 HILSEN_DHR2 */
  394. FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
  395. FUNC(hilse_set_ddi, -1, HILSEN_NEXT, 0, 0)
  396. OUT(HIL_PKT_CMD | HIL_CMD_DHR)
  397. IN(300000, HILSEN_DHR2, HILSEN_DHR2, HILSEN_NEXT)
  398. /* 14 HILSEN_IFC */
  399. OUT(HIL_PKT_CMD | HIL_CMD_IFC)
  400. EXPECT(HIL_PKT_CMD | HIL_CMD_IFC | HIL_ERR_INT,
  401. 20000, HILSEN_DISC, HILSEN_DHR2, HILSEN_NEXT )
  402. /* If devices are there, they weren't in PUP or other loopback mode.
  403. * We're more concerned at this point with restoring operation
  404. * to devices than discovering new ones, so we try to salvage
  405. * the loop configuration by closing off the loop.
  406. */
  407. /* 16 HILSEN_HEAL0 */
  408. FUNC(hilse_dec_ddi, 0, HILSEN_NEXT, HILSEN_ACF, 0)
  409. FUNC(hilse_inc_ddi, 0, HILSEN_NEXT, 0, 0)
  410. /* 18 HILSEN_HEAL */
  411. OUT_LAST(HIL_CMD_ELB)
  412. EXPECT_LAST(HIL_CMD_ELB | HIL_ERR_INT,
  413. 20000, HILSEN_REPOLL, HILSEN_DSR, HILSEN_NEXT)
  414. FUNC(hilse_dec_ddi, 0, HILSEN_HEAL, HILSEN_NEXT, 0)
  415. /* 21 HILSEN_ACF */
  416. FUNC(hilse_init_lcv, 0, HILSEN_NEXT, HILSEN_DOZE, 0)
  417. /* 22 HILSEN_ACF2 */
  418. FUNC(hilse_inc_lcv, 10, HILSEN_NEXT, HILSEN_START, 0)
  419. OUT(HIL_PKT_CMD | HIL_CMD_ACF | 1)
  420. IN(20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
  421. /* 25 HILSEN_DISC0 */
  422. OUT_DISC(HIL_PKT_CMD | HIL_CMD_ELB)
  423. EXPECT_DISC(HIL_PKT_CMD | HIL_CMD_ELB | HIL_ERR_INT,
  424. 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
  425. /* Only enter here if response just received */
  426. /* 27 HILSEN_DISC */
  427. OUT_DISC(HIL_PKT_CMD | HIL_CMD_IDD)
  428. EXPECT_DISC(HIL_PKT_CMD | HIL_CMD_IDD | HIL_ERR_INT,
  429. 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_START)
  430. FUNC(hilse_inc_ddi, 0, HILSEN_NEXT, HILSEN_START, 0)
  431. FUNC(hilse_take_idd, 0, HILSEN_MATCH, HILSEN_IFCACF, HILSEN_FOLLOW)
  432. OUT_LAST(HIL_PKT_CMD | HIL_CMD_RSC)
  433. EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_RSC | HIL_ERR_INT,
  434. 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
  435. FUNC(hilse_take_rsc, 0, HILSEN_MATCH, 0, HILSEN_FOLLOW)
  436. OUT_LAST(HIL_PKT_CMD | HIL_CMD_EXD)
  437. EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_EXD | HIL_ERR_INT,
  438. 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
  439. FUNC(hilse_take_exd, 0, HILSEN_MATCH, 0, HILSEN_FOLLOW)
  440. OUT_LAST(HIL_PKT_CMD | HIL_CMD_RNM)
  441. EXPECT_LAST(HIL_PKT_CMD | HIL_CMD_RNM | HIL_ERR_INT,
  442. 30000, HILSEN_NEXT, HILSEN_DSR, HILSEN_DSR)
  443. FUNC(hilse_take_rnm, 0, HILSEN_MATCH, 0, 0)
  444. /* 40 HILSEN_MATCH */
  445. FUNC(hilse_match, 0, HILSEN_NEXT, HILSEN_NEXT, /* TODO */ 0)
  446. /* 41 HILSEN_OPERATE */
  447. OUT(HIL_PKT_CMD | HIL_CMD_POL)
  448. EXPECT(HIL_PKT_CMD | HIL_CMD_POL | HIL_ERR_INT,
  449. 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
  450. FUNC(hilse_operate, 0, HILSEN_OPERATE, HILSEN_IFC, HILSEN_NEXT)
  451. /* 44 HILSEN_PROBE */
  452. OUT_LAST(HIL_PKT_CMD | HIL_CMD_EPT)
  453. IN(10000, HILSEN_DISC, HILSEN_DSR, HILSEN_NEXT)
  454. OUT_DISC(HIL_PKT_CMD | HIL_CMD_ELB)
  455. IN(10000, HILSEN_DISC, HILSEN_DSR, HILSEN_NEXT)
  456. OUT(HIL_PKT_CMD | HIL_CMD_ACF | 1)
  457. IN(10000, HILSEN_DISC0, HILSEN_DSR, HILSEN_NEXT)
  458. OUT_LAST(HIL_PKT_CMD | HIL_CMD_ELB)
  459. IN(10000, HILSEN_OPERATE, HILSEN_DSR, HILSEN_DSR)
  460. /* 52 HILSEN_DSR */
  461. FUNC(hilse_set_ddi, -1, HILSEN_NEXT, 0, 0)
  462. OUT(HIL_PKT_CMD | HIL_CMD_DSR)
  463. IN(20000, HILSEN_DHR, HILSEN_DHR, HILSEN_IFC)
  464. /* 55 HILSEN_REPOLL */
  465. OUT(HIL_PKT_CMD | HIL_CMD_RPL)
  466. EXPECT(HIL_PKT_CMD | HIL_CMD_RPL | HIL_ERR_INT,
  467. 20000, HILSEN_NEXT, HILSEN_DSR, HILSEN_NEXT)
  468. FUNC(hilse_operate, 1, HILSEN_OPERATE, HILSEN_IFC, HILSEN_PROBE)
  469. /* 58 HILSEN_IFCACF */
  470. OUT(HIL_PKT_CMD | HIL_CMD_IFC)
  471. EXPECT(HIL_PKT_CMD | HIL_CMD_IFC | HIL_ERR_INT,
  472. 20000, HILSEN_ACF2, HILSEN_DHR2, HILSEN_HEAL)
  473. /* 60 HILSEN_END */
  474. };
  475. static inline void hilse_setup_input(hil_mlc *mlc, const struct hilse_node *node)
  476. {
  477. switch (node->act) {
  478. case HILSE_EXPECT_DISC:
  479. mlc->imatch = node->object.packet;
  480. mlc->imatch |= ((mlc->ddi + 2) << HIL_PKT_ADDR_SHIFT);
  481. break;
  482. case HILSE_EXPECT_LAST:
  483. mlc->imatch = node->object.packet;
  484. mlc->imatch |= ((mlc->ddi + 1) << HIL_PKT_ADDR_SHIFT);
  485. break;
  486. case HILSE_EXPECT:
  487. mlc->imatch = node->object.packet;
  488. break;
  489. case HILSE_IN:
  490. mlc->imatch = 0;
  491. break;
  492. default:
  493. BUG();
  494. }
  495. mlc->istarted = 1;
  496. mlc->intimeout = usecs_to_jiffies(node->arg);
  497. mlc->instart = jiffies;
  498. mlc->icount = 15;
  499. memset(mlc->ipacket, 0, 16 * sizeof(hil_packet));
  500. BUG_ON(down_trylock(&mlc->isem));
  501. }
  502. #ifdef HIL_MLC_DEBUG
  503. static int doze;
  504. static int seidx; /* For debug */
  505. #endif
  506. static int hilse_donode(hil_mlc *mlc)
  507. {
  508. const struct hilse_node *node;
  509. int nextidx = 0;
  510. int sched_long = 0;
  511. unsigned long flags;
  512. #ifdef HIL_MLC_DEBUG
  513. if (mlc->seidx && mlc->seidx != seidx &&
  514. mlc->seidx != 41 && mlc->seidx != 42 && mlc->seidx != 43) {
  515. printk(KERN_DEBUG PREFIX "z%i \n {%i}", doze, mlc->seidx);
  516. doze = 0;
  517. }
  518. seidx = mlc->seidx;
  519. #endif
  520. node = hil_mlc_se + mlc->seidx;
  521. switch (node->act) {
  522. int rc;
  523. hil_packet pack;
  524. case HILSE_FUNC:
  525. BUG_ON(node->object.func == NULL);
  526. rc = node->object.func(mlc, node->arg);
  527. nextidx = (rc > 0) ? node->ugly :
  528. ((rc < 0) ? node->bad : node->good);
  529. if (nextidx == HILSEN_FOLLOW)
  530. nextidx = rc;
  531. break;
  532. case HILSE_EXPECT_LAST:
  533. case HILSE_EXPECT_DISC:
  534. case HILSE_EXPECT:
  535. case HILSE_IN:
  536. /* Already set up from previous HILSE_OUT_* */
  537. write_lock_irqsave(&mlc->lock, flags);
  538. rc = mlc->in(mlc, node->arg);
  539. if (rc == 2) {
  540. nextidx = HILSEN_DOZE;
  541. sched_long = 1;
  542. write_unlock_irqrestore(&mlc->lock, flags);
  543. break;
  544. }
  545. if (rc == 1)
  546. nextidx = node->ugly;
  547. else if (rc == 0)
  548. nextidx = node->good;
  549. else
  550. nextidx = node->bad;
  551. mlc->istarted = 0;
  552. write_unlock_irqrestore(&mlc->lock, flags);
  553. break;
  554. case HILSE_OUT_LAST:
  555. write_lock_irqsave(&mlc->lock, flags);
  556. pack = node->object.packet;
  557. pack |= ((mlc->ddi + 1) << HIL_PKT_ADDR_SHIFT);
  558. goto out;
  559. case HILSE_OUT_DISC:
  560. write_lock_irqsave(&mlc->lock, flags);
  561. pack = node->object.packet;
  562. pack |= ((mlc->ddi + 2) << HIL_PKT_ADDR_SHIFT);
  563. goto out;
  564. case HILSE_OUT:
  565. write_lock_irqsave(&mlc->lock, flags);
  566. pack = node->object.packet;
  567. out:
  568. if (!mlc->istarted) {
  569. /* Prepare to receive input */
  570. if ((node + 1)->act & HILSE_IN)
  571. hilse_setup_input(mlc, node + 1);
  572. }
  573. write_unlock_irqrestore(&mlc->lock, flags);
  574. if (down_trylock(&mlc->osem)) {
  575. nextidx = HILSEN_DOZE;
  576. break;
  577. }
  578. up(&mlc->osem);
  579. write_lock_irqsave(&mlc->lock, flags);
  580. if (!mlc->ostarted) {
  581. mlc->ostarted = 1;
  582. mlc->opacket = pack;
  583. mlc->out(mlc);
  584. nextidx = HILSEN_DOZE;
  585. write_unlock_irqrestore(&mlc->lock, flags);
  586. break;
  587. }
  588. mlc->ostarted = 0;
  589. mlc->instart = jiffies;
  590. write_unlock_irqrestore(&mlc->lock, flags);
  591. nextidx = HILSEN_NEXT;
  592. break;
  593. case HILSE_CTS:
  594. write_lock_irqsave(&mlc->lock, flags);
  595. nextidx = mlc->cts(mlc) ? node->bad : node->good;
  596. write_unlock_irqrestore(&mlc->lock, flags);
  597. break;
  598. default:
  599. BUG();
  600. }
  601. #ifdef HIL_MLC_DEBUG
  602. if (nextidx == HILSEN_DOZE)
  603. doze++;
  604. #endif
  605. while (nextidx & HILSEN_SCHED) {
  606. unsigned long now = jiffies;
  607. if (!sched_long)
  608. goto sched;
  609. if (time_after(now, mlc->instart + mlc->intimeout))
  610. goto sched;
  611. mod_timer(&hil_mlcs_kicker, mlc->instart + mlc->intimeout);
  612. break;
  613. sched:
  614. tasklet_schedule(&hil_mlcs_tasklet);
  615. break;
  616. }
  617. if (nextidx & HILSEN_DOWN)
  618. mlc->seidx += nextidx & HILSEN_MASK;
  619. else if (nextidx & HILSEN_UP)
  620. mlc->seidx -= nextidx & HILSEN_MASK;
  621. else
  622. mlc->seidx = nextidx & HILSEN_MASK;
  623. if (nextidx & HILSEN_BREAK)
  624. return 1;
  625. return 0;
  626. }
  627. /******************** tasklet context functions **************************/
  628. static void hil_mlcs_process(unsigned long unused)
  629. {
  630. struct list_head *tmp;
  631. read_lock(&hil_mlcs_lock);
  632. list_for_each(tmp, &hil_mlcs) {
  633. struct hil_mlc *mlc = list_entry(tmp, hil_mlc, list);
  634. while (hilse_donode(mlc) == 0) {
  635. #ifdef HIL_MLC_DEBUG
  636. if (mlc->seidx != 41 &&
  637. mlc->seidx != 42 &&
  638. mlc->seidx != 43)
  639. printk(KERN_DEBUG PREFIX " + ");
  640. #endif
  641. }
  642. }
  643. read_unlock(&hil_mlcs_lock);
  644. }
  645. /************************* Keepalive timer task *********************/
  646. static void hil_mlcs_timer(struct timer_list *unused)
  647. {
  648. hil_mlcs_probe = 1;
  649. tasklet_schedule(&hil_mlcs_tasklet);
  650. /* Re-insert the periodic task. */
  651. if (!timer_pending(&hil_mlcs_kicker))
  652. mod_timer(&hil_mlcs_kicker, jiffies + HZ);
  653. }
  654. /******************** user/kernel context functions **********************/
  655. static int hil_mlc_serio_write(struct serio *serio, unsigned char c)
  656. {
  657. struct hil_mlc_serio_map *map;
  658. struct hil_mlc *mlc;
  659. struct serio_driver *drv;
  660. uint8_t *idx, *last;
  661. map = serio->port_data;
  662. BUG_ON(map == NULL);
  663. mlc = map->mlc;
  664. BUG_ON(mlc == NULL);
  665. mlc->serio_opacket[map->didx] |=
  666. ((hil_packet)c) << (8 * (3 - mlc->serio_oidx[map->didx]));
  667. if (mlc->serio_oidx[map->didx] >= 3) {
  668. /* for now only commands */
  669. if (!(mlc->serio_opacket[map->didx] & HIL_PKT_CMD))
  670. return -EIO;
  671. switch (mlc->serio_opacket[map->didx] & HIL_PKT_DATA_MASK) {
  672. case HIL_CMD_IDD:
  673. idx = mlc->di[map->didx].idd;
  674. goto emu;
  675. case HIL_CMD_RSC:
  676. idx = mlc->di[map->didx].rsc;
  677. goto emu;
  678. case HIL_CMD_EXD:
  679. idx = mlc->di[map->didx].exd;
  680. goto emu;
  681. case HIL_CMD_RNM:
  682. idx = mlc->di[map->didx].rnm;
  683. goto emu;
  684. default:
  685. break;
  686. }
  687. mlc->serio_oidx[map->didx] = 0;
  688. mlc->serio_opacket[map->didx] = 0;
  689. }
  690. mlc->serio_oidx[map->didx]++;
  691. return -EIO;
  692. emu:
  693. drv = serio->drv;
  694. BUG_ON(drv == NULL);
  695. last = idx + 15;
  696. while ((last != idx) && (*last == 0))
  697. last--;
  698. while (idx != last) {
  699. drv->interrupt(serio, 0, 0);
  700. drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
  701. drv->interrupt(serio, 0, 0);
  702. drv->interrupt(serio, *idx, 0);
  703. idx++;
  704. }
  705. drv->interrupt(serio, 0, 0);
  706. drv->interrupt(serio, HIL_ERR_INT >> 16, 0);
  707. drv->interrupt(serio, HIL_PKT_CMD >> 8, 0);
  708. drv->interrupt(serio, *idx, 0);
  709. mlc->serio_oidx[map->didx] = 0;
  710. mlc->serio_opacket[map->didx] = 0;
  711. return 0;
  712. }
  713. static int hil_mlc_serio_open(struct serio *serio)
  714. {
  715. struct hil_mlc_serio_map *map;
  716. struct hil_mlc *mlc;
  717. if (serio_get_drvdata(serio) != NULL)
  718. return -EBUSY;
  719. map = serio->port_data;
  720. BUG_ON(map == NULL);
  721. mlc = map->mlc;
  722. BUG_ON(mlc == NULL);
  723. return 0;
  724. }
  725. static void hil_mlc_serio_close(struct serio *serio)
  726. {
  727. struct hil_mlc_serio_map *map;
  728. struct hil_mlc *mlc;
  729. map = serio->port_data;
  730. BUG_ON(map == NULL);
  731. mlc = map->mlc;
  732. BUG_ON(mlc == NULL);
  733. serio_set_drvdata(serio, NULL);
  734. serio->drv = NULL;
  735. /* TODO wake up interruptable */
  736. }
  737. static const struct serio_device_id hil_mlc_serio_id = {
  738. .type = SERIO_HIL_MLC,
  739. .proto = SERIO_HIL,
  740. .extra = SERIO_ANY,
  741. .id = SERIO_ANY,
  742. };
  743. int hil_mlc_register(hil_mlc *mlc)
  744. {
  745. int i;
  746. unsigned long flags;
  747. BUG_ON(mlc == NULL);
  748. mlc->istarted = 0;
  749. mlc->ostarted = 0;
  750. rwlock_init(&mlc->lock);
  751. sema_init(&mlc->osem, 1);
  752. sema_init(&mlc->isem, 1);
  753. mlc->icount = -1;
  754. mlc->imatch = 0;
  755. mlc->opercnt = 0;
  756. sema_init(&(mlc->csem), 0);
  757. hil_mlc_clear_di_scratch(mlc);
  758. hil_mlc_clear_di_map(mlc, 0);
  759. for (i = 0; i < HIL_MLC_DEVMEM; i++) {
  760. struct serio *mlc_serio;
  761. hil_mlc_copy_di_scratch(mlc, i);
  762. mlc_serio = kzalloc(sizeof(*mlc_serio), GFP_KERNEL);
  763. mlc->serio[i] = mlc_serio;
  764. if (!mlc->serio[i]) {
  765. for (; i >= 0; i--)
  766. kfree(mlc->serio[i]);
  767. return -ENOMEM;
  768. }
  769. snprintf(mlc_serio->name, sizeof(mlc_serio->name)-1, "HIL_SERIO%d", i);
  770. snprintf(mlc_serio->phys, sizeof(mlc_serio->phys)-1, "HIL%d", i);
  771. mlc_serio->id = hil_mlc_serio_id;
  772. mlc_serio->id.id = i; /* HIL port no. */
  773. mlc_serio->write = hil_mlc_serio_write;
  774. mlc_serio->open = hil_mlc_serio_open;
  775. mlc_serio->close = hil_mlc_serio_close;
  776. mlc_serio->port_data = &(mlc->serio_map[i]);
  777. mlc->serio_map[i].mlc = mlc;
  778. mlc->serio_map[i].didx = i;
  779. mlc->serio_map[i].di_revmap = -1;
  780. mlc->serio_opacket[i] = 0;
  781. mlc->serio_oidx[i] = 0;
  782. serio_register_port(mlc_serio);
  783. }
  784. mlc->tasklet = &hil_mlcs_tasklet;
  785. write_lock_irqsave(&hil_mlcs_lock, flags);
  786. list_add_tail(&mlc->list, &hil_mlcs);
  787. mlc->seidx = HILSEN_START;
  788. write_unlock_irqrestore(&hil_mlcs_lock, flags);
  789. tasklet_schedule(&hil_mlcs_tasklet);
  790. return 0;
  791. }
  792. int hil_mlc_unregister(hil_mlc *mlc)
  793. {
  794. struct list_head *tmp;
  795. unsigned long flags;
  796. int i;
  797. BUG_ON(mlc == NULL);
  798. write_lock_irqsave(&hil_mlcs_lock, flags);
  799. list_for_each(tmp, &hil_mlcs)
  800. if (list_entry(tmp, hil_mlc, list) == mlc)
  801. goto found;
  802. /* not found in list */
  803. write_unlock_irqrestore(&hil_mlcs_lock, flags);
  804. tasklet_schedule(&hil_mlcs_tasklet);
  805. return -ENODEV;
  806. found:
  807. list_del(tmp);
  808. write_unlock_irqrestore(&hil_mlcs_lock, flags);
  809. for (i = 0; i < HIL_MLC_DEVMEM; i++) {
  810. serio_unregister_port(mlc->serio[i]);
  811. mlc->serio[i] = NULL;
  812. }
  813. tasklet_schedule(&hil_mlcs_tasklet);
  814. return 0;
  815. }
  816. /**************************** Module interface *************************/
  817. static int __init hil_mlc_init(void)
  818. {
  819. timer_setup(&hil_mlcs_kicker, &hil_mlcs_timer, 0);
  820. mod_timer(&hil_mlcs_kicker, jiffies + HZ);
  821. tasklet_enable(&hil_mlcs_tasklet);
  822. return 0;
  823. }
  824. static void __exit hil_mlc_exit(void)
  825. {
  826. del_timer_sync(&hil_mlcs_kicker);
  827. tasklet_kill(&hil_mlcs_tasklet);
  828. }
  829. module_init(hil_mlc_init);
  830. module_exit(hil_mlc_exit);