main.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049
  1. /* QLogic qedr NIC Driver
  2. * Copyright (c) 2015-2016 QLogic Corporation
  3. *
  4. * This software is available to you under a choice of one of two
  5. * licenses. You may choose to be licensed under the terms of the GNU
  6. * General Public License (GPL) Version 2, available from the file
  7. * COPYING in the main directory of this source tree, or the
  8. * OpenIB.org BSD license below:
  9. *
  10. * Redistribution and use in source and binary forms, with or
  11. * without modification, are permitted provided that the following
  12. * conditions are met:
  13. *
  14. * - Redistributions of source code must retain the above
  15. * copyright notice, this list of conditions and the following
  16. * disclaimer.
  17. *
  18. * - Redistributions in binary form must reproduce the above
  19. * copyright notice, this list of conditions and the following
  20. * disclaimer in the documentation and /or other materials
  21. * provided with the distribution.
  22. *
  23. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
  24. * EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
  25. * MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND
  26. * NONINFRINGEMENT. IN NO EVENT SHALL THE AUTHORS OR COPYRIGHT HOLDERS
  27. * BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN
  28. * ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN
  29. * CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  30. * SOFTWARE.
  31. */
  32. #include <linux/module.h>
  33. #include <rdma/ib_verbs.h>
  34. #include <rdma/ib_addr.h>
  35. #include <rdma/ib_user_verbs.h>
  36. #include <rdma/iw_cm.h>
  37. #include <rdma/ib_mad.h>
  38. #include <linux/netdevice.h>
  39. #include <linux/iommu.h>
  40. #include <linux/pci.h>
  41. #include <net/addrconf.h>
  42. #include <linux/idr.h>
  43. #include <linux/qed/qed_chain.h>
  44. #include <linux/qed/qed_if.h>
  45. #include "qedr.h"
  46. #include "verbs.h"
  47. #include <rdma/qedr-abi.h>
  48. #include "qedr_iw_cm.h"
  49. MODULE_DESCRIPTION("QLogic 40G/100G ROCE Driver");
  50. MODULE_AUTHOR("QLogic Corporation");
  51. MODULE_LICENSE("Dual BSD/GPL");
  52. #define QEDR_WQ_MULTIPLIER_DFT (3)
  53. static void qedr_ib_dispatch_event(struct qedr_dev *dev, u8 port_num,
  54. enum ib_event_type type)
  55. {
  56. struct ib_event ibev;
  57. ibev.device = &dev->ibdev;
  58. ibev.element.port_num = port_num;
  59. ibev.event = type;
  60. ib_dispatch_event(&ibev);
  61. }
  62. static enum rdma_link_layer qedr_link_layer(struct ib_device *device,
  63. u8 port_num)
  64. {
  65. return IB_LINK_LAYER_ETHERNET;
  66. }
  67. static void qedr_get_dev_fw_str(struct ib_device *ibdev, char *str)
  68. {
  69. struct qedr_dev *qedr = get_qedr_dev(ibdev);
  70. u32 fw_ver = (u32)qedr->attr.fw_ver;
  71. snprintf(str, IB_FW_VERSION_NAME_MAX, "%d.%d.%d.%d",
  72. (fw_ver >> 24) & 0xFF, (fw_ver >> 16) & 0xFF,
  73. (fw_ver >> 8) & 0xFF, fw_ver & 0xFF);
  74. }
  75. static struct net_device *qedr_get_netdev(struct ib_device *dev, u8 port_num)
  76. {
  77. struct qedr_dev *qdev;
  78. qdev = get_qedr_dev(dev);
  79. dev_hold(qdev->ndev);
  80. /* The HW vendor's device driver must guarantee
  81. * that this function returns NULL before the net device has finished
  82. * NETDEV_UNREGISTER state.
  83. */
  84. return qdev->ndev;
  85. }
  86. static int qedr_roce_port_immutable(struct ib_device *ibdev, u8 port_num,
  87. struct ib_port_immutable *immutable)
  88. {
  89. struct ib_port_attr attr;
  90. int err;
  91. err = qedr_query_port(ibdev, port_num, &attr);
  92. if (err)
  93. return err;
  94. immutable->pkey_tbl_len = attr.pkey_tbl_len;
  95. immutable->gid_tbl_len = attr.gid_tbl_len;
  96. immutable->core_cap_flags = RDMA_CORE_PORT_IBA_ROCE |
  97. RDMA_CORE_PORT_IBA_ROCE_UDP_ENCAP;
  98. immutable->max_mad_size = IB_MGMT_MAD_SIZE;
  99. return 0;
  100. }
  101. static int qedr_iw_port_immutable(struct ib_device *ibdev, u8 port_num,
  102. struct ib_port_immutable *immutable)
  103. {
  104. struct ib_port_attr attr;
  105. int err;
  106. err = qedr_query_port(ibdev, port_num, &attr);
  107. if (err)
  108. return err;
  109. immutable->pkey_tbl_len = 1;
  110. immutable->gid_tbl_len = 1;
  111. immutable->core_cap_flags = RDMA_CORE_PORT_IWARP;
  112. immutable->max_mad_size = 0;
  113. return 0;
  114. }
  115. static int qedr_iw_register_device(struct qedr_dev *dev)
  116. {
  117. dev->ibdev.node_type = RDMA_NODE_RNIC;
  118. dev->ibdev.query_gid = qedr_iw_query_gid;
  119. dev->ibdev.get_port_immutable = qedr_iw_port_immutable;
  120. dev->ibdev.iwcm = kzalloc(sizeof(*dev->ibdev.iwcm), GFP_KERNEL);
  121. if (!dev->ibdev.iwcm)
  122. return -ENOMEM;
  123. dev->ibdev.iwcm->connect = qedr_iw_connect;
  124. dev->ibdev.iwcm->accept = qedr_iw_accept;
  125. dev->ibdev.iwcm->reject = qedr_iw_reject;
  126. dev->ibdev.iwcm->create_listen = qedr_iw_create_listen;
  127. dev->ibdev.iwcm->destroy_listen = qedr_iw_destroy_listen;
  128. dev->ibdev.iwcm->add_ref = qedr_iw_qp_add_ref;
  129. dev->ibdev.iwcm->rem_ref = qedr_iw_qp_rem_ref;
  130. dev->ibdev.iwcm->get_qp = qedr_iw_get_qp;
  131. memcpy(dev->ibdev.iwcm->ifname,
  132. dev->ndev->name, sizeof(dev->ibdev.iwcm->ifname));
  133. return 0;
  134. }
  135. static void qedr_roce_register_device(struct qedr_dev *dev)
  136. {
  137. dev->ibdev.node_type = RDMA_NODE_IB_CA;
  138. dev->ibdev.get_port_immutable = qedr_roce_port_immutable;
  139. }
  140. static int qedr_register_device(struct qedr_dev *dev)
  141. {
  142. int rc;
  143. strlcpy(dev->ibdev.name, "qedr%d", IB_DEVICE_NAME_MAX);
  144. dev->ibdev.node_guid = dev->attr.node_guid;
  145. memcpy(dev->ibdev.node_desc, QEDR_NODE_DESC, sizeof(QEDR_NODE_DESC));
  146. dev->ibdev.owner = THIS_MODULE;
  147. dev->ibdev.uverbs_abi_ver = QEDR_ABI_VERSION;
  148. dev->ibdev.uverbs_cmd_mask = QEDR_UVERBS(GET_CONTEXT) |
  149. QEDR_UVERBS(QUERY_DEVICE) |
  150. QEDR_UVERBS(QUERY_PORT) |
  151. QEDR_UVERBS(ALLOC_PD) |
  152. QEDR_UVERBS(DEALLOC_PD) |
  153. QEDR_UVERBS(CREATE_COMP_CHANNEL) |
  154. QEDR_UVERBS(CREATE_CQ) |
  155. QEDR_UVERBS(RESIZE_CQ) |
  156. QEDR_UVERBS(DESTROY_CQ) |
  157. QEDR_UVERBS(REQ_NOTIFY_CQ) |
  158. QEDR_UVERBS(CREATE_QP) |
  159. QEDR_UVERBS(MODIFY_QP) |
  160. QEDR_UVERBS(QUERY_QP) |
  161. QEDR_UVERBS(DESTROY_QP) |
  162. QEDR_UVERBS(CREATE_SRQ) |
  163. QEDR_UVERBS(DESTROY_SRQ) |
  164. QEDR_UVERBS(QUERY_SRQ) |
  165. QEDR_UVERBS(MODIFY_SRQ) |
  166. QEDR_UVERBS(POST_SRQ_RECV) |
  167. QEDR_UVERBS(REG_MR) |
  168. QEDR_UVERBS(DEREG_MR) |
  169. QEDR_UVERBS(POLL_CQ) |
  170. QEDR_UVERBS(POST_SEND) |
  171. QEDR_UVERBS(POST_RECV);
  172. if (IS_IWARP(dev)) {
  173. rc = qedr_iw_register_device(dev);
  174. if (rc)
  175. return rc;
  176. } else {
  177. qedr_roce_register_device(dev);
  178. }
  179. dev->ibdev.phys_port_cnt = 1;
  180. dev->ibdev.num_comp_vectors = dev->num_cnq;
  181. dev->ibdev.query_device = qedr_query_device;
  182. dev->ibdev.query_port = qedr_query_port;
  183. dev->ibdev.modify_port = qedr_modify_port;
  184. dev->ibdev.alloc_ucontext = qedr_alloc_ucontext;
  185. dev->ibdev.dealloc_ucontext = qedr_dealloc_ucontext;
  186. dev->ibdev.mmap = qedr_mmap;
  187. dev->ibdev.alloc_pd = qedr_alloc_pd;
  188. dev->ibdev.dealloc_pd = qedr_dealloc_pd;
  189. dev->ibdev.create_cq = qedr_create_cq;
  190. dev->ibdev.destroy_cq = qedr_destroy_cq;
  191. dev->ibdev.resize_cq = qedr_resize_cq;
  192. dev->ibdev.req_notify_cq = qedr_arm_cq;
  193. dev->ibdev.create_qp = qedr_create_qp;
  194. dev->ibdev.modify_qp = qedr_modify_qp;
  195. dev->ibdev.query_qp = qedr_query_qp;
  196. dev->ibdev.destroy_qp = qedr_destroy_qp;
  197. dev->ibdev.create_srq = qedr_create_srq;
  198. dev->ibdev.destroy_srq = qedr_destroy_srq;
  199. dev->ibdev.modify_srq = qedr_modify_srq;
  200. dev->ibdev.query_srq = qedr_query_srq;
  201. dev->ibdev.post_srq_recv = qedr_post_srq_recv;
  202. dev->ibdev.query_pkey = qedr_query_pkey;
  203. dev->ibdev.create_ah = qedr_create_ah;
  204. dev->ibdev.destroy_ah = qedr_destroy_ah;
  205. dev->ibdev.get_dma_mr = qedr_get_dma_mr;
  206. dev->ibdev.dereg_mr = qedr_dereg_mr;
  207. dev->ibdev.reg_user_mr = qedr_reg_user_mr;
  208. dev->ibdev.alloc_mr = qedr_alloc_mr;
  209. dev->ibdev.map_mr_sg = qedr_map_mr_sg;
  210. dev->ibdev.poll_cq = qedr_poll_cq;
  211. dev->ibdev.post_send = qedr_post_send;
  212. dev->ibdev.post_recv = qedr_post_recv;
  213. dev->ibdev.process_mad = qedr_process_mad;
  214. dev->ibdev.get_netdev = qedr_get_netdev;
  215. dev->ibdev.dev.parent = &dev->pdev->dev;
  216. dev->ibdev.get_link_layer = qedr_link_layer;
  217. dev->ibdev.get_dev_fw_str = qedr_get_dev_fw_str;
  218. dev->ibdev.driver_id = RDMA_DRIVER_QEDR;
  219. return ib_register_device(&dev->ibdev, NULL);
  220. }
  221. /* This function allocates fast-path status block memory */
  222. static int qedr_alloc_mem_sb(struct qedr_dev *dev,
  223. struct qed_sb_info *sb_info, u16 sb_id)
  224. {
  225. struct status_block_e4 *sb_virt;
  226. dma_addr_t sb_phys;
  227. int rc;
  228. sb_virt = dma_alloc_coherent(&dev->pdev->dev,
  229. sizeof(*sb_virt), &sb_phys, GFP_KERNEL);
  230. if (!sb_virt)
  231. return -ENOMEM;
  232. rc = dev->ops->common->sb_init(dev->cdev, sb_info,
  233. sb_virt, sb_phys, sb_id,
  234. QED_SB_TYPE_CNQ);
  235. if (rc) {
  236. pr_err("Status block initialization failed\n");
  237. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_virt),
  238. sb_virt, sb_phys);
  239. return rc;
  240. }
  241. return 0;
  242. }
  243. static void qedr_free_mem_sb(struct qedr_dev *dev,
  244. struct qed_sb_info *sb_info, int sb_id)
  245. {
  246. if (sb_info->sb_virt) {
  247. dev->ops->common->sb_release(dev->cdev, sb_info, sb_id);
  248. dma_free_coherent(&dev->pdev->dev, sizeof(*sb_info->sb_virt),
  249. (void *)sb_info->sb_virt, sb_info->sb_phys);
  250. }
  251. }
  252. static void qedr_free_resources(struct qedr_dev *dev)
  253. {
  254. int i;
  255. if (IS_IWARP(dev))
  256. destroy_workqueue(dev->iwarp_wq);
  257. for (i = 0; i < dev->num_cnq; i++) {
  258. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  259. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  260. }
  261. kfree(dev->cnq_array);
  262. kfree(dev->sb_array);
  263. kfree(dev->sgid_tbl);
  264. }
  265. static int qedr_alloc_resources(struct qedr_dev *dev)
  266. {
  267. struct qedr_cnq *cnq;
  268. __le16 *cons_pi;
  269. u16 n_entries;
  270. int i, rc;
  271. dev->sgid_tbl = kcalloc(QEDR_MAX_SGID, sizeof(union ib_gid),
  272. GFP_KERNEL);
  273. if (!dev->sgid_tbl)
  274. return -ENOMEM;
  275. spin_lock_init(&dev->sgid_lock);
  276. if (IS_IWARP(dev)) {
  277. spin_lock_init(&dev->qpidr.idr_lock);
  278. idr_init(&dev->qpidr.idr);
  279. dev->iwarp_wq = create_singlethread_workqueue("qedr_iwarpq");
  280. }
  281. /* Allocate Status blocks for CNQ */
  282. dev->sb_array = kcalloc(dev->num_cnq, sizeof(*dev->sb_array),
  283. GFP_KERNEL);
  284. if (!dev->sb_array) {
  285. rc = -ENOMEM;
  286. goto err1;
  287. }
  288. dev->cnq_array = kcalloc(dev->num_cnq,
  289. sizeof(*dev->cnq_array), GFP_KERNEL);
  290. if (!dev->cnq_array) {
  291. rc = -ENOMEM;
  292. goto err2;
  293. }
  294. dev->sb_start = dev->ops->rdma_get_start_sb(dev->cdev);
  295. /* Allocate CNQ PBLs */
  296. n_entries = min_t(u32, QED_RDMA_MAX_CNQ_SIZE, QEDR_ROCE_MAX_CNQ_SIZE);
  297. for (i = 0; i < dev->num_cnq; i++) {
  298. cnq = &dev->cnq_array[i];
  299. rc = qedr_alloc_mem_sb(dev, &dev->sb_array[i],
  300. dev->sb_start + i);
  301. if (rc)
  302. goto err3;
  303. rc = dev->ops->common->chain_alloc(dev->cdev,
  304. QED_CHAIN_USE_TO_CONSUME,
  305. QED_CHAIN_MODE_PBL,
  306. QED_CHAIN_CNT_TYPE_U16,
  307. n_entries,
  308. sizeof(struct regpair *),
  309. &cnq->pbl, NULL);
  310. if (rc)
  311. goto err4;
  312. cnq->dev = dev;
  313. cnq->sb = &dev->sb_array[i];
  314. cons_pi = dev->sb_array[i].sb_virt->pi_array;
  315. cnq->hw_cons_ptr = &cons_pi[QED_ROCE_PROTOCOL_INDEX];
  316. cnq->index = i;
  317. sprintf(cnq->name, "qedr%d@pci:%s", i, pci_name(dev->pdev));
  318. DP_DEBUG(dev, QEDR_MSG_INIT, "cnq[%d].cons=%d\n",
  319. i, qed_chain_get_cons_idx(&cnq->pbl));
  320. }
  321. return 0;
  322. err4:
  323. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  324. err3:
  325. for (--i; i >= 0; i--) {
  326. dev->ops->common->chain_free(dev->cdev, &dev->cnq_array[i].pbl);
  327. qedr_free_mem_sb(dev, &dev->sb_array[i], dev->sb_start + i);
  328. }
  329. kfree(dev->cnq_array);
  330. err2:
  331. kfree(dev->sb_array);
  332. err1:
  333. kfree(dev->sgid_tbl);
  334. return rc;
  335. }
  336. /* QEDR sysfs interface */
  337. static ssize_t show_rev(struct device *device, struct device_attribute *attr,
  338. char *buf)
  339. {
  340. struct qedr_dev *dev = dev_get_drvdata(device);
  341. return scnprintf(buf, PAGE_SIZE, "0x%x\n", dev->pdev->vendor);
  342. }
  343. static ssize_t show_hca_type(struct device *device,
  344. struct device_attribute *attr, char *buf)
  345. {
  346. return scnprintf(buf, PAGE_SIZE, "%s\n", "HCA_TYPE_TO_SET");
  347. }
  348. static DEVICE_ATTR(hw_rev, S_IRUGO, show_rev, NULL);
  349. static DEVICE_ATTR(hca_type, S_IRUGO, show_hca_type, NULL);
  350. static struct device_attribute *qedr_attributes[] = {
  351. &dev_attr_hw_rev,
  352. &dev_attr_hca_type
  353. };
  354. static void qedr_remove_sysfiles(struct qedr_dev *dev)
  355. {
  356. int i;
  357. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  358. device_remove_file(&dev->ibdev.dev, qedr_attributes[i]);
  359. }
  360. static void qedr_pci_set_atomic(struct qedr_dev *dev, struct pci_dev *pdev)
  361. {
  362. int rc = pci_enable_atomic_ops_to_root(pdev,
  363. PCI_EXP_DEVCAP2_ATOMIC_COMP64);
  364. if (rc) {
  365. dev->atomic_cap = IB_ATOMIC_NONE;
  366. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability disabled\n");
  367. } else {
  368. dev->atomic_cap = IB_ATOMIC_GLOB;
  369. DP_DEBUG(dev, QEDR_MSG_INIT, "Atomic capability enabled\n");
  370. }
  371. }
  372. static const struct qed_rdma_ops *qed_ops;
  373. #define HILO_U64(hi, lo) ((((u64)(hi)) << 32) + (lo))
  374. static irqreturn_t qedr_irq_handler(int irq, void *handle)
  375. {
  376. u16 hw_comp_cons, sw_comp_cons;
  377. struct qedr_cnq *cnq = handle;
  378. struct regpair *cq_handle;
  379. struct qedr_cq *cq;
  380. qed_sb_ack(cnq->sb, IGU_INT_DISABLE, 0);
  381. qed_sb_update_sb_idx(cnq->sb);
  382. hw_comp_cons = le16_to_cpu(*cnq->hw_cons_ptr);
  383. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  384. /* Align protocol-index and chain reads */
  385. rmb();
  386. while (sw_comp_cons != hw_comp_cons) {
  387. cq_handle = (struct regpair *)qed_chain_consume(&cnq->pbl);
  388. cq = (struct qedr_cq *)(uintptr_t)HILO_U64(cq_handle->hi,
  389. cq_handle->lo);
  390. if (cq == NULL) {
  391. DP_ERR(cnq->dev,
  392. "Received NULL CQ cq_handle->hi=%d cq_handle->lo=%d sw_comp_cons=%d hw_comp_cons=%d\n",
  393. cq_handle->hi, cq_handle->lo, sw_comp_cons,
  394. hw_comp_cons);
  395. break;
  396. }
  397. if (cq->sig != QEDR_CQ_MAGIC_NUMBER) {
  398. DP_ERR(cnq->dev,
  399. "Problem with cq signature, cq_handle->hi=%d ch_handle->lo=%d cq=%p\n",
  400. cq_handle->hi, cq_handle->lo, cq);
  401. break;
  402. }
  403. cq->arm_flags = 0;
  404. if (!cq->destroyed && cq->ibcq.comp_handler)
  405. (*cq->ibcq.comp_handler)
  406. (&cq->ibcq, cq->ibcq.cq_context);
  407. /* The CQ's CNQ notification counter is checked before
  408. * destroying the CQ in a busy-wait loop that waits for all of
  409. * the CQ's CNQ interrupts to be processed. It is increased
  410. * here, only after the completion handler, to ensure that the
  411. * the handler is not running when the CQ is destroyed.
  412. */
  413. cq->cnq_notif++;
  414. sw_comp_cons = qed_chain_get_cons_idx(&cnq->pbl);
  415. cnq->n_comp++;
  416. }
  417. qed_ops->rdma_cnq_prod_update(cnq->dev->rdma_ctx, cnq->index,
  418. sw_comp_cons);
  419. qed_sb_ack(cnq->sb, IGU_INT_ENABLE, 1);
  420. return IRQ_HANDLED;
  421. }
  422. static void qedr_sync_free_irqs(struct qedr_dev *dev)
  423. {
  424. u32 vector;
  425. int i;
  426. for (i = 0; i < dev->int_info.used_cnt; i++) {
  427. if (dev->int_info.msix_cnt) {
  428. vector = dev->int_info.msix[i * dev->num_hwfns].vector;
  429. synchronize_irq(vector);
  430. free_irq(vector, &dev->cnq_array[i]);
  431. }
  432. }
  433. dev->int_info.used_cnt = 0;
  434. }
  435. static int qedr_req_msix_irqs(struct qedr_dev *dev)
  436. {
  437. int i, rc = 0;
  438. if (dev->num_cnq > dev->int_info.msix_cnt) {
  439. DP_ERR(dev,
  440. "Interrupt mismatch: %d CNQ queues > %d MSI-x vectors\n",
  441. dev->num_cnq, dev->int_info.msix_cnt);
  442. return -EINVAL;
  443. }
  444. for (i = 0; i < dev->num_cnq; i++) {
  445. rc = request_irq(dev->int_info.msix[i * dev->num_hwfns].vector,
  446. qedr_irq_handler, 0, dev->cnq_array[i].name,
  447. &dev->cnq_array[i]);
  448. if (rc) {
  449. DP_ERR(dev, "Request cnq %d irq failed\n", i);
  450. qedr_sync_free_irqs(dev);
  451. } else {
  452. DP_DEBUG(dev, QEDR_MSG_INIT,
  453. "Requested cnq irq for %s [entry %d]. Cookie is at %p\n",
  454. dev->cnq_array[i].name, i,
  455. &dev->cnq_array[i]);
  456. dev->int_info.used_cnt++;
  457. }
  458. }
  459. return rc;
  460. }
  461. static int qedr_setup_irqs(struct qedr_dev *dev)
  462. {
  463. int rc;
  464. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs\n");
  465. /* Learn Interrupt configuration */
  466. rc = dev->ops->rdma_set_rdma_int(dev->cdev, dev->num_cnq);
  467. if (rc < 0)
  468. return rc;
  469. rc = dev->ops->rdma_get_rdma_int(dev->cdev, &dev->int_info);
  470. if (rc) {
  471. DP_DEBUG(dev, QEDR_MSG_INIT, "get_rdma_int failed\n");
  472. return rc;
  473. }
  474. if (dev->int_info.msix_cnt) {
  475. DP_DEBUG(dev, QEDR_MSG_INIT, "rdma msix_cnt = %d\n",
  476. dev->int_info.msix_cnt);
  477. rc = qedr_req_msix_irqs(dev);
  478. if (rc)
  479. return rc;
  480. }
  481. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr_setup_irqs succeeded\n");
  482. return 0;
  483. }
  484. static int qedr_set_device_attr(struct qedr_dev *dev)
  485. {
  486. struct qed_rdma_device *qed_attr;
  487. struct qedr_device_attr *attr;
  488. u32 page_size;
  489. /* Part 1 - query core capabilities */
  490. qed_attr = dev->ops->rdma_query_device(dev->rdma_ctx);
  491. /* Part 2 - check capabilities */
  492. page_size = ~dev->attr.page_size_caps + 1;
  493. if (page_size > PAGE_SIZE) {
  494. DP_ERR(dev,
  495. "Kernel PAGE_SIZE is %ld which is smaller than minimum page size (%d) required by qedr\n",
  496. PAGE_SIZE, page_size);
  497. return -ENODEV;
  498. }
  499. /* Part 3 - copy and update capabilities */
  500. attr = &dev->attr;
  501. attr->vendor_id = qed_attr->vendor_id;
  502. attr->vendor_part_id = qed_attr->vendor_part_id;
  503. attr->hw_ver = qed_attr->hw_ver;
  504. attr->fw_ver = qed_attr->fw_ver;
  505. attr->node_guid = qed_attr->node_guid;
  506. attr->sys_image_guid = qed_attr->sys_image_guid;
  507. attr->max_cnq = qed_attr->max_cnq;
  508. attr->max_sge = qed_attr->max_sge;
  509. attr->max_inline = qed_attr->max_inline;
  510. attr->max_sqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_SQE);
  511. attr->max_rqe = min_t(u32, qed_attr->max_wqe, QEDR_MAX_RQE);
  512. attr->max_qp_resp_rd_atomic_resc = qed_attr->max_qp_resp_rd_atomic_resc;
  513. attr->max_qp_req_rd_atomic_resc = qed_attr->max_qp_req_rd_atomic_resc;
  514. attr->max_dev_resp_rd_atomic_resc =
  515. qed_attr->max_dev_resp_rd_atomic_resc;
  516. attr->max_cq = qed_attr->max_cq;
  517. attr->max_qp = qed_attr->max_qp;
  518. attr->max_mr = qed_attr->max_mr;
  519. attr->max_mr_size = qed_attr->max_mr_size;
  520. attr->max_cqe = min_t(u64, qed_attr->max_cqe, QEDR_MAX_CQES);
  521. attr->max_mw = qed_attr->max_mw;
  522. attr->max_fmr = qed_attr->max_fmr;
  523. attr->max_mr_mw_fmr_pbl = qed_attr->max_mr_mw_fmr_pbl;
  524. attr->max_mr_mw_fmr_size = qed_attr->max_mr_mw_fmr_size;
  525. attr->max_pd = qed_attr->max_pd;
  526. attr->max_ah = qed_attr->max_ah;
  527. attr->max_pkey = qed_attr->max_pkey;
  528. attr->max_srq = qed_attr->max_srq;
  529. attr->max_srq_wr = qed_attr->max_srq_wr;
  530. attr->dev_caps = qed_attr->dev_caps;
  531. attr->page_size_caps = qed_attr->page_size_caps;
  532. attr->dev_ack_delay = qed_attr->dev_ack_delay;
  533. attr->reserved_lkey = qed_attr->reserved_lkey;
  534. attr->bad_pkey_counter = qed_attr->bad_pkey_counter;
  535. attr->max_stats_queues = qed_attr->max_stats_queues;
  536. return 0;
  537. }
  538. static void qedr_unaffiliated_event(void *context, u8 event_code)
  539. {
  540. pr_err("unaffiliated event not implemented yet\n");
  541. }
  542. static void qedr_affiliated_event(void *context, u8 e_code, void *fw_handle)
  543. {
  544. #define EVENT_TYPE_NOT_DEFINED 0
  545. #define EVENT_TYPE_CQ 1
  546. #define EVENT_TYPE_QP 2
  547. #define EVENT_TYPE_SRQ 3
  548. struct qedr_dev *dev = (struct qedr_dev *)context;
  549. struct regpair *async_handle = (struct regpair *)fw_handle;
  550. u64 roce_handle64 = ((u64) async_handle->hi << 32) + async_handle->lo;
  551. u8 event_type = EVENT_TYPE_NOT_DEFINED;
  552. struct ib_event event;
  553. struct ib_srq *ibsrq;
  554. struct qedr_srq *srq;
  555. unsigned long flags;
  556. struct ib_cq *ibcq;
  557. struct ib_qp *ibqp;
  558. struct qedr_cq *cq;
  559. struct qedr_qp *qp;
  560. u16 srq_id;
  561. if (IS_ROCE(dev)) {
  562. switch (e_code) {
  563. case ROCE_ASYNC_EVENT_CQ_OVERFLOW_ERR:
  564. event.event = IB_EVENT_CQ_ERR;
  565. event_type = EVENT_TYPE_CQ;
  566. break;
  567. case ROCE_ASYNC_EVENT_SQ_DRAINED:
  568. event.event = IB_EVENT_SQ_DRAINED;
  569. event_type = EVENT_TYPE_QP;
  570. break;
  571. case ROCE_ASYNC_EVENT_QP_CATASTROPHIC_ERR:
  572. event.event = IB_EVENT_QP_FATAL;
  573. event_type = EVENT_TYPE_QP;
  574. break;
  575. case ROCE_ASYNC_EVENT_LOCAL_INVALID_REQUEST_ERR:
  576. event.event = IB_EVENT_QP_REQ_ERR;
  577. event_type = EVENT_TYPE_QP;
  578. break;
  579. case ROCE_ASYNC_EVENT_LOCAL_ACCESS_ERR:
  580. event.event = IB_EVENT_QP_ACCESS_ERR;
  581. event_type = EVENT_TYPE_QP;
  582. break;
  583. case ROCE_ASYNC_EVENT_SRQ_LIMIT:
  584. event.event = IB_EVENT_SRQ_LIMIT_REACHED;
  585. event_type = EVENT_TYPE_SRQ;
  586. break;
  587. case ROCE_ASYNC_EVENT_SRQ_EMPTY:
  588. event.event = IB_EVENT_SRQ_ERR;
  589. event_type = EVENT_TYPE_SRQ;
  590. break;
  591. default:
  592. DP_ERR(dev, "unsupported event %d on handle=%llx\n",
  593. e_code, roce_handle64);
  594. }
  595. } else {
  596. switch (e_code) {
  597. case QED_IWARP_EVENT_SRQ_LIMIT:
  598. event.event = IB_EVENT_SRQ_LIMIT_REACHED;
  599. event_type = EVENT_TYPE_SRQ;
  600. break;
  601. case QED_IWARP_EVENT_SRQ_EMPTY:
  602. event.event = IB_EVENT_SRQ_ERR;
  603. event_type = EVENT_TYPE_SRQ;
  604. break;
  605. default:
  606. DP_ERR(dev, "unsupported event %d on handle=%llx\n", e_code,
  607. roce_handle64);
  608. }
  609. }
  610. switch (event_type) {
  611. case EVENT_TYPE_CQ:
  612. cq = (struct qedr_cq *)(uintptr_t)roce_handle64;
  613. if (cq) {
  614. ibcq = &cq->ibcq;
  615. if (ibcq->event_handler) {
  616. event.device = ibcq->device;
  617. event.element.cq = ibcq;
  618. ibcq->event_handler(&event, ibcq->cq_context);
  619. }
  620. } else {
  621. WARN(1,
  622. "Error: CQ event with NULL pointer ibcq. Handle=%llx\n",
  623. roce_handle64);
  624. }
  625. DP_ERR(dev, "CQ event %d on handle %p\n", e_code, cq);
  626. break;
  627. case EVENT_TYPE_QP:
  628. qp = (struct qedr_qp *)(uintptr_t)roce_handle64;
  629. if (qp) {
  630. ibqp = &qp->ibqp;
  631. if (ibqp->event_handler) {
  632. event.device = ibqp->device;
  633. event.element.qp = ibqp;
  634. ibqp->event_handler(&event, ibqp->qp_context);
  635. }
  636. } else {
  637. WARN(1,
  638. "Error: QP event with NULL pointer ibqp. Handle=%llx\n",
  639. roce_handle64);
  640. }
  641. DP_ERR(dev, "QP event %d on handle %p\n", e_code, qp);
  642. break;
  643. case EVENT_TYPE_SRQ:
  644. srq_id = (u16)roce_handle64;
  645. spin_lock_irqsave(&dev->srqidr.idr_lock, flags);
  646. srq = idr_find(&dev->srqidr.idr, srq_id);
  647. if (srq) {
  648. ibsrq = &srq->ibsrq;
  649. if (ibsrq->event_handler) {
  650. event.device = ibsrq->device;
  651. event.element.srq = ibsrq;
  652. ibsrq->event_handler(&event,
  653. ibsrq->srq_context);
  654. }
  655. } else {
  656. DP_NOTICE(dev,
  657. "SRQ event with NULL pointer ibsrq. Handle=%llx\n",
  658. roce_handle64);
  659. }
  660. spin_unlock_irqrestore(&dev->srqidr.idr_lock, flags);
  661. DP_NOTICE(dev, "SRQ event %d on handle %p\n", e_code, srq);
  662. default:
  663. break;
  664. }
  665. }
  666. static int qedr_init_hw(struct qedr_dev *dev)
  667. {
  668. struct qed_rdma_add_user_out_params out_params;
  669. struct qed_rdma_start_in_params *in_params;
  670. struct qed_rdma_cnq_params *cur_pbl;
  671. struct qed_rdma_events events;
  672. dma_addr_t p_phys_table;
  673. u32 page_cnt;
  674. int rc = 0;
  675. int i;
  676. in_params = kzalloc(sizeof(*in_params), GFP_KERNEL);
  677. if (!in_params) {
  678. rc = -ENOMEM;
  679. goto out;
  680. }
  681. in_params->desired_cnq = dev->num_cnq;
  682. for (i = 0; i < dev->num_cnq; i++) {
  683. cur_pbl = &in_params->cnq_pbl_list[i];
  684. page_cnt = qed_chain_get_page_cnt(&dev->cnq_array[i].pbl);
  685. cur_pbl->num_pbl_pages = page_cnt;
  686. p_phys_table = qed_chain_get_pbl_phys(&dev->cnq_array[i].pbl);
  687. cur_pbl->pbl_ptr = (u64)p_phys_table;
  688. }
  689. events.affiliated_event = qedr_affiliated_event;
  690. events.unaffiliated_event = qedr_unaffiliated_event;
  691. events.context = dev;
  692. in_params->events = &events;
  693. in_params->cq_mode = QED_RDMA_CQ_MODE_32_BITS;
  694. in_params->max_mtu = dev->ndev->mtu;
  695. dev->iwarp_max_mtu = dev->ndev->mtu;
  696. ether_addr_copy(&in_params->mac_addr[0], dev->ndev->dev_addr);
  697. rc = dev->ops->rdma_init(dev->cdev, in_params);
  698. if (rc)
  699. goto out;
  700. rc = dev->ops->rdma_add_user(dev->rdma_ctx, &out_params);
  701. if (rc)
  702. goto out;
  703. dev->db_addr = (void __iomem *)(uintptr_t)out_params.dpi_addr;
  704. dev->db_phys_addr = out_params.dpi_phys_addr;
  705. dev->db_size = out_params.dpi_size;
  706. dev->dpi = out_params.dpi;
  707. rc = qedr_set_device_attr(dev);
  708. out:
  709. kfree(in_params);
  710. if (rc)
  711. DP_ERR(dev, "Init HW Failed rc = %d\n", rc);
  712. return rc;
  713. }
  714. static void qedr_stop_hw(struct qedr_dev *dev)
  715. {
  716. dev->ops->rdma_remove_user(dev->rdma_ctx, dev->dpi);
  717. dev->ops->rdma_stop(dev->rdma_ctx);
  718. }
  719. static struct qedr_dev *qedr_add(struct qed_dev *cdev, struct pci_dev *pdev,
  720. struct net_device *ndev)
  721. {
  722. struct qed_dev_rdma_info dev_info;
  723. struct qedr_dev *dev;
  724. int rc = 0, i;
  725. dev = (struct qedr_dev *)ib_alloc_device(sizeof(*dev));
  726. if (!dev) {
  727. pr_err("Unable to allocate ib device\n");
  728. return NULL;
  729. }
  730. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr add device called\n");
  731. dev->pdev = pdev;
  732. dev->ndev = ndev;
  733. dev->cdev = cdev;
  734. qed_ops = qed_get_rdma_ops();
  735. if (!qed_ops) {
  736. DP_ERR(dev, "Failed to get qed roce operations\n");
  737. goto init_err;
  738. }
  739. dev->ops = qed_ops;
  740. rc = qed_ops->fill_dev_info(cdev, &dev_info);
  741. if (rc)
  742. goto init_err;
  743. dev->user_dpm_enabled = dev_info.user_dpm_enabled;
  744. dev->rdma_type = dev_info.rdma_type;
  745. dev->num_hwfns = dev_info.common.num_hwfns;
  746. dev->rdma_ctx = dev->ops->rdma_get_rdma_ctx(cdev);
  747. dev->num_cnq = dev->ops->rdma_get_min_cnq_msix(cdev);
  748. if (!dev->num_cnq) {
  749. DP_ERR(dev, "Failed. At least one CNQ is required.\n");
  750. rc = -ENOMEM;
  751. goto init_err;
  752. }
  753. dev->wq_multiplier = QEDR_WQ_MULTIPLIER_DFT;
  754. qedr_pci_set_atomic(dev, pdev);
  755. rc = qedr_alloc_resources(dev);
  756. if (rc)
  757. goto init_err;
  758. rc = qedr_init_hw(dev);
  759. if (rc)
  760. goto alloc_err;
  761. rc = qedr_setup_irqs(dev);
  762. if (rc)
  763. goto irq_err;
  764. rc = qedr_register_device(dev);
  765. if (rc) {
  766. DP_ERR(dev, "Unable to allocate register device\n");
  767. goto reg_err;
  768. }
  769. for (i = 0; i < ARRAY_SIZE(qedr_attributes); i++)
  770. if (device_create_file(&dev->ibdev.dev, qedr_attributes[i]))
  771. goto sysfs_err;
  772. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  773. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  774. DP_DEBUG(dev, QEDR_MSG_INIT, "qedr driver loaded successfully\n");
  775. return dev;
  776. sysfs_err:
  777. ib_unregister_device(&dev->ibdev);
  778. reg_err:
  779. qedr_sync_free_irqs(dev);
  780. irq_err:
  781. qedr_stop_hw(dev);
  782. alloc_err:
  783. qedr_free_resources(dev);
  784. init_err:
  785. ib_dealloc_device(&dev->ibdev);
  786. DP_ERR(dev, "qedr driver load failed rc=%d\n", rc);
  787. return NULL;
  788. }
  789. static void qedr_remove(struct qedr_dev *dev)
  790. {
  791. /* First unregister with stack to stop all the active traffic
  792. * of the registered clients.
  793. */
  794. qedr_remove_sysfiles(dev);
  795. ib_unregister_device(&dev->ibdev);
  796. qedr_stop_hw(dev);
  797. qedr_sync_free_irqs(dev);
  798. qedr_free_resources(dev);
  799. ib_dealloc_device(&dev->ibdev);
  800. }
  801. static void qedr_close(struct qedr_dev *dev)
  802. {
  803. if (test_and_clear_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  804. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ERR);
  805. }
  806. static void qedr_shutdown(struct qedr_dev *dev)
  807. {
  808. qedr_close(dev);
  809. qedr_remove(dev);
  810. }
  811. static void qedr_open(struct qedr_dev *dev)
  812. {
  813. if (!test_and_set_bit(QEDR_ENET_STATE_BIT, &dev->enet_state))
  814. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_PORT_ACTIVE);
  815. }
  816. static void qedr_mac_address_change(struct qedr_dev *dev)
  817. {
  818. union ib_gid *sgid = &dev->sgid_tbl[0];
  819. u8 guid[8], mac_addr[6];
  820. int rc;
  821. /* Update SGID */
  822. ether_addr_copy(&mac_addr[0], dev->ndev->dev_addr);
  823. guid[0] = mac_addr[0] ^ 2;
  824. guid[1] = mac_addr[1];
  825. guid[2] = mac_addr[2];
  826. guid[3] = 0xff;
  827. guid[4] = 0xfe;
  828. guid[5] = mac_addr[3];
  829. guid[6] = mac_addr[4];
  830. guid[7] = mac_addr[5];
  831. sgid->global.subnet_prefix = cpu_to_be64(0xfe80000000000000LL);
  832. memcpy(&sgid->raw[8], guid, sizeof(guid));
  833. /* Update LL2 */
  834. rc = dev->ops->ll2_set_mac_filter(dev->cdev,
  835. dev->gsi_ll2_mac_address,
  836. dev->ndev->dev_addr);
  837. ether_addr_copy(dev->gsi_ll2_mac_address, dev->ndev->dev_addr);
  838. qedr_ib_dispatch_event(dev, QEDR_PORT, IB_EVENT_GID_CHANGE);
  839. if (rc)
  840. DP_ERR(dev, "Error updating mac filter\n");
  841. }
  842. /* event handling via NIC driver ensures that all the NIC specific
  843. * initialization done before RoCE driver notifies
  844. * event to stack.
  845. */
  846. static void qedr_notify(struct qedr_dev *dev, enum qede_rdma_event event)
  847. {
  848. switch (event) {
  849. case QEDE_UP:
  850. qedr_open(dev);
  851. break;
  852. case QEDE_DOWN:
  853. qedr_close(dev);
  854. break;
  855. case QEDE_CLOSE:
  856. qedr_shutdown(dev);
  857. break;
  858. case QEDE_CHANGE_ADDR:
  859. qedr_mac_address_change(dev);
  860. break;
  861. default:
  862. pr_err("Event not supported\n");
  863. }
  864. }
  865. static struct qedr_driver qedr_drv = {
  866. .name = "qedr_driver",
  867. .add = qedr_add,
  868. .remove = qedr_remove,
  869. .notify = qedr_notify,
  870. };
  871. static int __init qedr_init_module(void)
  872. {
  873. return qede_rdma_register_driver(&qedr_drv);
  874. }
  875. static void __exit qedr_exit_module(void)
  876. {
  877. qede_rdma_unregister_driver(&qedr_drv);
  878. }
  879. module_init(qedr_init_module);
  880. module_exit(qedr_exit_module);