chip.h 43 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436
  1. #ifndef _CHIP_H
  2. #define _CHIP_H
  3. /*
  4. * Copyright(c) 2015 - 2017 Intel Corporation.
  5. *
  6. * This file is provided under a dual BSD/GPLv2 license. When using or
  7. * redistributing this file, you may do so under either license.
  8. *
  9. * GPL LICENSE SUMMARY
  10. *
  11. * This program is free software; you can redistribute it and/or modify
  12. * it under the terms of version 2 of the GNU General Public License as
  13. * published by the Free Software Foundation.
  14. *
  15. * This program is distributed in the hope that it will be useful, but
  16. * WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
  18. * General Public License for more details.
  19. *
  20. * BSD LICENSE
  21. *
  22. * Redistribution and use in source and binary forms, with or without
  23. * modification, are permitted provided that the following conditions
  24. * are met:
  25. *
  26. * - Redistributions of source code must retain the above copyright
  27. * notice, this list of conditions and the following disclaimer.
  28. * - Redistributions in binary form must reproduce the above copyright
  29. * notice, this list of conditions and the following disclaimer in
  30. * the documentation and/or other materials provided with the
  31. * distribution.
  32. * - Neither the name of Intel Corporation nor the names of its
  33. * contributors may be used to endorse or promote products derived
  34. * from this software without specific prior written permission.
  35. *
  36. * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
  37. * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
  38. * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
  39. * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
  40. * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
  41. * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
  42. * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
  43. * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
  44. * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
  45. * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
  46. * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
  47. *
  48. */
  49. /*
  50. * This file contains all of the defines that is specific to the HFI chip
  51. */
  52. /* sizes */
  53. #define CCE_NUM_MSIX_VECTORS 256
  54. #define CCE_NUM_INT_CSRS 12
  55. #define CCE_NUM_INT_MAP_CSRS 96
  56. #define NUM_INTERRUPT_SOURCES 768
  57. #define RXE_NUM_CONTEXTS 160
  58. #define RXE_PER_CONTEXT_SIZE 0x1000 /* 4k */
  59. #define RXE_NUM_TID_FLOWS 32
  60. #define RXE_NUM_DATA_VL 8
  61. #define TXE_NUM_CONTEXTS 160
  62. #define TXE_NUM_SDMA_ENGINES 16
  63. #define NUM_CONTEXTS_PER_SET 8
  64. #define VL_ARB_HIGH_PRIO_TABLE_SIZE 16
  65. #define VL_ARB_LOW_PRIO_TABLE_SIZE 16
  66. #define VL_ARB_TABLE_SIZE 16
  67. #define TXE_NUM_32_BIT_COUNTER 7
  68. #define TXE_NUM_64_BIT_COUNTER 30
  69. #define TXE_NUM_DATA_VL 8
  70. #define TXE_PIO_SIZE (32 * 0x100000) /* 32 MB */
  71. #define PIO_BLOCK_SIZE 64 /* bytes */
  72. #define SDMA_BLOCK_SIZE 64 /* bytes */
  73. #define RCV_BUF_BLOCK_SIZE 64 /* bytes */
  74. #define PIO_CMASK 0x7ff /* counter mask for free and fill counters */
  75. #define MAX_EAGER_ENTRIES 2048 /* max receive eager entries */
  76. #define MAX_TID_PAIR_ENTRIES 1024 /* max receive expected pairs */
  77. /*
  78. * Virtual? Allocation Unit, defined as AU = 8*2^vAU, 64 bytes, AU is fixed
  79. * at 64 bytes for all generation one devices
  80. */
  81. #define CM_VAU 3
  82. /* HFI link credit count, AKA receive buffer depth (RBUF_DEPTH) */
  83. #define CM_GLOBAL_CREDITS 0x880
  84. /* Number of PKey entries in the HW */
  85. #define MAX_PKEY_VALUES 16
  86. #include "chip_registers.h"
  87. #define RXE_PER_CONTEXT_USER (RXE + RXE_PER_CONTEXT_OFFSET)
  88. #define TXE_PIO_SEND (TXE + TXE_PIO_SEND_OFFSET)
  89. /* PBC flags */
  90. #define PBC_INTR BIT_ULL(31)
  91. #define PBC_DC_INFO_SHIFT (30)
  92. #define PBC_DC_INFO BIT_ULL(PBC_DC_INFO_SHIFT)
  93. #define PBC_TEST_EBP BIT_ULL(29)
  94. #define PBC_PACKET_BYPASS BIT_ULL(28)
  95. #define PBC_CREDIT_RETURN BIT_ULL(25)
  96. #define PBC_INSERT_BYPASS_ICRC BIT_ULL(24)
  97. #define PBC_TEST_BAD_ICRC BIT_ULL(23)
  98. #define PBC_FECN BIT_ULL(22)
  99. /* PbcInsertHcrc field settings */
  100. #define PBC_IHCRC_LKDETH 0x0 /* insert @ local KDETH offset */
  101. #define PBC_IHCRC_GKDETH 0x1 /* insert @ global KDETH offset */
  102. #define PBC_IHCRC_NONE 0x2 /* no HCRC inserted */
  103. /* PBC fields */
  104. #define PBC_STATIC_RATE_CONTROL_COUNT_SHIFT 32
  105. #define PBC_STATIC_RATE_CONTROL_COUNT_MASK 0xffffull
  106. #define PBC_STATIC_RATE_CONTROL_COUNT_SMASK \
  107. (PBC_STATIC_RATE_CONTROL_COUNT_MASK << \
  108. PBC_STATIC_RATE_CONTROL_COUNT_SHIFT)
  109. #define PBC_INSERT_HCRC_SHIFT 26
  110. #define PBC_INSERT_HCRC_MASK 0x3ull
  111. #define PBC_INSERT_HCRC_SMASK \
  112. (PBC_INSERT_HCRC_MASK << PBC_INSERT_HCRC_SHIFT)
  113. #define PBC_VL_SHIFT 12
  114. #define PBC_VL_MASK 0xfull
  115. #define PBC_VL_SMASK (PBC_VL_MASK << PBC_VL_SHIFT)
  116. #define PBC_LENGTH_DWS_SHIFT 0
  117. #define PBC_LENGTH_DWS_MASK 0xfffull
  118. #define PBC_LENGTH_DWS_SMASK \
  119. (PBC_LENGTH_DWS_MASK << PBC_LENGTH_DWS_SHIFT)
  120. /* Credit Return Fields */
  121. #define CR_COUNTER_SHIFT 0
  122. #define CR_COUNTER_MASK 0x7ffull
  123. #define CR_COUNTER_SMASK (CR_COUNTER_MASK << CR_COUNTER_SHIFT)
  124. #define CR_STATUS_SHIFT 11
  125. #define CR_STATUS_MASK 0x1ull
  126. #define CR_STATUS_SMASK (CR_STATUS_MASK << CR_STATUS_SHIFT)
  127. #define CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT 12
  128. #define CR_CREDIT_RETURN_DUE_TO_PBC_MASK 0x1ull
  129. #define CR_CREDIT_RETURN_DUE_TO_PBC_SMASK \
  130. (CR_CREDIT_RETURN_DUE_TO_PBC_MASK << \
  131. CR_CREDIT_RETURN_DUE_TO_PBC_SHIFT)
  132. #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT 13
  133. #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK 0x1ull
  134. #define CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SMASK \
  135. (CR_CREDIT_RETURN_DUE_TO_THRESHOLD_MASK << \
  136. CR_CREDIT_RETURN_DUE_TO_THRESHOLD_SHIFT)
  137. #define CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT 14
  138. #define CR_CREDIT_RETURN_DUE_TO_ERR_MASK 0x1ull
  139. #define CR_CREDIT_RETURN_DUE_TO_ERR_SMASK \
  140. (CR_CREDIT_RETURN_DUE_TO_ERR_MASK << \
  141. CR_CREDIT_RETURN_DUE_TO_ERR_SHIFT)
  142. #define CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT 15
  143. #define CR_CREDIT_RETURN_DUE_TO_FORCE_MASK 0x1ull
  144. #define CR_CREDIT_RETURN_DUE_TO_FORCE_SMASK \
  145. (CR_CREDIT_RETURN_DUE_TO_FORCE_MASK << \
  146. CR_CREDIT_RETURN_DUE_TO_FORCE_SHIFT)
  147. /* interrupt source numbers */
  148. #define IS_GENERAL_ERR_START 0
  149. #define IS_SDMAENG_ERR_START 16
  150. #define IS_SENDCTXT_ERR_START 32
  151. #define IS_SDMA_START 192 /* includes SDmaProgress,SDmaIdle */
  152. #define IS_VARIOUS_START 240
  153. #define IS_DC_START 248
  154. #define IS_RCVAVAIL_START 256
  155. #define IS_RCVURGENT_START 416
  156. #define IS_SENDCREDIT_START 576
  157. #define IS_RESERVED_START 736
  158. #define IS_MAX_SOURCES 768
  159. /* derived interrupt source values */
  160. #define IS_GENERAL_ERR_END IS_SDMAENG_ERR_START
  161. #define IS_SDMAENG_ERR_END IS_SENDCTXT_ERR_START
  162. #define IS_SENDCTXT_ERR_END IS_SDMA_START
  163. #define IS_SDMA_END IS_VARIOUS_START
  164. #define IS_VARIOUS_END IS_DC_START
  165. #define IS_DC_END IS_RCVAVAIL_START
  166. #define IS_RCVAVAIL_END IS_RCVURGENT_START
  167. #define IS_RCVURGENT_END IS_SENDCREDIT_START
  168. #define IS_SENDCREDIT_END IS_RESERVED_START
  169. #define IS_RESERVED_END IS_MAX_SOURCES
  170. /* absolute interrupt numbers for QSFP1Int and QSFP2Int */
  171. #define QSFP1_INT 242
  172. #define QSFP2_INT 243
  173. /* DCC_CFG_PORT_CONFIG logical link states */
  174. #define LSTATE_DOWN 0x1
  175. #define LSTATE_INIT 0x2
  176. #define LSTATE_ARMED 0x3
  177. #define LSTATE_ACTIVE 0x4
  178. /* DCC_CFG_RESET reset states */
  179. #define LCB_RX_FPE_TX_FPE_INTO_RESET (DCC_CFG_RESET_RESET_LCB | \
  180. DCC_CFG_RESET_RESET_TX_FPE | \
  181. DCC_CFG_RESET_RESET_RX_FPE | \
  182. DCC_CFG_RESET_ENABLE_CCLK_BCC)
  183. /* 0x17 */
  184. #define LCB_RX_FPE_TX_FPE_OUT_OF_RESET DCC_CFG_RESET_ENABLE_CCLK_BCC /* 0x10 */
  185. /* DC8051_STS_CUR_STATE port values (physical link states) */
  186. #define PLS_DISABLED 0x30
  187. #define PLS_OFFLINE 0x90
  188. #define PLS_OFFLINE_QUIET 0x90
  189. #define PLS_OFFLINE_PLANNED_DOWN_INFORM 0x91
  190. #define PLS_OFFLINE_READY_TO_QUIET_LT 0x92
  191. #define PLS_OFFLINE_REPORT_FAILURE 0x93
  192. #define PLS_OFFLINE_READY_TO_QUIET_BCC 0x94
  193. #define PLS_OFFLINE_QUIET_DURATION 0x95
  194. #define PLS_POLLING 0x20
  195. #define PLS_POLLING_QUIET 0x20
  196. #define PLS_POLLING_ACTIVE 0x21
  197. #define PLS_CONFIGPHY 0x40
  198. #define PLS_CONFIGPHY_DEBOUCE 0x40
  199. #define PLS_CONFIGPHY_ESTCOMM 0x41
  200. #define PLS_CONFIGPHY_ESTCOMM_TXRX_HUNT 0x42
  201. #define PLS_CONFIGPHY_ESTCOMM_LOCAL_COMPLETE 0x43
  202. #define PLS_CONFIGPHY_OPTEQ 0x44
  203. #define PLS_CONFIGPHY_OPTEQ_OPTIMIZING 0x44
  204. #define PLS_CONFIGPHY_OPTEQ_LOCAL_COMPLETE 0x45
  205. #define PLS_CONFIGPHY_VERIFYCAP 0x46
  206. #define PLS_CONFIGPHY_VERIFYCAP_EXCHANGE 0x46
  207. #define PLS_CONFIGPHY_VERIFYCAP_LOCAL_COMPLETE 0x47
  208. #define PLS_CONFIGLT 0x48
  209. #define PLS_CONFIGLT_CONFIGURE 0x48
  210. #define PLS_CONFIGLT_LINK_TRANSFER_ACTIVE 0x49
  211. #define PLS_LINKUP 0x50
  212. #define PLS_PHYTEST 0xB0
  213. #define PLS_INTERNAL_SERDES_LOOPBACK 0xe1
  214. #define PLS_QUICK_LINKUP 0xe2
  215. /* DC_DC8051_CFG_HOST_CMD_0.REQ_TYPE - 8051 host commands */
  216. #define HCMD_LOAD_CONFIG_DATA 0x01
  217. #define HCMD_READ_CONFIG_DATA 0x02
  218. #define HCMD_CHANGE_PHY_STATE 0x03
  219. #define HCMD_SEND_LCB_IDLE_MSG 0x04
  220. #define HCMD_MISC 0x05
  221. #define HCMD_READ_LCB_IDLE_MSG 0x06
  222. #define HCMD_READ_LCB_CSR 0x07
  223. #define HCMD_WRITE_LCB_CSR 0x08
  224. #define HCMD_INTERFACE_TEST 0xff
  225. /* DC_DC8051_CFG_HOST_CMD_1.RETURN_CODE - 8051 host command return */
  226. #define HCMD_SUCCESS 2
  227. /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.ERROR - error flags */
  228. #define SPICO_ROM_FAILED BIT(0)
  229. #define UNKNOWN_FRAME BIT(1)
  230. #define TARGET_BER_NOT_MET BIT(2)
  231. #define FAILED_SERDES_INTERNAL_LOOPBACK BIT(3)
  232. #define FAILED_SERDES_INIT BIT(4)
  233. #define FAILED_LNI_POLLING BIT(5)
  234. #define FAILED_LNI_DEBOUNCE BIT(6)
  235. #define FAILED_LNI_ESTBCOMM BIT(7)
  236. #define FAILED_LNI_OPTEQ BIT(8)
  237. #define FAILED_LNI_VERIFY_CAP1 BIT(9)
  238. #define FAILED_LNI_VERIFY_CAP2 BIT(10)
  239. #define FAILED_LNI_CONFIGLT BIT(11)
  240. #define HOST_HANDSHAKE_TIMEOUT BIT(12)
  241. #define EXTERNAL_DEVICE_REQ_TIMEOUT BIT(13)
  242. #define FAILED_LNI (FAILED_LNI_POLLING | FAILED_LNI_DEBOUNCE \
  243. | FAILED_LNI_ESTBCOMM | FAILED_LNI_OPTEQ \
  244. | FAILED_LNI_VERIFY_CAP1 \
  245. | FAILED_LNI_VERIFY_CAP2 \
  246. | FAILED_LNI_CONFIGLT | HOST_HANDSHAKE_TIMEOUT \
  247. | EXTERNAL_DEVICE_REQ_TIMEOUT)
  248. /* DC_DC8051_DBG_ERR_INFO_SET_BY_8051.HOST_MSG - host message flags */
  249. #define HOST_REQ_DONE BIT(0)
  250. #define BC_PWR_MGM_MSG BIT(1)
  251. #define BC_SMA_MSG BIT(2)
  252. #define BC_BCC_UNKNOWN_MSG BIT(3)
  253. #define BC_IDLE_UNKNOWN_MSG BIT(4)
  254. #define EXT_DEVICE_CFG_REQ BIT(5)
  255. #define VERIFY_CAP_FRAME BIT(6)
  256. #define LINKUP_ACHIEVED BIT(7)
  257. #define LINK_GOING_DOWN BIT(8)
  258. #define LINK_WIDTH_DOWNGRADED BIT(9)
  259. /* DC_DC8051_CFG_EXT_DEV_1.REQ_TYPE - 8051 host requests */
  260. #define HREQ_LOAD_CONFIG 0x01
  261. #define HREQ_SAVE_CONFIG 0x02
  262. #define HREQ_READ_CONFIG 0x03
  263. #define HREQ_SET_TX_EQ_ABS 0x04
  264. #define HREQ_SET_TX_EQ_REL 0x05
  265. #define HREQ_ENABLE 0x06
  266. #define HREQ_LCB_RESET 0x07
  267. #define HREQ_CONFIG_DONE 0xfe
  268. #define HREQ_INTERFACE_TEST 0xff
  269. /* DC_DC8051_CFG_EXT_DEV_0.RETURN_CODE - 8051 host request return codes */
  270. #define HREQ_INVALID 0x01
  271. #define HREQ_SUCCESS 0x02
  272. #define HREQ_NOT_SUPPORTED 0x03
  273. #define HREQ_FEATURE_NOT_SUPPORTED 0x04 /* request specific feature */
  274. #define HREQ_REQUEST_REJECTED 0xfe
  275. #define HREQ_EXECUTION_ONGOING 0xff
  276. /* MISC host command functions */
  277. #define HCMD_MISC_REQUEST_LCB_ACCESS 0x1
  278. #define HCMD_MISC_GRANT_LCB_ACCESS 0x2
  279. /* idle flit message types */
  280. #define IDLE_PHYSICAL_LINK_MGMT 0x1
  281. #define IDLE_CRU 0x2
  282. #define IDLE_SMA 0x3
  283. #define IDLE_POWER_MGMT 0x4
  284. /* idle flit message send fields (both send and read) */
  285. #define IDLE_PAYLOAD_MASK 0xffffffffffull /* 40 bits */
  286. #define IDLE_PAYLOAD_SHIFT 8
  287. #define IDLE_MSG_TYPE_MASK 0xf
  288. #define IDLE_MSG_TYPE_SHIFT 0
  289. /* idle flit message read fields */
  290. #define READ_IDLE_MSG_TYPE_MASK 0xf
  291. #define READ_IDLE_MSG_TYPE_SHIFT 0
  292. /* SMA idle flit payload commands */
  293. #define SMA_IDLE_ARM 1
  294. #define SMA_IDLE_ACTIVE 2
  295. /* DC_DC8051_CFG_MODE.GENERAL bits */
  296. #define DISABLE_SELF_GUID_CHECK 0x2
  297. /* Bad L2 frame error code */
  298. #define BAD_L2_ERR 0x6
  299. /*
  300. * Eager buffer minimum and maximum sizes supported by the hardware.
  301. * All power-of-two sizes in between are supported as well.
  302. * MAX_EAGER_BUFFER_TOTAL is the maximum size of memory
  303. * allocatable for Eager buffer to a single context. All others
  304. * are limits for the RcvArray entries.
  305. */
  306. #define MIN_EAGER_BUFFER (4 * 1024)
  307. #define MAX_EAGER_BUFFER (256 * 1024)
  308. #define MAX_EAGER_BUFFER_TOTAL (64 * (1 << 20)) /* max per ctxt 64MB */
  309. #define MAX_EXPECTED_BUFFER (2048 * 1024)
  310. /*
  311. * Receive expected base and count and eager base and count increment -
  312. * the CSR fields hold multiples of this value.
  313. */
  314. #define RCV_SHIFT 3
  315. #define RCV_INCREMENT BIT(RCV_SHIFT)
  316. /*
  317. * Receive header queue entry increment - the CSR holds multiples of
  318. * this value.
  319. */
  320. #define HDRQ_SIZE_SHIFT 5
  321. #define HDRQ_INCREMENT BIT(HDRQ_SIZE_SHIFT)
  322. /*
  323. * Freeze handling flags
  324. */
  325. #define FREEZE_ABORT 0x01 /* do not do recovery */
  326. #define FREEZE_SELF 0x02 /* initiate the freeze */
  327. #define FREEZE_LINK_DOWN 0x04 /* link is down */
  328. /*
  329. * Chip implementation codes.
  330. */
  331. #define ICODE_RTL_SILICON 0x00
  332. #define ICODE_RTL_VCS_SIMULATION 0x01
  333. #define ICODE_FPGA_EMULATION 0x02
  334. #define ICODE_FUNCTIONAL_SIMULATOR 0x03
  335. /*
  336. * 8051 data memory size.
  337. */
  338. #define DC8051_DATA_MEM_SIZE 0x1000
  339. /*
  340. * 8051 firmware registers
  341. */
  342. #define NUM_GENERAL_FIELDS 0x17
  343. #define NUM_LANE_FIELDS 0x8
  344. /* 8051 general register Field IDs */
  345. #define LINK_OPTIMIZATION_SETTINGS 0x00
  346. #define LINK_TUNING_PARAMETERS 0x02
  347. #define DC_HOST_COMM_SETTINGS 0x03
  348. #define TX_SETTINGS 0x06
  349. #define VERIFY_CAP_LOCAL_PHY 0x07
  350. #define VERIFY_CAP_LOCAL_FABRIC 0x08
  351. #define VERIFY_CAP_LOCAL_LINK_MODE 0x09
  352. #define LOCAL_DEVICE_ID 0x0a
  353. #define RESERVED_REGISTERS 0x0b
  354. #define LOCAL_LNI_INFO 0x0c
  355. #define REMOTE_LNI_INFO 0x0d
  356. #define MISC_STATUS 0x0e
  357. #define VERIFY_CAP_REMOTE_PHY 0x0f
  358. #define VERIFY_CAP_REMOTE_FABRIC 0x10
  359. #define VERIFY_CAP_REMOTE_LINK_WIDTH 0x11
  360. #define LAST_LOCAL_STATE_COMPLETE 0x12
  361. #define LAST_REMOTE_STATE_COMPLETE 0x13
  362. #define LINK_QUALITY_INFO 0x14
  363. #define REMOTE_DEVICE_ID 0x15
  364. #define LINK_DOWN_REASON 0x16 /* first byte of offset 0x16 */
  365. #define VERSION_PATCH 0x16 /* last byte of offset 0x16 */
  366. /* 8051 lane specific register field IDs */
  367. #define TX_EQ_SETTINGS 0x00
  368. #define CHANNEL_LOSS_SETTINGS 0x05
  369. /* Lane ID for general configuration registers */
  370. #define GENERAL_CONFIG 4
  371. /* LINK_TUNING_PARAMETERS fields */
  372. #define TUNING_METHOD_SHIFT 24
  373. /* LINK_OPTIMIZATION_SETTINGS fields */
  374. #define ENABLE_EXT_DEV_CONFIG_SHIFT 24
  375. /* LOAD_DATA 8051 command shifts and fields */
  376. #define LOAD_DATA_FIELD_ID_SHIFT 40
  377. #define LOAD_DATA_FIELD_ID_MASK 0xfull
  378. #define LOAD_DATA_LANE_ID_SHIFT 32
  379. #define LOAD_DATA_LANE_ID_MASK 0xfull
  380. #define LOAD_DATA_DATA_SHIFT 0x0
  381. #define LOAD_DATA_DATA_MASK 0xffffffffull
  382. /* READ_DATA 8051 command shifts and fields */
  383. #define READ_DATA_FIELD_ID_SHIFT 40
  384. #define READ_DATA_FIELD_ID_MASK 0xffull
  385. #define READ_DATA_LANE_ID_SHIFT 32
  386. #define READ_DATA_LANE_ID_MASK 0xffull
  387. #define READ_DATA_DATA_SHIFT 0x0
  388. #define READ_DATA_DATA_MASK 0xffffffffull
  389. /* TX settings fields */
  390. #define ENABLE_LANE_TX_SHIFT 0
  391. #define ENABLE_LANE_TX_MASK 0xff
  392. #define TX_POLARITY_INVERSION_SHIFT 8
  393. #define TX_POLARITY_INVERSION_MASK 0xff
  394. #define RX_POLARITY_INVERSION_SHIFT 16
  395. #define RX_POLARITY_INVERSION_MASK 0xff
  396. #define MAX_RATE_SHIFT 24
  397. #define MAX_RATE_MASK 0xff
  398. /* verify capability PHY fields */
  399. #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_SHIFT 0x4
  400. #define CONTINIOUS_REMOTE_UPDATE_SUPPORT_MASK 0x1
  401. #define POWER_MANAGEMENT_SHIFT 0x0
  402. #define POWER_MANAGEMENT_MASK 0xf
  403. /* 8051 lane register Field IDs */
  404. #define SPICO_FW_VERSION 0x7 /* SPICO firmware version */
  405. /* SPICO firmware version fields */
  406. #define SPICO_ROM_VERSION_SHIFT 0
  407. #define SPICO_ROM_VERSION_MASK 0xffff
  408. #define SPICO_ROM_PROD_ID_SHIFT 16
  409. #define SPICO_ROM_PROD_ID_MASK 0xffff
  410. /* verify capability fabric fields */
  411. #define VAU_SHIFT 0
  412. #define VAU_MASK 0x0007
  413. #define Z_SHIFT 3
  414. #define Z_MASK 0x0001
  415. #define VCU_SHIFT 4
  416. #define VCU_MASK 0x0007
  417. #define VL15BUF_SHIFT 8
  418. #define VL15BUF_MASK 0x0fff
  419. #define CRC_SIZES_SHIFT 20
  420. #define CRC_SIZES_MASK 0x7
  421. /* verify capability local link width fields */
  422. #define LINK_WIDTH_SHIFT 0 /* also for remote link width */
  423. #define LINK_WIDTH_MASK 0xffff /* also for remote link width */
  424. #define LOCAL_FLAG_BITS_SHIFT 16
  425. #define LOCAL_FLAG_BITS_MASK 0xff
  426. #define MISC_CONFIG_BITS_SHIFT 24
  427. #define MISC_CONFIG_BITS_MASK 0xff
  428. /* verify capability remote link width fields */
  429. #define REMOTE_TX_RATE_SHIFT 16
  430. #define REMOTE_TX_RATE_MASK 0xff
  431. /* LOCAL_DEVICE_ID fields */
  432. #define LOCAL_DEVICE_REV_SHIFT 0
  433. #define LOCAL_DEVICE_REV_MASK 0xff
  434. #define LOCAL_DEVICE_ID_SHIFT 8
  435. #define LOCAL_DEVICE_ID_MASK 0xffff
  436. /* REMOTE_DEVICE_ID fields */
  437. #define REMOTE_DEVICE_REV_SHIFT 0
  438. #define REMOTE_DEVICE_REV_MASK 0xff
  439. #define REMOTE_DEVICE_ID_SHIFT 8
  440. #define REMOTE_DEVICE_ID_MASK 0xffff
  441. /* local LNI link width fields */
  442. #define ENABLE_LANE_RX_SHIFT 16
  443. #define ENABLE_LANE_RX_MASK 0xff
  444. /* mask, shift for reading 'mgmt_enabled' value from REMOTE_LNI_INFO field */
  445. #define MGMT_ALLOWED_SHIFT 23
  446. #define MGMT_ALLOWED_MASK 0x1
  447. /* mask, shift for 'link_quality' within LINK_QUALITY_INFO field */
  448. #define LINK_QUALITY_SHIFT 24
  449. #define LINK_QUALITY_MASK 0x7
  450. /*
  451. * mask, shift for reading 'planned_down_remote_reason_code'
  452. * from LINK_QUALITY_INFO field
  453. */
  454. #define DOWN_REMOTE_REASON_SHIFT 16
  455. #define DOWN_REMOTE_REASON_MASK 0xff
  456. #define HOST_INTERFACE_VERSION 1
  457. #define HOST_INTERFACE_VERSION_SHIFT 16
  458. #define HOST_INTERFACE_VERSION_MASK 0xff
  459. /* verify capability PHY power management bits */
  460. #define PWRM_BER_CONTROL 0x1
  461. #define PWRM_BANDWIDTH_CONTROL 0x2
  462. /* 8051 link down reasons */
  463. #define LDR_LINK_TRANSFER_ACTIVE_LOW 0xa
  464. #define LDR_RECEIVED_LINKDOWN_IDLE_MSG 0xb
  465. #define LDR_RECEIVED_HOST_OFFLINE_REQ 0xc
  466. /* verify capability fabric CRC size bits */
  467. enum {
  468. CAP_CRC_14B = (1 << 0), /* 14b CRC */
  469. CAP_CRC_48B = (1 << 1), /* 48b CRC */
  470. CAP_CRC_12B_16B_PER_LANE = (1 << 2) /* 12b-16b per lane CRC */
  471. };
  472. #define SUPPORTED_CRCS (CAP_CRC_14B | CAP_CRC_48B)
  473. /* misc status version fields */
  474. #define STS_FM_VERSION_MINOR_SHIFT 16
  475. #define STS_FM_VERSION_MINOR_MASK 0xff
  476. #define STS_FM_VERSION_MAJOR_SHIFT 24
  477. #define STS_FM_VERSION_MAJOR_MASK 0xff
  478. #define STS_FM_VERSION_PATCH_SHIFT 24
  479. #define STS_FM_VERSION_PATCH_MASK 0xff
  480. /* LCB_CFG_CRC_MODE TX_VAL and RX_VAL CRC mode values */
  481. #define LCB_CRC_16B 0x0 /* 16b CRC */
  482. #define LCB_CRC_14B 0x1 /* 14b CRC */
  483. #define LCB_CRC_48B 0x2 /* 48b CRC */
  484. #define LCB_CRC_12B_16B_PER_LANE 0x3 /* 12b-16b per lane CRC */
  485. /*
  486. * the following enum is (almost) a copy/paste of the definition
  487. * in the OPA spec, section 20.2.2.6.8 (PortInfo)
  488. */
  489. enum {
  490. PORT_LTP_CRC_MODE_NONE = 0,
  491. PORT_LTP_CRC_MODE_14 = 1, /* 14-bit LTP CRC mode (optional) */
  492. PORT_LTP_CRC_MODE_16 = 2, /* 16-bit LTP CRC mode */
  493. PORT_LTP_CRC_MODE_48 = 4,
  494. /* 48-bit overlapping LTP CRC mode (optional) */
  495. PORT_LTP_CRC_MODE_PER_LANE = 8
  496. /* 12 to 16 bit per lane LTP CRC mode (optional) */
  497. };
  498. /* timeouts */
  499. #define LINK_RESTART_DELAY 1000 /* link restart delay, in ms */
  500. #define TIMEOUT_8051_START 5000 /* 8051 start timeout, in ms */
  501. #define DC8051_COMMAND_TIMEOUT 1000 /* DC8051 command timeout, in ms */
  502. #define FREEZE_STATUS_TIMEOUT 20 /* wait for freeze indicators, in ms */
  503. #define VL_STATUS_CLEAR_TIMEOUT 5000 /* per-VL status clear, in ms */
  504. #define CCE_STATUS_TIMEOUT 10 /* time to clear CCE Status, in ms */
  505. /* cclock tick time, in picoseconds per tick: 1/speed * 10^12 */
  506. #define ASIC_CCLOCK_PS 1242 /* 805 MHz */
  507. #define FPGA_CCLOCK_PS 30300 /* 33 MHz */
  508. /*
  509. * Mask of enabled MISC errors. Do not enable the two RSA engine errors -
  510. * see firmware.c:run_rsa() for details.
  511. */
  512. #define DRIVER_MISC_MASK \
  513. (~(MISC_ERR_STATUS_MISC_FW_AUTH_FAILED_ERR_SMASK \
  514. | MISC_ERR_STATUS_MISC_KEY_MISMATCH_ERR_SMASK))
  515. /* valid values for the loopback module parameter */
  516. #define LOOPBACK_NONE 0 /* no loopback - default */
  517. #define LOOPBACK_SERDES 1
  518. #define LOOPBACK_LCB 2
  519. #define LOOPBACK_CABLE 3 /* external cable */
  520. /* set up bits in MISC_CONFIG_BITS */
  521. #define LOOPBACK_SERDES_CONFIG_BIT_MASK_SHIFT 0
  522. #define EXT_CFG_LCB_RESET_SUPPORTED_SHIFT 3
  523. /* read and write hardware registers */
  524. u64 read_csr(const struct hfi1_devdata *dd, u32 offset);
  525. void write_csr(const struct hfi1_devdata *dd, u32 offset, u64 value);
  526. /*
  527. * The *_kctxt_* flavor of the CSR read/write functions are for
  528. * per-context or per-SDMA CSRs that are not mappable to user-space.
  529. * Their spacing is not a PAGE_SIZE multiple.
  530. */
  531. static inline u64 read_kctxt_csr(const struct hfi1_devdata *dd, int ctxt,
  532. u32 offset0)
  533. {
  534. /* kernel per-context CSRs are separated by 0x100 */
  535. return read_csr(dd, offset0 + (0x100 * ctxt));
  536. }
  537. static inline void write_kctxt_csr(struct hfi1_devdata *dd, int ctxt,
  538. u32 offset0, u64 value)
  539. {
  540. /* kernel per-context CSRs are separated by 0x100 */
  541. write_csr(dd, offset0 + (0x100 * ctxt), value);
  542. }
  543. int read_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 *data);
  544. int write_lcb_csr(struct hfi1_devdata *dd, u32 offset, u64 data);
  545. void __iomem *get_csr_addr(
  546. const struct hfi1_devdata *dd,
  547. u32 offset);
  548. static inline void __iomem *get_kctxt_csr_addr(
  549. const struct hfi1_devdata *dd,
  550. int ctxt,
  551. u32 offset0)
  552. {
  553. return get_csr_addr(dd, offset0 + (0x100 * ctxt));
  554. }
  555. /*
  556. * The *_uctxt_* flavor of the CSR read/write functions are for
  557. * per-context CSRs that are mappable to user space. All these CSRs
  558. * are spaced by a PAGE_SIZE multiple in order to be mappable to
  559. * different processes without exposing other contexts' CSRs
  560. */
  561. static inline u64 read_uctxt_csr(const struct hfi1_devdata *dd, int ctxt,
  562. u32 offset0)
  563. {
  564. /* user per-context CSRs are separated by 0x1000 */
  565. return read_csr(dd, offset0 + (0x1000 * ctxt));
  566. }
  567. static inline void write_uctxt_csr(struct hfi1_devdata *dd, int ctxt,
  568. u32 offset0, u64 value)
  569. {
  570. /* user per-context CSRs are separated by 0x1000 */
  571. write_csr(dd, offset0 + (0x1000 * ctxt), value);
  572. }
  573. static inline u32 chip_rcv_contexts(struct hfi1_devdata *dd)
  574. {
  575. return read_csr(dd, RCV_CONTEXTS);
  576. }
  577. static inline u32 chip_send_contexts(struct hfi1_devdata *dd)
  578. {
  579. return read_csr(dd, SEND_CONTEXTS);
  580. }
  581. static inline u32 chip_sdma_engines(struct hfi1_devdata *dd)
  582. {
  583. return read_csr(dd, SEND_DMA_ENGINES);
  584. }
  585. static inline u32 chip_pio_mem_size(struct hfi1_devdata *dd)
  586. {
  587. return read_csr(dd, SEND_PIO_MEM_SIZE);
  588. }
  589. static inline u32 chip_sdma_mem_size(struct hfi1_devdata *dd)
  590. {
  591. return read_csr(dd, SEND_DMA_MEM_SIZE);
  592. }
  593. static inline u32 chip_rcv_array_count(struct hfi1_devdata *dd)
  594. {
  595. return read_csr(dd, RCV_ARRAY_CNT);
  596. }
  597. u64 create_pbc(struct hfi1_pportdata *ppd, u64 flags, int srate_mbs, u32 vl,
  598. u32 dw_len);
  599. /* firmware.c */
  600. #define SBUS_MASTER_BROADCAST 0xfd
  601. #define NUM_PCIE_SERDES 16 /* number of PCIe serdes on the SBus */
  602. extern const u8 pcie_serdes_broadcast[];
  603. extern const u8 pcie_pcs_addrs[2][NUM_PCIE_SERDES];
  604. /* SBus commands */
  605. #define RESET_SBUS_RECEIVER 0x20
  606. #define WRITE_SBUS_RECEIVER 0x21
  607. #define READ_SBUS_RECEIVER 0x22
  608. void sbus_request(struct hfi1_devdata *dd,
  609. u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
  610. int sbus_request_slow(struct hfi1_devdata *dd,
  611. u8 receiver_addr, u8 data_addr, u8 command, u32 data_in);
  612. void set_sbus_fast_mode(struct hfi1_devdata *dd);
  613. void clear_sbus_fast_mode(struct hfi1_devdata *dd);
  614. int hfi1_firmware_init(struct hfi1_devdata *dd);
  615. int load_pcie_firmware(struct hfi1_devdata *dd);
  616. int load_firmware(struct hfi1_devdata *dd);
  617. void dispose_firmware(void);
  618. int acquire_hw_mutex(struct hfi1_devdata *dd);
  619. void release_hw_mutex(struct hfi1_devdata *dd);
  620. /*
  621. * Bitmask of dynamic access for ASIC block chip resources. Each HFI has its
  622. * own range of bits for the resource so it can clear its own bits on
  623. * starting and exiting. If either HFI has the resource bit set, the
  624. * resource is in use. The separate bit ranges are:
  625. * HFI0 bits 7:0
  626. * HFI1 bits 15:8
  627. */
  628. #define CR_SBUS 0x01 /* SBUS, THERM, and PCIE registers */
  629. #define CR_EPROM 0x02 /* EEP, GPIO registers */
  630. #define CR_I2C1 0x04 /* QSFP1_OE register */
  631. #define CR_I2C2 0x08 /* QSFP2_OE register */
  632. #define CR_DYN_SHIFT 8 /* dynamic flag shift */
  633. #define CR_DYN_MASK ((1ull << CR_DYN_SHIFT) - 1)
  634. /*
  635. * Bitmask of static ASIC states these are outside of the dynamic ASIC
  636. * block chip resources above. These are to be set once and never cleared.
  637. * Must be holding the SBus dynamic flag when setting.
  638. */
  639. #define CR_THERM_INIT 0x010000
  640. int acquire_chip_resource(struct hfi1_devdata *dd, u32 resource, u32 mswait);
  641. void release_chip_resource(struct hfi1_devdata *dd, u32 resource);
  642. bool check_chip_resource(struct hfi1_devdata *dd, u32 resource,
  643. const char *func);
  644. void init_chip_resources(struct hfi1_devdata *dd);
  645. void finish_chip_resources(struct hfi1_devdata *dd);
  646. /* ms wait time for access to an SBus resoure */
  647. #define SBUS_TIMEOUT 4000 /* long enough for a FW download and SBR */
  648. /* ms wait time for a qsfp (i2c) chain to become available */
  649. #define QSFP_WAIT 20000 /* long enough for FW update to the F4 uc */
  650. void fabric_serdes_reset(struct hfi1_devdata *dd);
  651. int read_8051_data(struct hfi1_devdata *dd, u32 addr, u32 len, u64 *result);
  652. /* chip.c */
  653. void read_misc_status(struct hfi1_devdata *dd, u8 *ver_major, u8 *ver_minor,
  654. u8 *ver_patch);
  655. int write_host_interface_version(struct hfi1_devdata *dd, u8 version);
  656. void read_guid(struct hfi1_devdata *dd);
  657. int wait_fm_ready(struct hfi1_devdata *dd, u32 mstimeout);
  658. void set_link_down_reason(struct hfi1_pportdata *ppd, u8 lcl_reason,
  659. u8 neigh_reason, u8 rem_reason);
  660. int set_link_state(struct hfi1_pportdata *, u32 state);
  661. int port_ltp_to_cap(int port_ltp);
  662. void handle_verify_cap(struct work_struct *work);
  663. void handle_freeze(struct work_struct *work);
  664. void handle_link_up(struct work_struct *work);
  665. void handle_link_down(struct work_struct *work);
  666. void handle_link_downgrade(struct work_struct *work);
  667. void handle_link_bounce(struct work_struct *work);
  668. void handle_start_link(struct work_struct *work);
  669. void handle_sma_message(struct work_struct *work);
  670. int reset_qsfp(struct hfi1_pportdata *ppd);
  671. void qsfp_event(struct work_struct *work);
  672. void start_freeze_handling(struct hfi1_pportdata *ppd, int flags);
  673. int send_idle_sma(struct hfi1_devdata *dd, u64 message);
  674. int load_8051_config(struct hfi1_devdata *, u8, u8, u32);
  675. int read_8051_config(struct hfi1_devdata *, u8, u8, u32 *);
  676. int start_link(struct hfi1_pportdata *ppd);
  677. int bringup_serdes(struct hfi1_pportdata *ppd);
  678. void set_intr_state(struct hfi1_devdata *dd, u32 enable);
  679. bool apply_link_downgrade_policy(struct hfi1_pportdata *ppd,
  680. bool refresh_widths);
  681. void update_usrhead(struct hfi1_ctxtdata *rcd, u32 hd, u32 updegr, u32 egrhd,
  682. u32 intr_adjust, u32 npkts);
  683. int stop_drain_data_vls(struct hfi1_devdata *dd);
  684. int open_fill_data_vls(struct hfi1_devdata *dd);
  685. u32 ns_to_cclock(struct hfi1_devdata *dd, u32 ns);
  686. u32 cclock_to_ns(struct hfi1_devdata *dd, u32 cclock);
  687. void get_linkup_link_widths(struct hfi1_pportdata *ppd);
  688. void read_ltp_rtt(struct hfi1_devdata *dd);
  689. void clear_linkup_counters(struct hfi1_devdata *dd);
  690. u32 hdrqempty(struct hfi1_ctxtdata *rcd);
  691. int is_ax(struct hfi1_devdata *dd);
  692. int is_bx(struct hfi1_devdata *dd);
  693. u32 read_physical_state(struct hfi1_devdata *dd);
  694. u32 chip_to_opa_pstate(struct hfi1_devdata *dd, u32 chip_pstate);
  695. const char *opa_lstate_name(u32 lstate);
  696. const char *opa_pstate_name(u32 pstate);
  697. u32 driver_pstate(struct hfi1_pportdata *ppd);
  698. u32 driver_lstate(struct hfi1_pportdata *ppd);
  699. int acquire_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
  700. int release_lcb_access(struct hfi1_devdata *dd, int sleep_ok);
  701. #define LCB_START DC_LCB_CSRS
  702. #define LCB_END DC_8051_CSRS /* next block is 8051 */
  703. static inline int is_lcb_offset(u32 offset)
  704. {
  705. return (offset >= LCB_START && offset < LCB_END);
  706. }
  707. extern uint num_vls;
  708. extern uint disable_integrity;
  709. u64 read_dev_cntr(struct hfi1_devdata *dd, int index, int vl);
  710. u64 write_dev_cntr(struct hfi1_devdata *dd, int index, int vl, u64 data);
  711. u64 read_port_cntr(struct hfi1_pportdata *ppd, int index, int vl);
  712. u64 write_port_cntr(struct hfi1_pportdata *ppd, int index, int vl, u64 data);
  713. u32 read_logical_state(struct hfi1_devdata *dd);
  714. void force_recv_intr(struct hfi1_ctxtdata *rcd);
  715. /* Per VL indexes */
  716. enum {
  717. C_VL_0 = 0,
  718. C_VL_1,
  719. C_VL_2,
  720. C_VL_3,
  721. C_VL_4,
  722. C_VL_5,
  723. C_VL_6,
  724. C_VL_7,
  725. C_VL_15,
  726. C_VL_COUNT
  727. };
  728. static inline int vl_from_idx(int idx)
  729. {
  730. return (idx == C_VL_15 ? 15 : idx);
  731. }
  732. static inline int idx_from_vl(int vl)
  733. {
  734. return (vl == 15 ? C_VL_15 : vl);
  735. }
  736. /* Per device counter indexes */
  737. enum {
  738. C_RCV_OVF = 0,
  739. C_RX_TID_FULL,
  740. C_RX_TID_INVALID,
  741. C_RX_TID_FLGMS,
  742. C_RX_CTX_EGRS,
  743. C_RCV_TID_FLSMS,
  744. C_CCE_PCI_CR_ST,
  745. C_CCE_PCI_TR_ST,
  746. C_CCE_PIO_WR_ST,
  747. C_CCE_ERR_INT,
  748. C_CCE_SDMA_INT,
  749. C_CCE_MISC_INT,
  750. C_CCE_RCV_AV_INT,
  751. C_CCE_RCV_URG_INT,
  752. C_CCE_SEND_CR_INT,
  753. C_DC_UNC_ERR,
  754. C_DC_RCV_ERR,
  755. C_DC_FM_CFG_ERR,
  756. C_DC_RMT_PHY_ERR,
  757. C_DC_DROPPED_PKT,
  758. C_DC_MC_XMIT_PKTS,
  759. C_DC_MC_RCV_PKTS,
  760. C_DC_XMIT_CERR,
  761. C_DC_RCV_CERR,
  762. C_DC_RCV_FCC,
  763. C_DC_XMIT_FCC,
  764. C_DC_XMIT_FLITS,
  765. C_DC_RCV_FLITS,
  766. C_DC_XMIT_PKTS,
  767. C_DC_RCV_PKTS,
  768. C_DC_RX_FLIT_VL,
  769. C_DC_RX_PKT_VL,
  770. C_DC_RCV_FCN,
  771. C_DC_RCV_FCN_VL,
  772. C_DC_RCV_BCN,
  773. C_DC_RCV_BCN_VL,
  774. C_DC_RCV_BBL,
  775. C_DC_RCV_BBL_VL,
  776. C_DC_MARK_FECN,
  777. C_DC_MARK_FECN_VL,
  778. C_DC_TOTAL_CRC,
  779. C_DC_CRC_LN0,
  780. C_DC_CRC_LN1,
  781. C_DC_CRC_LN2,
  782. C_DC_CRC_LN3,
  783. C_DC_CRC_MULT_LN,
  784. C_DC_TX_REPLAY,
  785. C_DC_RX_REPLAY,
  786. C_DC_SEQ_CRC_CNT,
  787. C_DC_ESC0_ONLY_CNT,
  788. C_DC_ESC0_PLUS1_CNT,
  789. C_DC_ESC0_PLUS2_CNT,
  790. C_DC_REINIT_FROM_PEER_CNT,
  791. C_DC_SBE_CNT,
  792. C_DC_MISC_FLG_CNT,
  793. C_DC_PRF_GOOD_LTP_CNT,
  794. C_DC_PRF_ACCEPTED_LTP_CNT,
  795. C_DC_PRF_RX_FLIT_CNT,
  796. C_DC_PRF_TX_FLIT_CNT,
  797. C_DC_PRF_CLK_CNTR,
  798. C_DC_PG_DBG_FLIT_CRDTS_CNT,
  799. C_DC_PG_STS_PAUSE_COMPLETE_CNT,
  800. C_DC_PG_STS_TX_SBE_CNT,
  801. C_DC_PG_STS_TX_MBE_CNT,
  802. C_SW_CPU_INTR,
  803. C_SW_CPU_RCV_LIM,
  804. C_SW_CTX0_SEQ_DROP,
  805. C_SW_VTX_WAIT,
  806. C_SW_PIO_WAIT,
  807. C_SW_PIO_DRAIN,
  808. C_SW_KMEM_WAIT,
  809. C_SW_SEND_SCHED,
  810. C_SDMA_DESC_FETCHED_CNT,
  811. C_SDMA_INT_CNT,
  812. C_SDMA_ERR_CNT,
  813. C_SDMA_IDLE_INT_CNT,
  814. C_SDMA_PROGRESS_INT_CNT,
  815. /* MISC_ERR_STATUS */
  816. C_MISC_PLL_LOCK_FAIL_ERR,
  817. C_MISC_MBIST_FAIL_ERR,
  818. C_MISC_INVALID_EEP_CMD_ERR,
  819. C_MISC_EFUSE_DONE_PARITY_ERR,
  820. C_MISC_EFUSE_WRITE_ERR,
  821. C_MISC_EFUSE_READ_BAD_ADDR_ERR,
  822. C_MISC_EFUSE_CSR_PARITY_ERR,
  823. C_MISC_FW_AUTH_FAILED_ERR,
  824. C_MISC_KEY_MISMATCH_ERR,
  825. C_MISC_SBUS_WRITE_FAILED_ERR,
  826. C_MISC_CSR_WRITE_BAD_ADDR_ERR,
  827. C_MISC_CSR_READ_BAD_ADDR_ERR,
  828. C_MISC_CSR_PARITY_ERR,
  829. /* CceErrStatus */
  830. /*
  831. * A special counter that is the aggregate count
  832. * of all the cce_err_status errors. The remainder
  833. * are actual bits in the CceErrStatus register.
  834. */
  835. C_CCE_ERR_STATUS_AGGREGATED_CNT,
  836. C_CCE_MSIX_CSR_PARITY_ERR,
  837. C_CCE_INT_MAP_UNC_ERR,
  838. C_CCE_INT_MAP_COR_ERR,
  839. C_CCE_MSIX_TABLE_UNC_ERR,
  840. C_CCE_MSIX_TABLE_COR_ERR,
  841. C_CCE_RXDMA_CONV_FIFO_PARITY_ERR,
  842. C_CCE_RCPL_ASYNC_FIFO_PARITY_ERR,
  843. C_CCE_SEG_WRITE_BAD_ADDR_ERR,
  844. C_CCE_SEG_READ_BAD_ADDR_ERR,
  845. C_LA_TRIGGERED,
  846. C_CCE_TRGT_CPL_TIMEOUT_ERR,
  847. C_PCIC_RECEIVE_PARITY_ERR,
  848. C_PCIC_TRANSMIT_BACK_PARITY_ERR,
  849. C_PCIC_TRANSMIT_FRONT_PARITY_ERR,
  850. C_PCIC_CPL_DAT_Q_UNC_ERR,
  851. C_PCIC_CPL_HD_Q_UNC_ERR,
  852. C_PCIC_POST_DAT_Q_UNC_ERR,
  853. C_PCIC_POST_HD_Q_UNC_ERR,
  854. C_PCIC_RETRY_SOT_MEM_UNC_ERR,
  855. C_PCIC_RETRY_MEM_UNC_ERR,
  856. C_PCIC_N_POST_DAT_Q_PARITY_ERR,
  857. C_PCIC_N_POST_H_Q_PARITY_ERR,
  858. C_PCIC_CPL_DAT_Q_COR_ERR,
  859. C_PCIC_CPL_HD_Q_COR_ERR,
  860. C_PCIC_POST_DAT_Q_COR_ERR,
  861. C_PCIC_POST_HD_Q_COR_ERR,
  862. C_PCIC_RETRY_SOT_MEM_COR_ERR,
  863. C_PCIC_RETRY_MEM_COR_ERR,
  864. C_CCE_CLI1_ASYNC_FIFO_DBG_PARITY_ERR,
  865. C_CCE_CLI1_ASYNC_FIFO_RXDMA_PARITY_ERR,
  866. C_CCE_CLI1_ASYNC_FIFO_SDMA_HD_PARITY_ERR,
  867. C_CCE_CLI1_ASYNC_FIFO_PIO_CRDT_PARITY_ERR,
  868. C_CCE_CLI2_ASYNC_FIFO_PARITY_ERR,
  869. C_CCE_CSR_CFG_BUS_PARITY_ERR,
  870. C_CCE_CLI0_ASYNC_FIFO_PARTIY_ERR,
  871. C_CCE_RSPD_DATA_PARITY_ERR,
  872. C_CCE_TRGT_ACCESS_ERR,
  873. C_CCE_TRGT_ASYNC_FIFO_PARITY_ERR,
  874. C_CCE_CSR_WRITE_BAD_ADDR_ERR,
  875. C_CCE_CSR_READ_BAD_ADDR_ERR,
  876. C_CCE_CSR_PARITY_ERR,
  877. /* RcvErrStatus */
  878. C_RX_CSR_PARITY_ERR,
  879. C_RX_CSR_WRITE_BAD_ADDR_ERR,
  880. C_RX_CSR_READ_BAD_ADDR_ERR,
  881. C_RX_DMA_CSR_UNC_ERR,
  882. C_RX_DMA_DQ_FSM_ENCODING_ERR,
  883. C_RX_DMA_EQ_FSM_ENCODING_ERR,
  884. C_RX_DMA_CSR_PARITY_ERR,
  885. C_RX_RBUF_DATA_COR_ERR,
  886. C_RX_RBUF_DATA_UNC_ERR,
  887. C_RX_DMA_DATA_FIFO_RD_COR_ERR,
  888. C_RX_DMA_DATA_FIFO_RD_UNC_ERR,
  889. C_RX_DMA_HDR_FIFO_RD_COR_ERR,
  890. C_RX_DMA_HDR_FIFO_RD_UNC_ERR,
  891. C_RX_RBUF_DESC_PART2_COR_ERR,
  892. C_RX_RBUF_DESC_PART2_UNC_ERR,
  893. C_RX_RBUF_DESC_PART1_COR_ERR,
  894. C_RX_RBUF_DESC_PART1_UNC_ERR,
  895. C_RX_HQ_INTR_FSM_ERR,
  896. C_RX_HQ_INTR_CSR_PARITY_ERR,
  897. C_RX_LOOKUP_CSR_PARITY_ERR,
  898. C_RX_LOOKUP_RCV_ARRAY_COR_ERR,
  899. C_RX_LOOKUP_RCV_ARRAY_UNC_ERR,
  900. C_RX_LOOKUP_DES_PART2_PARITY_ERR,
  901. C_RX_LOOKUP_DES_PART1_UNC_COR_ERR,
  902. C_RX_LOOKUP_DES_PART1_UNC_ERR,
  903. C_RX_RBUF_NEXT_FREE_BUF_COR_ERR,
  904. C_RX_RBUF_NEXT_FREE_BUF_UNC_ERR,
  905. C_RX_RBUF_FL_INIT_WR_ADDR_PARITY_ERR,
  906. C_RX_RBUF_FL_INITDONE_PARITY_ERR,
  907. C_RX_RBUF_FL_WRITE_ADDR_PARITY_ERR,
  908. C_RX_RBUF_FL_RD_ADDR_PARITY_ERR,
  909. C_RX_RBUF_EMPTY_ERR,
  910. C_RX_RBUF_FULL_ERR,
  911. C_RX_RBUF_BAD_LOOKUP_ERR,
  912. C_RX_RBUF_CTX_ID_PARITY_ERR,
  913. C_RX_RBUF_CSR_QEOPDW_PARITY_ERR,
  914. C_RX_RBUF_CSR_Q_NUM_OF_PKT_PARITY_ERR,
  915. C_RX_RBUF_CSR_Q_T1_PTR_PARITY_ERR,
  916. C_RX_RBUF_CSR_Q_HD_PTR_PARITY_ERR,
  917. C_RX_RBUF_CSR_Q_VLD_BIT_PARITY_ERR,
  918. C_RX_RBUF_CSR_Q_NEXT_BUF_PARITY_ERR,
  919. C_RX_RBUF_CSR_Q_ENT_CNT_PARITY_ERR,
  920. C_RX_RBUF_CSR_Q_HEAD_BUF_NUM_PARITY_ERR,
  921. C_RX_RBUF_BLOCK_LIST_READ_COR_ERR,
  922. C_RX_RBUF_BLOCK_LIST_READ_UNC_ERR,
  923. C_RX_RBUF_LOOKUP_DES_COR_ERR,
  924. C_RX_RBUF_LOOKUP_DES_UNC_ERR,
  925. C_RX_RBUF_LOOKUP_DES_REG_UNC_COR_ERR,
  926. C_RX_RBUF_LOOKUP_DES_REG_UNC_ERR,
  927. C_RX_RBUF_FREE_LIST_COR_ERR,
  928. C_RX_RBUF_FREE_LIST_UNC_ERR,
  929. C_RX_RCV_FSM_ENCODING_ERR,
  930. C_RX_DMA_FLAG_COR_ERR,
  931. C_RX_DMA_FLAG_UNC_ERR,
  932. C_RX_DC_SOP_EOP_PARITY_ERR,
  933. C_RX_RCV_CSR_PARITY_ERR,
  934. C_RX_RCV_QP_MAP_TABLE_COR_ERR,
  935. C_RX_RCV_QP_MAP_TABLE_UNC_ERR,
  936. C_RX_RCV_DATA_COR_ERR,
  937. C_RX_RCV_DATA_UNC_ERR,
  938. C_RX_RCV_HDR_COR_ERR,
  939. C_RX_RCV_HDR_UNC_ERR,
  940. C_RX_DC_INTF_PARITY_ERR,
  941. C_RX_DMA_CSR_COR_ERR,
  942. /* SendPioErrStatus */
  943. C_PIO_PEC_SOP_HEAD_PARITY_ERR,
  944. C_PIO_PCC_SOP_HEAD_PARITY_ERR,
  945. C_PIO_LAST_RETURNED_CNT_PARITY_ERR,
  946. C_PIO_CURRENT_FREE_CNT_PARITY_ERR,
  947. C_PIO_RSVD_31_ERR,
  948. C_PIO_RSVD_30_ERR,
  949. C_PIO_PPMC_SOP_LEN_ERR,
  950. C_PIO_PPMC_BQC_MEM_PARITY_ERR,
  951. C_PIO_VL_FIFO_PARITY_ERR,
  952. C_PIO_VLF_SOP_PARITY_ERR,
  953. C_PIO_VLF_V1_LEN_PARITY_ERR,
  954. C_PIO_BLOCK_QW_COUNT_PARITY_ERR,
  955. C_PIO_WRITE_QW_VALID_PARITY_ERR,
  956. C_PIO_STATE_MACHINE_ERR,
  957. C_PIO_WRITE_DATA_PARITY_ERR,
  958. C_PIO_HOST_ADDR_MEM_COR_ERR,
  959. C_PIO_HOST_ADDR_MEM_UNC_ERR,
  960. C_PIO_PKT_EVICT_SM_OR_ARM_SM_ERR,
  961. C_PIO_INIT_SM_IN_ERR,
  962. C_PIO_PPMC_PBL_FIFO_ERR,
  963. C_PIO_CREDIT_RET_FIFO_PARITY_ERR,
  964. C_PIO_V1_LEN_MEM_BANK1_COR_ERR,
  965. C_PIO_V1_LEN_MEM_BANK0_COR_ERR,
  966. C_PIO_V1_LEN_MEM_BANK1_UNC_ERR,
  967. C_PIO_V1_LEN_MEM_BANK0_UNC_ERR,
  968. C_PIO_SM_PKT_RESET_PARITY_ERR,
  969. C_PIO_PKT_EVICT_FIFO_PARITY_ERR,
  970. C_PIO_SBRDCTRL_CRREL_FIFO_PARITY_ERR,
  971. C_PIO_SBRDCTL_CRREL_PARITY_ERR,
  972. C_PIO_PEC_FIFO_PARITY_ERR,
  973. C_PIO_PCC_FIFO_PARITY_ERR,
  974. C_PIO_SB_MEM_FIFO1_ERR,
  975. C_PIO_SB_MEM_FIFO0_ERR,
  976. C_PIO_CSR_PARITY_ERR,
  977. C_PIO_WRITE_ADDR_PARITY_ERR,
  978. C_PIO_WRITE_BAD_CTXT_ERR,
  979. /* SendDmaErrStatus */
  980. C_SDMA_PCIE_REQ_TRACKING_COR_ERR,
  981. C_SDMA_PCIE_REQ_TRACKING_UNC_ERR,
  982. C_SDMA_CSR_PARITY_ERR,
  983. C_SDMA_RPY_TAG_ERR,
  984. /* SendEgressErrStatus */
  985. C_TX_READ_PIO_MEMORY_CSR_UNC_ERR,
  986. C_TX_READ_SDMA_MEMORY_CSR_UNC_ERR,
  987. C_TX_EGRESS_FIFO_COR_ERR,
  988. C_TX_READ_PIO_MEMORY_COR_ERR,
  989. C_TX_READ_SDMA_MEMORY_COR_ERR,
  990. C_TX_SB_HDR_COR_ERR,
  991. C_TX_CREDIT_OVERRUN_ERR,
  992. C_TX_LAUNCH_FIFO8_COR_ERR,
  993. C_TX_LAUNCH_FIFO7_COR_ERR,
  994. C_TX_LAUNCH_FIFO6_COR_ERR,
  995. C_TX_LAUNCH_FIFO5_COR_ERR,
  996. C_TX_LAUNCH_FIFO4_COR_ERR,
  997. C_TX_LAUNCH_FIFO3_COR_ERR,
  998. C_TX_LAUNCH_FIFO2_COR_ERR,
  999. C_TX_LAUNCH_FIFO1_COR_ERR,
  1000. C_TX_LAUNCH_FIFO0_COR_ERR,
  1001. C_TX_CREDIT_RETURN_VL_ERR,
  1002. C_TX_HCRC_INSERTION_ERR,
  1003. C_TX_EGRESS_FIFI_UNC_ERR,
  1004. C_TX_READ_PIO_MEMORY_UNC_ERR,
  1005. C_TX_READ_SDMA_MEMORY_UNC_ERR,
  1006. C_TX_SB_HDR_UNC_ERR,
  1007. C_TX_CREDIT_RETURN_PARITY_ERR,
  1008. C_TX_LAUNCH_FIFO8_UNC_OR_PARITY_ERR,
  1009. C_TX_LAUNCH_FIFO7_UNC_OR_PARITY_ERR,
  1010. C_TX_LAUNCH_FIFO6_UNC_OR_PARITY_ERR,
  1011. C_TX_LAUNCH_FIFO5_UNC_OR_PARITY_ERR,
  1012. C_TX_LAUNCH_FIFO4_UNC_OR_PARITY_ERR,
  1013. C_TX_LAUNCH_FIFO3_UNC_OR_PARITY_ERR,
  1014. C_TX_LAUNCH_FIFO2_UNC_OR_PARITY_ERR,
  1015. C_TX_LAUNCH_FIFO1_UNC_OR_PARITY_ERR,
  1016. C_TX_LAUNCH_FIFO0_UNC_OR_PARITY_ERR,
  1017. C_TX_SDMA15_DISALLOWED_PACKET_ERR,
  1018. C_TX_SDMA14_DISALLOWED_PACKET_ERR,
  1019. C_TX_SDMA13_DISALLOWED_PACKET_ERR,
  1020. C_TX_SDMA12_DISALLOWED_PACKET_ERR,
  1021. C_TX_SDMA11_DISALLOWED_PACKET_ERR,
  1022. C_TX_SDMA10_DISALLOWED_PACKET_ERR,
  1023. C_TX_SDMA9_DISALLOWED_PACKET_ERR,
  1024. C_TX_SDMA8_DISALLOWED_PACKET_ERR,
  1025. C_TX_SDMA7_DISALLOWED_PACKET_ERR,
  1026. C_TX_SDMA6_DISALLOWED_PACKET_ERR,
  1027. C_TX_SDMA5_DISALLOWED_PACKET_ERR,
  1028. C_TX_SDMA4_DISALLOWED_PACKET_ERR,
  1029. C_TX_SDMA3_DISALLOWED_PACKET_ERR,
  1030. C_TX_SDMA2_DISALLOWED_PACKET_ERR,
  1031. C_TX_SDMA1_DISALLOWED_PACKET_ERR,
  1032. C_TX_SDMA0_DISALLOWED_PACKET_ERR,
  1033. C_TX_CONFIG_PARITY_ERR,
  1034. C_TX_SBRD_CTL_CSR_PARITY_ERR,
  1035. C_TX_LAUNCH_CSR_PARITY_ERR,
  1036. C_TX_ILLEGAL_CL_ERR,
  1037. C_TX_SBRD_CTL_STATE_MACHINE_PARITY_ERR,
  1038. C_TX_RESERVED_10,
  1039. C_TX_RESERVED_9,
  1040. C_TX_SDMA_LAUNCH_INTF_PARITY_ERR,
  1041. C_TX_PIO_LAUNCH_INTF_PARITY_ERR,
  1042. C_TX_RESERVED_6,
  1043. C_TX_INCORRECT_LINK_STATE_ERR,
  1044. C_TX_LINK_DOWN_ERR,
  1045. C_TX_EGRESS_FIFO_UNDERRUN_OR_PARITY_ERR,
  1046. C_TX_RESERVED_2,
  1047. C_TX_PKT_INTEGRITY_MEM_UNC_ERR,
  1048. C_TX_PKT_INTEGRITY_MEM_COR_ERR,
  1049. /* SendErrStatus */
  1050. C_SEND_CSR_WRITE_BAD_ADDR_ERR,
  1051. C_SEND_CSR_READ_BAD_ADD_ERR,
  1052. C_SEND_CSR_PARITY_ERR,
  1053. /* SendCtxtErrStatus */
  1054. C_PIO_WRITE_OUT_OF_BOUNDS_ERR,
  1055. C_PIO_WRITE_OVERFLOW_ERR,
  1056. C_PIO_WRITE_CROSSES_BOUNDARY_ERR,
  1057. C_PIO_DISALLOWED_PACKET_ERR,
  1058. C_PIO_INCONSISTENT_SOP_ERR,
  1059. /*SendDmaEngErrStatus */
  1060. C_SDMA_HEADER_REQUEST_FIFO_COR_ERR,
  1061. C_SDMA_HEADER_STORAGE_COR_ERR,
  1062. C_SDMA_PACKET_TRACKING_COR_ERR,
  1063. C_SDMA_ASSEMBLY_COR_ERR,
  1064. C_SDMA_DESC_TABLE_COR_ERR,
  1065. C_SDMA_HEADER_REQUEST_FIFO_UNC_ERR,
  1066. C_SDMA_HEADER_STORAGE_UNC_ERR,
  1067. C_SDMA_PACKET_TRACKING_UNC_ERR,
  1068. C_SDMA_ASSEMBLY_UNC_ERR,
  1069. C_SDMA_DESC_TABLE_UNC_ERR,
  1070. C_SDMA_TIMEOUT_ERR,
  1071. C_SDMA_HEADER_LENGTH_ERR,
  1072. C_SDMA_HEADER_ADDRESS_ERR,
  1073. C_SDMA_HEADER_SELECT_ERR,
  1074. C_SMDA_RESERVED_9,
  1075. C_SDMA_PACKET_DESC_OVERFLOW_ERR,
  1076. C_SDMA_LENGTH_MISMATCH_ERR,
  1077. C_SDMA_HALT_ERR,
  1078. C_SDMA_MEM_READ_ERR,
  1079. C_SDMA_FIRST_DESC_ERR,
  1080. C_SDMA_TAIL_OUT_OF_BOUNDS_ERR,
  1081. C_SDMA_TOO_LONG_ERR,
  1082. C_SDMA_GEN_MISMATCH_ERR,
  1083. C_SDMA_WRONG_DW_ERR,
  1084. DEV_CNTR_LAST /* Must be kept last */
  1085. };
  1086. /* Per port counter indexes */
  1087. enum {
  1088. C_TX_UNSUP_VL = 0,
  1089. C_TX_INVAL_LEN,
  1090. C_TX_MM_LEN_ERR,
  1091. C_TX_UNDERRUN,
  1092. C_TX_FLOW_STALL,
  1093. C_TX_DROPPED,
  1094. C_TX_HDR_ERR,
  1095. C_TX_PKT,
  1096. C_TX_WORDS,
  1097. C_TX_WAIT,
  1098. C_TX_FLIT_VL,
  1099. C_TX_PKT_VL,
  1100. C_TX_WAIT_VL,
  1101. C_RX_PKT,
  1102. C_RX_WORDS,
  1103. C_SW_LINK_DOWN,
  1104. C_SW_LINK_UP,
  1105. C_SW_UNKNOWN_FRAME,
  1106. C_SW_XMIT_DSCD,
  1107. C_SW_XMIT_DSCD_VL,
  1108. C_SW_XMIT_CSTR_ERR,
  1109. C_SW_RCV_CSTR_ERR,
  1110. C_SW_IBP_LOOP_PKTS,
  1111. C_SW_IBP_RC_RESENDS,
  1112. C_SW_IBP_RNR_NAKS,
  1113. C_SW_IBP_OTHER_NAKS,
  1114. C_SW_IBP_RC_TIMEOUTS,
  1115. C_SW_IBP_PKT_DROPS,
  1116. C_SW_IBP_DMA_WAIT,
  1117. C_SW_IBP_RC_SEQNAK,
  1118. C_SW_IBP_RC_DUPREQ,
  1119. C_SW_IBP_RDMA_SEQ,
  1120. C_SW_IBP_UNALIGNED,
  1121. C_SW_IBP_SEQ_NAK,
  1122. C_SW_CPU_RC_ACKS,
  1123. C_SW_CPU_RC_QACKS,
  1124. C_SW_CPU_RC_DELAYED_COMP,
  1125. C_RCV_HDR_OVF_0,
  1126. C_RCV_HDR_OVF_1,
  1127. C_RCV_HDR_OVF_2,
  1128. C_RCV_HDR_OVF_3,
  1129. C_RCV_HDR_OVF_4,
  1130. C_RCV_HDR_OVF_5,
  1131. C_RCV_HDR_OVF_6,
  1132. C_RCV_HDR_OVF_7,
  1133. C_RCV_HDR_OVF_8,
  1134. C_RCV_HDR_OVF_9,
  1135. C_RCV_HDR_OVF_10,
  1136. C_RCV_HDR_OVF_11,
  1137. C_RCV_HDR_OVF_12,
  1138. C_RCV_HDR_OVF_13,
  1139. C_RCV_HDR_OVF_14,
  1140. C_RCV_HDR_OVF_15,
  1141. C_RCV_HDR_OVF_16,
  1142. C_RCV_HDR_OVF_17,
  1143. C_RCV_HDR_OVF_18,
  1144. C_RCV_HDR_OVF_19,
  1145. C_RCV_HDR_OVF_20,
  1146. C_RCV_HDR_OVF_21,
  1147. C_RCV_HDR_OVF_22,
  1148. C_RCV_HDR_OVF_23,
  1149. C_RCV_HDR_OVF_24,
  1150. C_RCV_HDR_OVF_25,
  1151. C_RCV_HDR_OVF_26,
  1152. C_RCV_HDR_OVF_27,
  1153. C_RCV_HDR_OVF_28,
  1154. C_RCV_HDR_OVF_29,
  1155. C_RCV_HDR_OVF_30,
  1156. C_RCV_HDR_OVF_31,
  1157. C_RCV_HDR_OVF_32,
  1158. C_RCV_HDR_OVF_33,
  1159. C_RCV_HDR_OVF_34,
  1160. C_RCV_HDR_OVF_35,
  1161. C_RCV_HDR_OVF_36,
  1162. C_RCV_HDR_OVF_37,
  1163. C_RCV_HDR_OVF_38,
  1164. C_RCV_HDR_OVF_39,
  1165. C_RCV_HDR_OVF_40,
  1166. C_RCV_HDR_OVF_41,
  1167. C_RCV_HDR_OVF_42,
  1168. C_RCV_HDR_OVF_43,
  1169. C_RCV_HDR_OVF_44,
  1170. C_RCV_HDR_OVF_45,
  1171. C_RCV_HDR_OVF_46,
  1172. C_RCV_HDR_OVF_47,
  1173. C_RCV_HDR_OVF_48,
  1174. C_RCV_HDR_OVF_49,
  1175. C_RCV_HDR_OVF_50,
  1176. C_RCV_HDR_OVF_51,
  1177. C_RCV_HDR_OVF_52,
  1178. C_RCV_HDR_OVF_53,
  1179. C_RCV_HDR_OVF_54,
  1180. C_RCV_HDR_OVF_55,
  1181. C_RCV_HDR_OVF_56,
  1182. C_RCV_HDR_OVF_57,
  1183. C_RCV_HDR_OVF_58,
  1184. C_RCV_HDR_OVF_59,
  1185. C_RCV_HDR_OVF_60,
  1186. C_RCV_HDR_OVF_61,
  1187. C_RCV_HDR_OVF_62,
  1188. C_RCV_HDR_OVF_63,
  1189. C_RCV_HDR_OVF_64,
  1190. C_RCV_HDR_OVF_65,
  1191. C_RCV_HDR_OVF_66,
  1192. C_RCV_HDR_OVF_67,
  1193. C_RCV_HDR_OVF_68,
  1194. C_RCV_HDR_OVF_69,
  1195. C_RCV_HDR_OVF_70,
  1196. C_RCV_HDR_OVF_71,
  1197. C_RCV_HDR_OVF_72,
  1198. C_RCV_HDR_OVF_73,
  1199. C_RCV_HDR_OVF_74,
  1200. C_RCV_HDR_OVF_75,
  1201. C_RCV_HDR_OVF_76,
  1202. C_RCV_HDR_OVF_77,
  1203. C_RCV_HDR_OVF_78,
  1204. C_RCV_HDR_OVF_79,
  1205. C_RCV_HDR_OVF_80,
  1206. C_RCV_HDR_OVF_81,
  1207. C_RCV_HDR_OVF_82,
  1208. C_RCV_HDR_OVF_83,
  1209. C_RCV_HDR_OVF_84,
  1210. C_RCV_HDR_OVF_85,
  1211. C_RCV_HDR_OVF_86,
  1212. C_RCV_HDR_OVF_87,
  1213. C_RCV_HDR_OVF_88,
  1214. C_RCV_HDR_OVF_89,
  1215. C_RCV_HDR_OVF_90,
  1216. C_RCV_HDR_OVF_91,
  1217. C_RCV_HDR_OVF_92,
  1218. C_RCV_HDR_OVF_93,
  1219. C_RCV_HDR_OVF_94,
  1220. C_RCV_HDR_OVF_95,
  1221. C_RCV_HDR_OVF_96,
  1222. C_RCV_HDR_OVF_97,
  1223. C_RCV_HDR_OVF_98,
  1224. C_RCV_HDR_OVF_99,
  1225. C_RCV_HDR_OVF_100,
  1226. C_RCV_HDR_OVF_101,
  1227. C_RCV_HDR_OVF_102,
  1228. C_RCV_HDR_OVF_103,
  1229. C_RCV_HDR_OVF_104,
  1230. C_RCV_HDR_OVF_105,
  1231. C_RCV_HDR_OVF_106,
  1232. C_RCV_HDR_OVF_107,
  1233. C_RCV_HDR_OVF_108,
  1234. C_RCV_HDR_OVF_109,
  1235. C_RCV_HDR_OVF_110,
  1236. C_RCV_HDR_OVF_111,
  1237. C_RCV_HDR_OVF_112,
  1238. C_RCV_HDR_OVF_113,
  1239. C_RCV_HDR_OVF_114,
  1240. C_RCV_HDR_OVF_115,
  1241. C_RCV_HDR_OVF_116,
  1242. C_RCV_HDR_OVF_117,
  1243. C_RCV_HDR_OVF_118,
  1244. C_RCV_HDR_OVF_119,
  1245. C_RCV_HDR_OVF_120,
  1246. C_RCV_HDR_OVF_121,
  1247. C_RCV_HDR_OVF_122,
  1248. C_RCV_HDR_OVF_123,
  1249. C_RCV_HDR_OVF_124,
  1250. C_RCV_HDR_OVF_125,
  1251. C_RCV_HDR_OVF_126,
  1252. C_RCV_HDR_OVF_127,
  1253. C_RCV_HDR_OVF_128,
  1254. C_RCV_HDR_OVF_129,
  1255. C_RCV_HDR_OVF_130,
  1256. C_RCV_HDR_OVF_131,
  1257. C_RCV_HDR_OVF_132,
  1258. C_RCV_HDR_OVF_133,
  1259. C_RCV_HDR_OVF_134,
  1260. C_RCV_HDR_OVF_135,
  1261. C_RCV_HDR_OVF_136,
  1262. C_RCV_HDR_OVF_137,
  1263. C_RCV_HDR_OVF_138,
  1264. C_RCV_HDR_OVF_139,
  1265. C_RCV_HDR_OVF_140,
  1266. C_RCV_HDR_OVF_141,
  1267. C_RCV_HDR_OVF_142,
  1268. C_RCV_HDR_OVF_143,
  1269. C_RCV_HDR_OVF_144,
  1270. C_RCV_HDR_OVF_145,
  1271. C_RCV_HDR_OVF_146,
  1272. C_RCV_HDR_OVF_147,
  1273. C_RCV_HDR_OVF_148,
  1274. C_RCV_HDR_OVF_149,
  1275. C_RCV_HDR_OVF_150,
  1276. C_RCV_HDR_OVF_151,
  1277. C_RCV_HDR_OVF_152,
  1278. C_RCV_HDR_OVF_153,
  1279. C_RCV_HDR_OVF_154,
  1280. C_RCV_HDR_OVF_155,
  1281. C_RCV_HDR_OVF_156,
  1282. C_RCV_HDR_OVF_157,
  1283. C_RCV_HDR_OVF_158,
  1284. C_RCV_HDR_OVF_159,
  1285. PORT_CNTR_LAST /* Must be kept last */
  1286. };
  1287. u64 get_all_cpu_total(u64 __percpu *cntr);
  1288. void hfi1_start_cleanup(struct hfi1_devdata *dd);
  1289. void hfi1_clear_tids(struct hfi1_ctxtdata *rcd);
  1290. void hfi1_init_ctxt(struct send_context *sc);
  1291. void hfi1_put_tid(struct hfi1_devdata *dd, u32 index,
  1292. u32 type, unsigned long pa, u16 order);
  1293. void hfi1_quiet_serdes(struct hfi1_pportdata *ppd);
  1294. void hfi1_rcvctrl(struct hfi1_devdata *dd, unsigned int op,
  1295. struct hfi1_ctxtdata *rcd);
  1296. u32 hfi1_read_cntrs(struct hfi1_devdata *dd, char **namep, u64 **cntrp);
  1297. u32 hfi1_read_portcntrs(struct hfi1_pportdata *ppd, char **namep, u64 **cntrp);
  1298. int hfi1_get_ib_cfg(struct hfi1_pportdata *ppd, int which);
  1299. int hfi1_set_ib_cfg(struct hfi1_pportdata *ppd, int which, u32 val);
  1300. int hfi1_set_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *rcd,
  1301. u16 jkey);
  1302. int hfi1_clear_ctxt_jkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt);
  1303. int hfi1_set_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt,
  1304. u16 pkey);
  1305. int hfi1_clear_ctxt_pkey(struct hfi1_devdata *dd, struct hfi1_ctxtdata *ctxt);
  1306. void hfi1_read_link_quality(struct hfi1_devdata *dd, u8 *link_quality);
  1307. void hfi1_init_vnic_rsm(struct hfi1_devdata *dd);
  1308. void hfi1_deinit_vnic_rsm(struct hfi1_devdata *dd);
  1309. /*
  1310. * Interrupt source table.
  1311. *
  1312. * Each entry is an interrupt source "type". It is ordered by increasing
  1313. * number.
  1314. */
  1315. struct is_table {
  1316. int start; /* interrupt source type start */
  1317. int end; /* interrupt source type end */
  1318. /* routine that returns the name of the interrupt source */
  1319. char *(*is_name)(char *name, size_t size, unsigned int source);
  1320. /* routine to call when receiving an interrupt */
  1321. void (*is_int)(struct hfi1_devdata *dd, unsigned int source);
  1322. };
  1323. #endif /* _CHIP_H */