ad5064.c 28 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132
  1. /*
  2. * AD5024, AD5025, AD5044, AD5045, AD5064, AD5064-1, AD5065, AD5625, AD5625R,
  3. * AD5627, AD5627R, AD5628, AD5629R, AD5645R, AD5647R, AD5648, AD5665, AD5665R,
  4. * AD5666, AD5667, AD5667R, AD5668, AD5669R, LTC2606, LTC2607, LTC2609, LTC2616,
  5. * LTC2617, LTC2619, LTC2626, LTC2627, LTC2629, LTC2631, LTC2633, LTC2635
  6. * Digital to analog converters driver
  7. *
  8. * Copyright 2011 Analog Devices Inc.
  9. *
  10. * Licensed under the GPL-2.
  11. */
  12. #include <linux/device.h>
  13. #include <linux/err.h>
  14. #include <linux/module.h>
  15. #include <linux/kernel.h>
  16. #include <linux/spi/spi.h>
  17. #include <linux/i2c.h>
  18. #include <linux/slab.h>
  19. #include <linux/sysfs.h>
  20. #include <linux/regulator/consumer.h>
  21. #include <asm/unaligned.h>
  22. #include <linux/iio/iio.h>
  23. #include <linux/iio/sysfs.h>
  24. #define AD5064_MAX_DAC_CHANNELS 8
  25. #define AD5064_MAX_VREFS 4
  26. #define AD5064_ADDR(x) ((x) << 20)
  27. #define AD5064_CMD(x) ((x) << 24)
  28. #define AD5064_ADDR_ALL_DAC 0xF
  29. #define AD5064_CMD_WRITE_INPUT_N 0x0
  30. #define AD5064_CMD_UPDATE_DAC_N 0x1
  31. #define AD5064_CMD_WRITE_INPUT_N_UPDATE_ALL 0x2
  32. #define AD5064_CMD_WRITE_INPUT_N_UPDATE_N 0x3
  33. #define AD5064_CMD_POWERDOWN_DAC 0x4
  34. #define AD5064_CMD_CLEAR 0x5
  35. #define AD5064_CMD_LDAC_MASK 0x6
  36. #define AD5064_CMD_RESET 0x7
  37. #define AD5064_CMD_CONFIG 0x8
  38. #define AD5064_CMD_RESET_V2 0x5
  39. #define AD5064_CMD_CONFIG_V2 0x7
  40. #define AD5064_CONFIG_DAISY_CHAIN_ENABLE BIT(1)
  41. #define AD5064_CONFIG_INT_VREF_ENABLE BIT(0)
  42. #define AD5064_LDAC_PWRDN_NONE 0x0
  43. #define AD5064_LDAC_PWRDN_1K 0x1
  44. #define AD5064_LDAC_PWRDN_100K 0x2
  45. #define AD5064_LDAC_PWRDN_3STATE 0x3
  46. /**
  47. * enum ad5064_regmap_type - Register layout variant
  48. * @AD5064_REGMAP_ADI: Old Analog Devices register map layout
  49. * @AD5064_REGMAP_ADI2: New Analog Devices register map layout
  50. * @AD5064_REGMAP_LTC: LTC register map layout
  51. */
  52. enum ad5064_regmap_type {
  53. AD5064_REGMAP_ADI,
  54. AD5064_REGMAP_ADI2,
  55. AD5064_REGMAP_LTC,
  56. };
  57. /**
  58. * struct ad5064_chip_info - chip specific information
  59. * @shared_vref: whether the vref supply is shared between channels
  60. * @internal_vref: internal reference voltage. 0 if the chip has no
  61. internal vref.
  62. * @channel: channel specification
  63. * @num_channels: number of channels
  64. * @regmap_type: register map layout variant
  65. */
  66. struct ad5064_chip_info {
  67. bool shared_vref;
  68. unsigned long internal_vref;
  69. const struct iio_chan_spec *channels;
  70. unsigned int num_channels;
  71. enum ad5064_regmap_type regmap_type;
  72. };
  73. struct ad5064_state;
  74. typedef int (*ad5064_write_func)(struct ad5064_state *st, unsigned int cmd,
  75. unsigned int addr, unsigned int val);
  76. /**
  77. * struct ad5064_state - driver instance specific data
  78. * @dev: the device for this driver instance
  79. * @chip_info: chip model specific constants, available modes etc
  80. * @vref_reg: vref supply regulators
  81. * @pwr_down: whether channel is powered down
  82. * @pwr_down_mode: channel's current power down mode
  83. * @dac_cache: current DAC raw value (chip does not support readback)
  84. * @use_internal_vref: set to true if the internal reference voltage should be
  85. * used.
  86. * @write: register write callback
  87. * @data: i2c/spi transfer buffers
  88. */
  89. struct ad5064_state {
  90. struct device *dev;
  91. const struct ad5064_chip_info *chip_info;
  92. struct regulator_bulk_data vref_reg[AD5064_MAX_VREFS];
  93. bool pwr_down[AD5064_MAX_DAC_CHANNELS];
  94. u8 pwr_down_mode[AD5064_MAX_DAC_CHANNELS];
  95. unsigned int dac_cache[AD5064_MAX_DAC_CHANNELS];
  96. bool use_internal_vref;
  97. ad5064_write_func write;
  98. /*
  99. * DMA (thus cache coherency maintenance) requires the
  100. * transfer buffers to live in their own cache lines.
  101. */
  102. union {
  103. u8 i2c[3];
  104. __be32 spi;
  105. } data ____cacheline_aligned;
  106. };
  107. enum ad5064_type {
  108. ID_AD5024,
  109. ID_AD5025,
  110. ID_AD5044,
  111. ID_AD5045,
  112. ID_AD5064,
  113. ID_AD5064_1,
  114. ID_AD5065,
  115. ID_AD5625,
  116. ID_AD5625R_1V25,
  117. ID_AD5625R_2V5,
  118. ID_AD5627,
  119. ID_AD5627R_1V25,
  120. ID_AD5627R_2V5,
  121. ID_AD5628_1,
  122. ID_AD5628_2,
  123. ID_AD5629_1,
  124. ID_AD5629_2,
  125. ID_AD5645R_1V25,
  126. ID_AD5645R_2V5,
  127. ID_AD5647R_1V25,
  128. ID_AD5647R_2V5,
  129. ID_AD5648_1,
  130. ID_AD5648_2,
  131. ID_AD5665,
  132. ID_AD5665R_1V25,
  133. ID_AD5665R_2V5,
  134. ID_AD5666_1,
  135. ID_AD5666_2,
  136. ID_AD5667,
  137. ID_AD5667R_1V25,
  138. ID_AD5667R_2V5,
  139. ID_AD5668_1,
  140. ID_AD5668_2,
  141. ID_AD5669_1,
  142. ID_AD5669_2,
  143. ID_LTC2606,
  144. ID_LTC2607,
  145. ID_LTC2609,
  146. ID_LTC2616,
  147. ID_LTC2617,
  148. ID_LTC2619,
  149. ID_LTC2626,
  150. ID_LTC2627,
  151. ID_LTC2629,
  152. ID_LTC2631_L12,
  153. ID_LTC2631_H12,
  154. ID_LTC2631_L10,
  155. ID_LTC2631_H10,
  156. ID_LTC2631_L8,
  157. ID_LTC2631_H8,
  158. ID_LTC2633_L12,
  159. ID_LTC2633_H12,
  160. ID_LTC2633_L10,
  161. ID_LTC2633_H10,
  162. ID_LTC2633_L8,
  163. ID_LTC2633_H8,
  164. ID_LTC2635_L12,
  165. ID_LTC2635_H12,
  166. ID_LTC2635_L10,
  167. ID_LTC2635_H10,
  168. ID_LTC2635_L8,
  169. ID_LTC2635_H8,
  170. };
  171. static int ad5064_write(struct ad5064_state *st, unsigned int cmd,
  172. unsigned int addr, unsigned int val, unsigned int shift)
  173. {
  174. val <<= shift;
  175. return st->write(st, cmd, addr, val);
  176. }
  177. static int ad5064_sync_powerdown_mode(struct ad5064_state *st,
  178. const struct iio_chan_spec *chan)
  179. {
  180. unsigned int val, address;
  181. unsigned int shift;
  182. int ret;
  183. if (st->chip_info->regmap_type == AD5064_REGMAP_LTC) {
  184. val = 0;
  185. address = chan->address;
  186. } else {
  187. if (st->chip_info->regmap_type == AD5064_REGMAP_ADI2)
  188. shift = 4;
  189. else
  190. shift = 8;
  191. val = (0x1 << chan->address);
  192. address = 0;
  193. if (st->pwr_down[chan->channel])
  194. val |= st->pwr_down_mode[chan->channel] << shift;
  195. }
  196. ret = ad5064_write(st, AD5064_CMD_POWERDOWN_DAC, address, val, 0);
  197. return ret;
  198. }
  199. static const char * const ad5064_powerdown_modes[] = {
  200. "1kohm_to_gnd",
  201. "100kohm_to_gnd",
  202. "three_state",
  203. };
  204. static const char * const ltc2617_powerdown_modes[] = {
  205. "90kohm_to_gnd",
  206. };
  207. static int ad5064_get_powerdown_mode(struct iio_dev *indio_dev,
  208. const struct iio_chan_spec *chan)
  209. {
  210. struct ad5064_state *st = iio_priv(indio_dev);
  211. return st->pwr_down_mode[chan->channel] - 1;
  212. }
  213. static int ad5064_set_powerdown_mode(struct iio_dev *indio_dev,
  214. const struct iio_chan_spec *chan, unsigned int mode)
  215. {
  216. struct ad5064_state *st = iio_priv(indio_dev);
  217. int ret;
  218. mutex_lock(&indio_dev->mlock);
  219. st->pwr_down_mode[chan->channel] = mode + 1;
  220. ret = ad5064_sync_powerdown_mode(st, chan);
  221. mutex_unlock(&indio_dev->mlock);
  222. return ret;
  223. }
  224. static const struct iio_enum ad5064_powerdown_mode_enum = {
  225. .items = ad5064_powerdown_modes,
  226. .num_items = ARRAY_SIZE(ad5064_powerdown_modes),
  227. .get = ad5064_get_powerdown_mode,
  228. .set = ad5064_set_powerdown_mode,
  229. };
  230. static const struct iio_enum ltc2617_powerdown_mode_enum = {
  231. .items = ltc2617_powerdown_modes,
  232. .num_items = ARRAY_SIZE(ltc2617_powerdown_modes),
  233. .get = ad5064_get_powerdown_mode,
  234. .set = ad5064_set_powerdown_mode,
  235. };
  236. static ssize_t ad5064_read_dac_powerdown(struct iio_dev *indio_dev,
  237. uintptr_t private, const struct iio_chan_spec *chan, char *buf)
  238. {
  239. struct ad5064_state *st = iio_priv(indio_dev);
  240. return sprintf(buf, "%d\n", st->pwr_down[chan->channel]);
  241. }
  242. static ssize_t ad5064_write_dac_powerdown(struct iio_dev *indio_dev,
  243. uintptr_t private, const struct iio_chan_spec *chan, const char *buf,
  244. size_t len)
  245. {
  246. struct ad5064_state *st = iio_priv(indio_dev);
  247. bool pwr_down;
  248. int ret;
  249. ret = strtobool(buf, &pwr_down);
  250. if (ret)
  251. return ret;
  252. mutex_lock(&indio_dev->mlock);
  253. st->pwr_down[chan->channel] = pwr_down;
  254. ret = ad5064_sync_powerdown_mode(st, chan);
  255. mutex_unlock(&indio_dev->mlock);
  256. return ret ? ret : len;
  257. }
  258. static int ad5064_get_vref(struct ad5064_state *st,
  259. struct iio_chan_spec const *chan)
  260. {
  261. unsigned int i;
  262. if (st->use_internal_vref)
  263. return st->chip_info->internal_vref;
  264. i = st->chip_info->shared_vref ? 0 : chan->channel;
  265. return regulator_get_voltage(st->vref_reg[i].consumer);
  266. }
  267. static int ad5064_read_raw(struct iio_dev *indio_dev,
  268. struct iio_chan_spec const *chan,
  269. int *val,
  270. int *val2,
  271. long m)
  272. {
  273. struct ad5064_state *st = iio_priv(indio_dev);
  274. int scale_uv;
  275. switch (m) {
  276. case IIO_CHAN_INFO_RAW:
  277. *val = st->dac_cache[chan->channel];
  278. return IIO_VAL_INT;
  279. case IIO_CHAN_INFO_SCALE:
  280. scale_uv = ad5064_get_vref(st, chan);
  281. if (scale_uv < 0)
  282. return scale_uv;
  283. *val = scale_uv / 1000;
  284. *val2 = chan->scan_type.realbits;
  285. return IIO_VAL_FRACTIONAL_LOG2;
  286. default:
  287. break;
  288. }
  289. return -EINVAL;
  290. }
  291. static int ad5064_write_raw(struct iio_dev *indio_dev,
  292. struct iio_chan_spec const *chan, int val, int val2, long mask)
  293. {
  294. struct ad5064_state *st = iio_priv(indio_dev);
  295. int ret;
  296. switch (mask) {
  297. case IIO_CHAN_INFO_RAW:
  298. if (val >= (1 << chan->scan_type.realbits) || val < 0)
  299. return -EINVAL;
  300. mutex_lock(&indio_dev->mlock);
  301. ret = ad5064_write(st, AD5064_CMD_WRITE_INPUT_N_UPDATE_N,
  302. chan->address, val, chan->scan_type.shift);
  303. if (ret == 0)
  304. st->dac_cache[chan->channel] = val;
  305. mutex_unlock(&indio_dev->mlock);
  306. break;
  307. default:
  308. ret = -EINVAL;
  309. }
  310. return ret;
  311. }
  312. static const struct iio_info ad5064_info = {
  313. .read_raw = ad5064_read_raw,
  314. .write_raw = ad5064_write_raw,
  315. };
  316. static const struct iio_chan_spec_ext_info ad5064_ext_info[] = {
  317. {
  318. .name = "powerdown",
  319. .read = ad5064_read_dac_powerdown,
  320. .write = ad5064_write_dac_powerdown,
  321. .shared = IIO_SEPARATE,
  322. },
  323. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ad5064_powerdown_mode_enum),
  324. IIO_ENUM_AVAILABLE("powerdown_mode", &ad5064_powerdown_mode_enum),
  325. { },
  326. };
  327. static const struct iio_chan_spec_ext_info ltc2617_ext_info[] = {
  328. {
  329. .name = "powerdown",
  330. .read = ad5064_read_dac_powerdown,
  331. .write = ad5064_write_dac_powerdown,
  332. .shared = IIO_SEPARATE,
  333. },
  334. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ltc2617_powerdown_mode_enum),
  335. IIO_ENUM_AVAILABLE("powerdown_mode", &ltc2617_powerdown_mode_enum),
  336. { },
  337. };
  338. #define AD5064_CHANNEL(chan, addr, bits, _shift, _ext_info) { \
  339. .type = IIO_VOLTAGE, \
  340. .indexed = 1, \
  341. .output = 1, \
  342. .channel = (chan), \
  343. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  344. BIT(IIO_CHAN_INFO_SCALE), \
  345. .address = addr, \
  346. .scan_type = { \
  347. .sign = 'u', \
  348. .realbits = (bits), \
  349. .storagebits = 16, \
  350. .shift = (_shift), \
  351. }, \
  352. .ext_info = (_ext_info), \
  353. }
  354. #define DECLARE_AD5064_CHANNELS(name, bits, shift, ext_info) \
  355. const struct iio_chan_spec name[] = { \
  356. AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
  357. AD5064_CHANNEL(1, 1, bits, shift, ext_info), \
  358. AD5064_CHANNEL(2, 2, bits, shift, ext_info), \
  359. AD5064_CHANNEL(3, 3, bits, shift, ext_info), \
  360. AD5064_CHANNEL(4, 4, bits, shift, ext_info), \
  361. AD5064_CHANNEL(5, 5, bits, shift, ext_info), \
  362. AD5064_CHANNEL(6, 6, bits, shift, ext_info), \
  363. AD5064_CHANNEL(7, 7, bits, shift, ext_info), \
  364. }
  365. #define DECLARE_AD5065_CHANNELS(name, bits, shift, ext_info) \
  366. const struct iio_chan_spec name[] = { \
  367. AD5064_CHANNEL(0, 0, bits, shift, ext_info), \
  368. AD5064_CHANNEL(1, 3, bits, shift, ext_info), \
  369. }
  370. static DECLARE_AD5064_CHANNELS(ad5024_channels, 12, 8, ad5064_ext_info);
  371. static DECLARE_AD5064_CHANNELS(ad5044_channels, 14, 6, ad5064_ext_info);
  372. static DECLARE_AD5064_CHANNELS(ad5064_channels, 16, 4, ad5064_ext_info);
  373. static DECLARE_AD5065_CHANNELS(ad5025_channels, 12, 8, ad5064_ext_info);
  374. static DECLARE_AD5065_CHANNELS(ad5045_channels, 14, 6, ad5064_ext_info);
  375. static DECLARE_AD5065_CHANNELS(ad5065_channels, 16, 4, ad5064_ext_info);
  376. static DECLARE_AD5064_CHANNELS(ad5629_channels, 12, 4, ad5064_ext_info);
  377. static DECLARE_AD5064_CHANNELS(ad5645_channels, 14, 2, ad5064_ext_info);
  378. static DECLARE_AD5064_CHANNELS(ad5669_channels, 16, 0, ad5064_ext_info);
  379. static DECLARE_AD5064_CHANNELS(ltc2607_channels, 16, 0, ltc2617_ext_info);
  380. static DECLARE_AD5064_CHANNELS(ltc2617_channels, 14, 2, ltc2617_ext_info);
  381. static DECLARE_AD5064_CHANNELS(ltc2627_channels, 12, 4, ltc2617_ext_info);
  382. #define ltc2631_12_channels ltc2627_channels
  383. static DECLARE_AD5064_CHANNELS(ltc2631_10_channels, 10, 6, ltc2617_ext_info);
  384. static DECLARE_AD5064_CHANNELS(ltc2631_8_channels, 8, 8, ltc2617_ext_info);
  385. #define LTC2631_INFO(vref, pchannels, nchannels) \
  386. { \
  387. .shared_vref = true, \
  388. .internal_vref = vref, \
  389. .channels = pchannels, \
  390. .num_channels = nchannels, \
  391. .regmap_type = AD5064_REGMAP_LTC, \
  392. }
  393. static const struct ad5064_chip_info ad5064_chip_info_tbl[] = {
  394. [ID_AD5024] = {
  395. .shared_vref = false,
  396. .channels = ad5024_channels,
  397. .num_channels = 4,
  398. .regmap_type = AD5064_REGMAP_ADI,
  399. },
  400. [ID_AD5025] = {
  401. .shared_vref = false,
  402. .channels = ad5025_channels,
  403. .num_channels = 2,
  404. .regmap_type = AD5064_REGMAP_ADI,
  405. },
  406. [ID_AD5044] = {
  407. .shared_vref = false,
  408. .channels = ad5044_channels,
  409. .num_channels = 4,
  410. .regmap_type = AD5064_REGMAP_ADI,
  411. },
  412. [ID_AD5045] = {
  413. .shared_vref = false,
  414. .channels = ad5045_channels,
  415. .num_channels = 2,
  416. .regmap_type = AD5064_REGMAP_ADI,
  417. },
  418. [ID_AD5064] = {
  419. .shared_vref = false,
  420. .channels = ad5064_channels,
  421. .num_channels = 4,
  422. .regmap_type = AD5064_REGMAP_ADI,
  423. },
  424. [ID_AD5064_1] = {
  425. .shared_vref = true,
  426. .channels = ad5064_channels,
  427. .num_channels = 4,
  428. .regmap_type = AD5064_REGMAP_ADI,
  429. },
  430. [ID_AD5065] = {
  431. .shared_vref = false,
  432. .channels = ad5065_channels,
  433. .num_channels = 2,
  434. .regmap_type = AD5064_REGMAP_ADI,
  435. },
  436. [ID_AD5625] = {
  437. .shared_vref = true,
  438. .channels = ad5629_channels,
  439. .num_channels = 4,
  440. .regmap_type = AD5064_REGMAP_ADI2
  441. },
  442. [ID_AD5625R_1V25] = {
  443. .shared_vref = true,
  444. .internal_vref = 1250000,
  445. .channels = ad5629_channels,
  446. .num_channels = 4,
  447. .regmap_type = AD5064_REGMAP_ADI2
  448. },
  449. [ID_AD5625R_2V5] = {
  450. .shared_vref = true,
  451. .internal_vref = 2500000,
  452. .channels = ad5629_channels,
  453. .num_channels = 4,
  454. .regmap_type = AD5064_REGMAP_ADI2
  455. },
  456. [ID_AD5627] = {
  457. .shared_vref = true,
  458. .channels = ad5629_channels,
  459. .num_channels = 2,
  460. .regmap_type = AD5064_REGMAP_ADI2
  461. },
  462. [ID_AD5627R_1V25] = {
  463. .shared_vref = true,
  464. .internal_vref = 1250000,
  465. .channels = ad5629_channels,
  466. .num_channels = 2,
  467. .regmap_type = AD5064_REGMAP_ADI2
  468. },
  469. [ID_AD5627R_2V5] = {
  470. .shared_vref = true,
  471. .internal_vref = 2500000,
  472. .channels = ad5629_channels,
  473. .num_channels = 2,
  474. .regmap_type = AD5064_REGMAP_ADI2
  475. },
  476. [ID_AD5628_1] = {
  477. .shared_vref = true,
  478. .internal_vref = 2500000,
  479. .channels = ad5024_channels,
  480. .num_channels = 8,
  481. .regmap_type = AD5064_REGMAP_ADI,
  482. },
  483. [ID_AD5628_2] = {
  484. .shared_vref = true,
  485. .internal_vref = 5000000,
  486. .channels = ad5024_channels,
  487. .num_channels = 8,
  488. .regmap_type = AD5064_REGMAP_ADI,
  489. },
  490. [ID_AD5629_1] = {
  491. .shared_vref = true,
  492. .internal_vref = 2500000,
  493. .channels = ad5629_channels,
  494. .num_channels = 8,
  495. .regmap_type = AD5064_REGMAP_ADI,
  496. },
  497. [ID_AD5629_2] = {
  498. .shared_vref = true,
  499. .internal_vref = 5000000,
  500. .channels = ad5629_channels,
  501. .num_channels = 8,
  502. .regmap_type = AD5064_REGMAP_ADI,
  503. },
  504. [ID_AD5645R_1V25] = {
  505. .shared_vref = true,
  506. .internal_vref = 1250000,
  507. .channels = ad5645_channels,
  508. .num_channels = 4,
  509. .regmap_type = AD5064_REGMAP_ADI2
  510. },
  511. [ID_AD5645R_2V5] = {
  512. .shared_vref = true,
  513. .internal_vref = 2500000,
  514. .channels = ad5645_channels,
  515. .num_channels = 4,
  516. .regmap_type = AD5064_REGMAP_ADI2
  517. },
  518. [ID_AD5647R_1V25] = {
  519. .shared_vref = true,
  520. .internal_vref = 1250000,
  521. .channels = ad5645_channels,
  522. .num_channels = 2,
  523. .regmap_type = AD5064_REGMAP_ADI2
  524. },
  525. [ID_AD5647R_2V5] = {
  526. .shared_vref = true,
  527. .internal_vref = 2500000,
  528. .channels = ad5645_channels,
  529. .num_channels = 2,
  530. .regmap_type = AD5064_REGMAP_ADI2
  531. },
  532. [ID_AD5648_1] = {
  533. .shared_vref = true,
  534. .internal_vref = 2500000,
  535. .channels = ad5044_channels,
  536. .num_channels = 8,
  537. .regmap_type = AD5064_REGMAP_ADI,
  538. },
  539. [ID_AD5648_2] = {
  540. .shared_vref = true,
  541. .internal_vref = 5000000,
  542. .channels = ad5044_channels,
  543. .num_channels = 8,
  544. .regmap_type = AD5064_REGMAP_ADI,
  545. },
  546. [ID_AD5665] = {
  547. .shared_vref = true,
  548. .channels = ad5669_channels,
  549. .num_channels = 4,
  550. .regmap_type = AD5064_REGMAP_ADI2
  551. },
  552. [ID_AD5665R_1V25] = {
  553. .shared_vref = true,
  554. .internal_vref = 1250000,
  555. .channels = ad5669_channels,
  556. .num_channels = 4,
  557. .regmap_type = AD5064_REGMAP_ADI2
  558. },
  559. [ID_AD5665R_2V5] = {
  560. .shared_vref = true,
  561. .internal_vref = 2500000,
  562. .channels = ad5669_channels,
  563. .num_channels = 4,
  564. .regmap_type = AD5064_REGMAP_ADI2
  565. },
  566. [ID_AD5666_1] = {
  567. .shared_vref = true,
  568. .internal_vref = 2500000,
  569. .channels = ad5064_channels,
  570. .num_channels = 4,
  571. .regmap_type = AD5064_REGMAP_ADI,
  572. },
  573. [ID_AD5666_2] = {
  574. .shared_vref = true,
  575. .internal_vref = 5000000,
  576. .channels = ad5064_channels,
  577. .num_channels = 4,
  578. .regmap_type = AD5064_REGMAP_ADI,
  579. },
  580. [ID_AD5667] = {
  581. .shared_vref = true,
  582. .channels = ad5669_channels,
  583. .num_channels = 2,
  584. .regmap_type = AD5064_REGMAP_ADI2
  585. },
  586. [ID_AD5667R_1V25] = {
  587. .shared_vref = true,
  588. .internal_vref = 1250000,
  589. .channels = ad5669_channels,
  590. .num_channels = 2,
  591. .regmap_type = AD5064_REGMAP_ADI2
  592. },
  593. [ID_AD5667R_2V5] = {
  594. .shared_vref = true,
  595. .internal_vref = 2500000,
  596. .channels = ad5669_channels,
  597. .num_channels = 2,
  598. .regmap_type = AD5064_REGMAP_ADI2
  599. },
  600. [ID_AD5668_1] = {
  601. .shared_vref = true,
  602. .internal_vref = 2500000,
  603. .channels = ad5064_channels,
  604. .num_channels = 8,
  605. .regmap_type = AD5064_REGMAP_ADI,
  606. },
  607. [ID_AD5668_2] = {
  608. .shared_vref = true,
  609. .internal_vref = 5000000,
  610. .channels = ad5064_channels,
  611. .num_channels = 8,
  612. .regmap_type = AD5064_REGMAP_ADI,
  613. },
  614. [ID_AD5669_1] = {
  615. .shared_vref = true,
  616. .internal_vref = 2500000,
  617. .channels = ad5669_channels,
  618. .num_channels = 8,
  619. .regmap_type = AD5064_REGMAP_ADI,
  620. },
  621. [ID_AD5669_2] = {
  622. .shared_vref = true,
  623. .internal_vref = 5000000,
  624. .channels = ad5669_channels,
  625. .num_channels = 8,
  626. .regmap_type = AD5064_REGMAP_ADI,
  627. },
  628. [ID_LTC2606] = {
  629. .shared_vref = true,
  630. .internal_vref = 0,
  631. .channels = ltc2607_channels,
  632. .num_channels = 1,
  633. .regmap_type = AD5064_REGMAP_LTC,
  634. },
  635. [ID_LTC2607] = {
  636. .shared_vref = true,
  637. .internal_vref = 0,
  638. .channels = ltc2607_channels,
  639. .num_channels = 2,
  640. .regmap_type = AD5064_REGMAP_LTC,
  641. },
  642. [ID_LTC2609] = {
  643. .shared_vref = false,
  644. .internal_vref = 0,
  645. .channels = ltc2607_channels,
  646. .num_channels = 4,
  647. .regmap_type = AD5064_REGMAP_LTC,
  648. },
  649. [ID_LTC2616] = {
  650. .shared_vref = true,
  651. .internal_vref = 0,
  652. .channels = ltc2617_channels,
  653. .num_channels = 1,
  654. .regmap_type = AD5064_REGMAP_LTC,
  655. },
  656. [ID_LTC2617] = {
  657. .shared_vref = true,
  658. .internal_vref = 0,
  659. .channels = ltc2617_channels,
  660. .num_channels = 2,
  661. .regmap_type = AD5064_REGMAP_LTC,
  662. },
  663. [ID_LTC2619] = {
  664. .shared_vref = false,
  665. .internal_vref = 0,
  666. .channels = ltc2617_channels,
  667. .num_channels = 4,
  668. .regmap_type = AD5064_REGMAP_LTC,
  669. },
  670. [ID_LTC2626] = {
  671. .shared_vref = true,
  672. .internal_vref = 0,
  673. .channels = ltc2627_channels,
  674. .num_channels = 1,
  675. .regmap_type = AD5064_REGMAP_LTC,
  676. },
  677. [ID_LTC2627] = {
  678. .shared_vref = true,
  679. .internal_vref = 0,
  680. .channels = ltc2627_channels,
  681. .num_channels = 2,
  682. .regmap_type = AD5064_REGMAP_LTC,
  683. },
  684. [ID_LTC2629] = {
  685. .shared_vref = false,
  686. .internal_vref = 0,
  687. .channels = ltc2627_channels,
  688. .num_channels = 4,
  689. .regmap_type = AD5064_REGMAP_LTC,
  690. },
  691. [ID_LTC2631_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 1),
  692. [ID_LTC2631_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 1),
  693. [ID_LTC2631_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 1),
  694. [ID_LTC2631_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 1),
  695. [ID_LTC2631_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 1),
  696. [ID_LTC2631_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 1),
  697. [ID_LTC2633_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 2),
  698. [ID_LTC2633_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 2),
  699. [ID_LTC2633_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 2),
  700. [ID_LTC2633_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 2),
  701. [ID_LTC2633_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 2),
  702. [ID_LTC2633_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 2),
  703. [ID_LTC2635_L12] = LTC2631_INFO(2500000, ltc2631_12_channels, 4),
  704. [ID_LTC2635_H12] = LTC2631_INFO(4096000, ltc2631_12_channels, 4),
  705. [ID_LTC2635_L10] = LTC2631_INFO(2500000, ltc2631_10_channels, 4),
  706. [ID_LTC2635_H10] = LTC2631_INFO(4096000, ltc2631_10_channels, 4),
  707. [ID_LTC2635_L8] = LTC2631_INFO(2500000, ltc2631_8_channels, 4),
  708. [ID_LTC2635_H8] = LTC2631_INFO(4096000, ltc2631_8_channels, 4),
  709. };
  710. static inline unsigned int ad5064_num_vref(struct ad5064_state *st)
  711. {
  712. return st->chip_info->shared_vref ? 1 : st->chip_info->num_channels;
  713. }
  714. static const char * const ad5064_vref_names[] = {
  715. "vrefA",
  716. "vrefB",
  717. "vrefC",
  718. "vrefD",
  719. };
  720. static const char * const ad5064_vref_name(struct ad5064_state *st,
  721. unsigned int vref)
  722. {
  723. return st->chip_info->shared_vref ? "vref" : ad5064_vref_names[vref];
  724. }
  725. static int ad5064_set_config(struct ad5064_state *st, unsigned int val)
  726. {
  727. unsigned int cmd;
  728. switch (st->chip_info->regmap_type) {
  729. case AD5064_REGMAP_ADI2:
  730. cmd = AD5064_CMD_CONFIG_V2;
  731. break;
  732. default:
  733. cmd = AD5064_CMD_CONFIG;
  734. break;
  735. }
  736. return ad5064_write(st, cmd, 0, val, 0);
  737. }
  738. static int ad5064_request_vref(struct ad5064_state *st, struct device *dev)
  739. {
  740. unsigned int i;
  741. int ret;
  742. for (i = 0; i < ad5064_num_vref(st); ++i)
  743. st->vref_reg[i].supply = ad5064_vref_name(st, i);
  744. if (!st->chip_info->internal_vref)
  745. return devm_regulator_bulk_get(dev, ad5064_num_vref(st),
  746. st->vref_reg);
  747. /*
  748. * This assumes that when the regulator has an internal VREF
  749. * there is only one external VREF connection, which is
  750. * currently the case for all supported devices.
  751. */
  752. st->vref_reg[0].consumer = devm_regulator_get_optional(dev, "vref");
  753. if (!IS_ERR(st->vref_reg[0].consumer))
  754. return 0;
  755. ret = PTR_ERR(st->vref_reg[0].consumer);
  756. if (ret != -ENODEV)
  757. return ret;
  758. /* If no external regulator was supplied use the internal VREF */
  759. st->use_internal_vref = true;
  760. ret = ad5064_set_config(st, AD5064_CONFIG_INT_VREF_ENABLE);
  761. if (ret)
  762. dev_err(dev, "Failed to enable internal vref: %d\n", ret);
  763. return ret;
  764. }
  765. static int ad5064_probe(struct device *dev, enum ad5064_type type,
  766. const char *name, ad5064_write_func write)
  767. {
  768. struct iio_dev *indio_dev;
  769. struct ad5064_state *st;
  770. unsigned int midscale;
  771. unsigned int i;
  772. int ret;
  773. indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
  774. if (indio_dev == NULL)
  775. return -ENOMEM;
  776. st = iio_priv(indio_dev);
  777. dev_set_drvdata(dev, indio_dev);
  778. st->chip_info = &ad5064_chip_info_tbl[type];
  779. st->dev = dev;
  780. st->write = write;
  781. ret = ad5064_request_vref(st, dev);
  782. if (ret)
  783. return ret;
  784. if (!st->use_internal_vref) {
  785. ret = regulator_bulk_enable(ad5064_num_vref(st), st->vref_reg);
  786. if (ret)
  787. return ret;
  788. }
  789. indio_dev->dev.parent = dev;
  790. indio_dev->name = name;
  791. indio_dev->info = &ad5064_info;
  792. indio_dev->modes = INDIO_DIRECT_MODE;
  793. indio_dev->channels = st->chip_info->channels;
  794. indio_dev->num_channels = st->chip_info->num_channels;
  795. midscale = (1 << indio_dev->channels[0].scan_type.realbits) / 2;
  796. for (i = 0; i < st->chip_info->num_channels; ++i) {
  797. st->pwr_down_mode[i] = AD5064_LDAC_PWRDN_1K;
  798. st->dac_cache[i] = midscale;
  799. }
  800. ret = iio_device_register(indio_dev);
  801. if (ret)
  802. goto error_disable_reg;
  803. return 0;
  804. error_disable_reg:
  805. if (!st->use_internal_vref)
  806. regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
  807. return ret;
  808. }
  809. static int ad5064_remove(struct device *dev)
  810. {
  811. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  812. struct ad5064_state *st = iio_priv(indio_dev);
  813. iio_device_unregister(indio_dev);
  814. if (!st->use_internal_vref)
  815. regulator_bulk_disable(ad5064_num_vref(st), st->vref_reg);
  816. return 0;
  817. }
  818. #if IS_ENABLED(CONFIG_SPI_MASTER)
  819. static int ad5064_spi_write(struct ad5064_state *st, unsigned int cmd,
  820. unsigned int addr, unsigned int val)
  821. {
  822. struct spi_device *spi = to_spi_device(st->dev);
  823. st->data.spi = cpu_to_be32(AD5064_CMD(cmd) | AD5064_ADDR(addr) | val);
  824. return spi_write(spi, &st->data.spi, sizeof(st->data.spi));
  825. }
  826. static int ad5064_spi_probe(struct spi_device *spi)
  827. {
  828. const struct spi_device_id *id = spi_get_device_id(spi);
  829. return ad5064_probe(&spi->dev, id->driver_data, id->name,
  830. ad5064_spi_write);
  831. }
  832. static int ad5064_spi_remove(struct spi_device *spi)
  833. {
  834. return ad5064_remove(&spi->dev);
  835. }
  836. static const struct spi_device_id ad5064_spi_ids[] = {
  837. {"ad5024", ID_AD5024},
  838. {"ad5025", ID_AD5025},
  839. {"ad5044", ID_AD5044},
  840. {"ad5045", ID_AD5045},
  841. {"ad5064", ID_AD5064},
  842. {"ad5064-1", ID_AD5064_1},
  843. {"ad5065", ID_AD5065},
  844. {"ad5628-1", ID_AD5628_1},
  845. {"ad5628-2", ID_AD5628_2},
  846. {"ad5648-1", ID_AD5648_1},
  847. {"ad5648-2", ID_AD5648_2},
  848. {"ad5666-1", ID_AD5666_1},
  849. {"ad5666-2", ID_AD5666_2},
  850. {"ad5668-1", ID_AD5668_1},
  851. {"ad5668-2", ID_AD5668_2},
  852. {"ad5668-3", ID_AD5668_2}, /* similar enough to ad5668-2 */
  853. {}
  854. };
  855. MODULE_DEVICE_TABLE(spi, ad5064_spi_ids);
  856. static struct spi_driver ad5064_spi_driver = {
  857. .driver = {
  858. .name = "ad5064",
  859. },
  860. .probe = ad5064_spi_probe,
  861. .remove = ad5064_spi_remove,
  862. .id_table = ad5064_spi_ids,
  863. };
  864. static int __init ad5064_spi_register_driver(void)
  865. {
  866. return spi_register_driver(&ad5064_spi_driver);
  867. }
  868. static void ad5064_spi_unregister_driver(void)
  869. {
  870. spi_unregister_driver(&ad5064_spi_driver);
  871. }
  872. #else
  873. static inline int ad5064_spi_register_driver(void) { return 0; }
  874. static inline void ad5064_spi_unregister_driver(void) { }
  875. #endif
  876. #if IS_ENABLED(CONFIG_I2C)
  877. static int ad5064_i2c_write(struct ad5064_state *st, unsigned int cmd,
  878. unsigned int addr, unsigned int val)
  879. {
  880. struct i2c_client *i2c = to_i2c_client(st->dev);
  881. unsigned int cmd_shift;
  882. int ret;
  883. switch (st->chip_info->regmap_type) {
  884. case AD5064_REGMAP_ADI2:
  885. cmd_shift = 3;
  886. break;
  887. default:
  888. cmd_shift = 4;
  889. break;
  890. }
  891. st->data.i2c[0] = (cmd << cmd_shift) | addr;
  892. put_unaligned_be16(val, &st->data.i2c[1]);
  893. ret = i2c_master_send(i2c, st->data.i2c, 3);
  894. if (ret < 0)
  895. return ret;
  896. return 0;
  897. }
  898. static int ad5064_i2c_probe(struct i2c_client *i2c,
  899. const struct i2c_device_id *id)
  900. {
  901. return ad5064_probe(&i2c->dev, id->driver_data, id->name,
  902. ad5064_i2c_write);
  903. }
  904. static int ad5064_i2c_remove(struct i2c_client *i2c)
  905. {
  906. return ad5064_remove(&i2c->dev);
  907. }
  908. static const struct i2c_device_id ad5064_i2c_ids[] = {
  909. {"ad5625", ID_AD5625 },
  910. {"ad5625r-1v25", ID_AD5625R_1V25 },
  911. {"ad5625r-2v5", ID_AD5625R_2V5 },
  912. {"ad5627", ID_AD5627 },
  913. {"ad5627r-1v25", ID_AD5627R_1V25 },
  914. {"ad5627r-2v5", ID_AD5627R_2V5 },
  915. {"ad5629-1", ID_AD5629_1},
  916. {"ad5629-2", ID_AD5629_2},
  917. {"ad5629-3", ID_AD5629_2}, /* similar enough to ad5629-2 */
  918. {"ad5645r-1v25", ID_AD5645R_1V25 },
  919. {"ad5645r-2v5", ID_AD5645R_2V5 },
  920. {"ad5665", ID_AD5665 },
  921. {"ad5665r-1v25", ID_AD5665R_1V25 },
  922. {"ad5665r-2v5", ID_AD5665R_2V5 },
  923. {"ad5667", ID_AD5667 },
  924. {"ad5667r-1v25", ID_AD5667R_1V25 },
  925. {"ad5667r-2v5", ID_AD5667R_2V5 },
  926. {"ad5669-1", ID_AD5669_1},
  927. {"ad5669-2", ID_AD5669_2},
  928. {"ad5669-3", ID_AD5669_2}, /* similar enough to ad5669-2 */
  929. {"ltc2606", ID_LTC2606},
  930. {"ltc2607", ID_LTC2607},
  931. {"ltc2609", ID_LTC2609},
  932. {"ltc2616", ID_LTC2616},
  933. {"ltc2617", ID_LTC2617},
  934. {"ltc2619", ID_LTC2619},
  935. {"ltc2626", ID_LTC2626},
  936. {"ltc2627", ID_LTC2627},
  937. {"ltc2629", ID_LTC2629},
  938. {"ltc2631-l12", ID_LTC2631_L12},
  939. {"ltc2631-h12", ID_LTC2631_H12},
  940. {"ltc2631-l10", ID_LTC2631_L10},
  941. {"ltc2631-h10", ID_LTC2631_H10},
  942. {"ltc2631-l8", ID_LTC2631_L8},
  943. {"ltc2631-h8", ID_LTC2631_H8},
  944. {"ltc2633-l12", ID_LTC2633_L12},
  945. {"ltc2633-h12", ID_LTC2633_H12},
  946. {"ltc2633-l10", ID_LTC2633_L10},
  947. {"ltc2633-h10", ID_LTC2633_H10},
  948. {"ltc2633-l8", ID_LTC2633_L8},
  949. {"ltc2633-h8", ID_LTC2633_H8},
  950. {"ltc2635-l12", ID_LTC2635_L12},
  951. {"ltc2635-h12", ID_LTC2635_H12},
  952. {"ltc2635-l10", ID_LTC2635_L10},
  953. {"ltc2635-h10", ID_LTC2635_H10},
  954. {"ltc2635-l8", ID_LTC2635_L8},
  955. {"ltc2635-h8", ID_LTC2635_H8},
  956. {}
  957. };
  958. MODULE_DEVICE_TABLE(i2c, ad5064_i2c_ids);
  959. static struct i2c_driver ad5064_i2c_driver = {
  960. .driver = {
  961. .name = "ad5064",
  962. },
  963. .probe = ad5064_i2c_probe,
  964. .remove = ad5064_i2c_remove,
  965. .id_table = ad5064_i2c_ids,
  966. };
  967. static int __init ad5064_i2c_register_driver(void)
  968. {
  969. return i2c_add_driver(&ad5064_i2c_driver);
  970. }
  971. static void __exit ad5064_i2c_unregister_driver(void)
  972. {
  973. i2c_del_driver(&ad5064_i2c_driver);
  974. }
  975. #else
  976. static inline int ad5064_i2c_register_driver(void) { return 0; }
  977. static inline void ad5064_i2c_unregister_driver(void) { }
  978. #endif
  979. static int __init ad5064_init(void)
  980. {
  981. int ret;
  982. ret = ad5064_spi_register_driver();
  983. if (ret)
  984. return ret;
  985. ret = ad5064_i2c_register_driver();
  986. if (ret) {
  987. ad5064_spi_unregister_driver();
  988. return ret;
  989. }
  990. return 0;
  991. }
  992. module_init(ad5064_init);
  993. static void __exit ad5064_exit(void)
  994. {
  995. ad5064_i2c_unregister_driver();
  996. ad5064_spi_unregister_driver();
  997. }
  998. module_exit(ad5064_exit);
  999. MODULE_AUTHOR("Lars-Peter Clausen <lars@metafoo.de>");
  1000. MODULE_DESCRIPTION("Analog Devices AD5024 and similar multi-channel DACs");
  1001. MODULE_LICENSE("GPL v2");