ti-ads8688.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529
  1. /*
  2. * Copyright (C) 2015 Prevas A/S
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 as
  6. * published by the Free Software Foundation.
  7. */
  8. #include <linux/device.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/sysfs.h>
  12. #include <linux/spi/spi.h>
  13. #include <linux/regulator/consumer.h>
  14. #include <linux/err.h>
  15. #include <linux/module.h>
  16. #include <linux/of.h>
  17. #include <linux/iio/iio.h>
  18. #include <linux/iio/buffer.h>
  19. #include <linux/iio/trigger_consumer.h>
  20. #include <linux/iio/triggered_buffer.h>
  21. #include <linux/iio/sysfs.h>
  22. #define ADS8688_CMD_REG(x) (x << 8)
  23. #define ADS8688_CMD_REG_NOOP 0x00
  24. #define ADS8688_CMD_REG_RST 0x85
  25. #define ADS8688_CMD_REG_MAN_CH(chan) (0xC0 | (4 * chan))
  26. #define ADS8688_CMD_DONT_CARE_BITS 16
  27. #define ADS8688_PROG_REG(x) (x << 9)
  28. #define ADS8688_PROG_REG_RANGE_CH(chan) (0x05 + chan)
  29. #define ADS8688_PROG_WR_BIT BIT(8)
  30. #define ADS8688_PROG_DONT_CARE_BITS 8
  31. #define ADS8688_REG_PLUSMINUS25VREF 0
  32. #define ADS8688_REG_PLUSMINUS125VREF 1
  33. #define ADS8688_REG_PLUSMINUS0625VREF 2
  34. #define ADS8688_REG_PLUS25VREF 5
  35. #define ADS8688_REG_PLUS125VREF 6
  36. #define ADS8688_VREF_MV 4096
  37. #define ADS8688_REALBITS 16
  38. #define ADS8688_MAX_CHANNELS 8
  39. /*
  40. * enum ads8688_range - ADS8688 reference voltage range
  41. * @ADS8688_PLUSMINUS25VREF: Device is configured for input range ±2.5 * VREF
  42. * @ADS8688_PLUSMINUS125VREF: Device is configured for input range ±1.25 * VREF
  43. * @ADS8688_PLUSMINUS0625VREF: Device is configured for input range ±0.625 * VREF
  44. * @ADS8688_PLUS25VREF: Device is configured for input range 0 - 2.5 * VREF
  45. * @ADS8688_PLUS125VREF: Device is configured for input range 0 - 1.25 * VREF
  46. */
  47. enum ads8688_range {
  48. ADS8688_PLUSMINUS25VREF,
  49. ADS8688_PLUSMINUS125VREF,
  50. ADS8688_PLUSMINUS0625VREF,
  51. ADS8688_PLUS25VREF,
  52. ADS8688_PLUS125VREF,
  53. };
  54. struct ads8688_chip_info {
  55. const struct iio_chan_spec *channels;
  56. unsigned int num_channels;
  57. };
  58. struct ads8688_state {
  59. struct mutex lock;
  60. const struct ads8688_chip_info *chip_info;
  61. struct spi_device *spi;
  62. struct regulator *reg;
  63. unsigned int vref_mv;
  64. enum ads8688_range range[8];
  65. union {
  66. __be32 d32;
  67. u8 d8[4];
  68. } data[2] ____cacheline_aligned;
  69. };
  70. enum ads8688_id {
  71. ID_ADS8684,
  72. ID_ADS8688,
  73. };
  74. struct ads8688_ranges {
  75. enum ads8688_range range;
  76. unsigned int scale;
  77. int offset;
  78. u8 reg;
  79. };
  80. static const struct ads8688_ranges ads8688_range_def[5] = {
  81. {
  82. .range = ADS8688_PLUSMINUS25VREF,
  83. .scale = 76295,
  84. .offset = -(1 << (ADS8688_REALBITS - 1)),
  85. .reg = ADS8688_REG_PLUSMINUS25VREF,
  86. }, {
  87. .range = ADS8688_PLUSMINUS125VREF,
  88. .scale = 38148,
  89. .offset = -(1 << (ADS8688_REALBITS - 1)),
  90. .reg = ADS8688_REG_PLUSMINUS125VREF,
  91. }, {
  92. .range = ADS8688_PLUSMINUS0625VREF,
  93. .scale = 19074,
  94. .offset = -(1 << (ADS8688_REALBITS - 1)),
  95. .reg = ADS8688_REG_PLUSMINUS0625VREF,
  96. }, {
  97. .range = ADS8688_PLUS25VREF,
  98. .scale = 38148,
  99. .offset = 0,
  100. .reg = ADS8688_REG_PLUS25VREF,
  101. }, {
  102. .range = ADS8688_PLUS125VREF,
  103. .scale = 19074,
  104. .offset = 0,
  105. .reg = ADS8688_REG_PLUS125VREF,
  106. }
  107. };
  108. static ssize_t ads8688_show_scales(struct device *dev,
  109. struct device_attribute *attr, char *buf)
  110. {
  111. struct ads8688_state *st = iio_priv(dev_to_iio_dev(dev));
  112. return sprintf(buf, "0.%09u 0.%09u 0.%09u\n",
  113. ads8688_range_def[0].scale * st->vref_mv,
  114. ads8688_range_def[1].scale * st->vref_mv,
  115. ads8688_range_def[2].scale * st->vref_mv);
  116. }
  117. static ssize_t ads8688_show_offsets(struct device *dev,
  118. struct device_attribute *attr, char *buf)
  119. {
  120. return sprintf(buf, "%d %d\n", ads8688_range_def[0].offset,
  121. ads8688_range_def[3].offset);
  122. }
  123. static IIO_DEVICE_ATTR(in_voltage_scale_available, S_IRUGO,
  124. ads8688_show_scales, NULL, 0);
  125. static IIO_DEVICE_ATTR(in_voltage_offset_available, S_IRUGO,
  126. ads8688_show_offsets, NULL, 0);
  127. static struct attribute *ads8688_attributes[] = {
  128. &iio_dev_attr_in_voltage_scale_available.dev_attr.attr,
  129. &iio_dev_attr_in_voltage_offset_available.dev_attr.attr,
  130. NULL,
  131. };
  132. static const struct attribute_group ads8688_attribute_group = {
  133. .attrs = ads8688_attributes,
  134. };
  135. #define ADS8688_CHAN(index) \
  136. { \
  137. .type = IIO_VOLTAGE, \
  138. .indexed = 1, \
  139. .channel = index, \
  140. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) \
  141. | BIT(IIO_CHAN_INFO_SCALE) \
  142. | BIT(IIO_CHAN_INFO_OFFSET), \
  143. .scan_index = index, \
  144. .scan_type = { \
  145. .sign = 'u', \
  146. .realbits = 16, \
  147. .storagebits = 16, \
  148. .endianness = IIO_BE, \
  149. }, \
  150. }
  151. static const struct iio_chan_spec ads8684_channels[] = {
  152. ADS8688_CHAN(0),
  153. ADS8688_CHAN(1),
  154. ADS8688_CHAN(2),
  155. ADS8688_CHAN(3),
  156. };
  157. static const struct iio_chan_spec ads8688_channels[] = {
  158. ADS8688_CHAN(0),
  159. ADS8688_CHAN(1),
  160. ADS8688_CHAN(2),
  161. ADS8688_CHAN(3),
  162. ADS8688_CHAN(4),
  163. ADS8688_CHAN(5),
  164. ADS8688_CHAN(6),
  165. ADS8688_CHAN(7),
  166. };
  167. static int ads8688_prog_write(struct iio_dev *indio_dev, unsigned int addr,
  168. unsigned int val)
  169. {
  170. struct ads8688_state *st = iio_priv(indio_dev);
  171. u32 tmp;
  172. tmp = ADS8688_PROG_REG(addr) | ADS8688_PROG_WR_BIT | val;
  173. tmp <<= ADS8688_PROG_DONT_CARE_BITS;
  174. st->data[0].d32 = cpu_to_be32(tmp);
  175. return spi_write(st->spi, &st->data[0].d8[1], 3);
  176. }
  177. static int ads8688_reset(struct iio_dev *indio_dev)
  178. {
  179. struct ads8688_state *st = iio_priv(indio_dev);
  180. u32 tmp;
  181. tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_RST);
  182. tmp <<= ADS8688_CMD_DONT_CARE_BITS;
  183. st->data[0].d32 = cpu_to_be32(tmp);
  184. return spi_write(st->spi, &st->data[0].d8[0], 4);
  185. }
  186. static int ads8688_read(struct iio_dev *indio_dev, unsigned int chan)
  187. {
  188. struct ads8688_state *st = iio_priv(indio_dev);
  189. int ret;
  190. u32 tmp;
  191. struct spi_transfer t[] = {
  192. {
  193. .tx_buf = &st->data[0].d8[0],
  194. .len = 4,
  195. .cs_change = 1,
  196. }, {
  197. .tx_buf = &st->data[1].d8[0],
  198. .rx_buf = &st->data[1].d8[0],
  199. .len = 4,
  200. },
  201. };
  202. tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_MAN_CH(chan));
  203. tmp <<= ADS8688_CMD_DONT_CARE_BITS;
  204. st->data[0].d32 = cpu_to_be32(tmp);
  205. tmp = ADS8688_CMD_REG(ADS8688_CMD_REG_NOOP);
  206. tmp <<= ADS8688_CMD_DONT_CARE_BITS;
  207. st->data[1].d32 = cpu_to_be32(tmp);
  208. ret = spi_sync_transfer(st->spi, t, ARRAY_SIZE(t));
  209. if (ret < 0)
  210. return ret;
  211. return be32_to_cpu(st->data[1].d32) & 0xffff;
  212. }
  213. static int ads8688_read_raw(struct iio_dev *indio_dev,
  214. struct iio_chan_spec const *chan,
  215. int *val, int *val2, long m)
  216. {
  217. int ret, offset;
  218. unsigned long scale_mv;
  219. struct ads8688_state *st = iio_priv(indio_dev);
  220. mutex_lock(&st->lock);
  221. switch (m) {
  222. case IIO_CHAN_INFO_RAW:
  223. ret = ads8688_read(indio_dev, chan->channel);
  224. mutex_unlock(&st->lock);
  225. if (ret < 0)
  226. return ret;
  227. *val = ret;
  228. return IIO_VAL_INT;
  229. case IIO_CHAN_INFO_SCALE:
  230. scale_mv = st->vref_mv;
  231. scale_mv *= ads8688_range_def[st->range[chan->channel]].scale;
  232. *val = 0;
  233. *val2 = scale_mv;
  234. mutex_unlock(&st->lock);
  235. return IIO_VAL_INT_PLUS_NANO;
  236. case IIO_CHAN_INFO_OFFSET:
  237. offset = ads8688_range_def[st->range[chan->channel]].offset;
  238. *val = offset;
  239. mutex_unlock(&st->lock);
  240. return IIO_VAL_INT;
  241. }
  242. mutex_unlock(&st->lock);
  243. return -EINVAL;
  244. }
  245. static int ads8688_write_reg_range(struct iio_dev *indio_dev,
  246. struct iio_chan_spec const *chan,
  247. enum ads8688_range range)
  248. {
  249. unsigned int tmp;
  250. int ret;
  251. tmp = ADS8688_PROG_REG_RANGE_CH(chan->channel);
  252. ret = ads8688_prog_write(indio_dev, tmp, range);
  253. return ret;
  254. }
  255. static int ads8688_write_raw(struct iio_dev *indio_dev,
  256. struct iio_chan_spec const *chan,
  257. int val, int val2, long mask)
  258. {
  259. struct ads8688_state *st = iio_priv(indio_dev);
  260. unsigned int scale = 0;
  261. int ret = -EINVAL, i, offset = 0;
  262. mutex_lock(&st->lock);
  263. switch (mask) {
  264. case IIO_CHAN_INFO_SCALE:
  265. /* If the offset is 0 the ±2.5 * VREF mode is not available */
  266. offset = ads8688_range_def[st->range[chan->channel]].offset;
  267. if (offset == 0 && val2 == ads8688_range_def[0].scale * st->vref_mv) {
  268. mutex_unlock(&st->lock);
  269. return -EINVAL;
  270. }
  271. /* Lookup new mode */
  272. for (i = 0; i < ARRAY_SIZE(ads8688_range_def); i++)
  273. if (val2 == ads8688_range_def[i].scale * st->vref_mv &&
  274. offset == ads8688_range_def[i].offset) {
  275. ret = ads8688_write_reg_range(indio_dev, chan,
  276. ads8688_range_def[i].reg);
  277. break;
  278. }
  279. break;
  280. case IIO_CHAN_INFO_OFFSET:
  281. /*
  282. * There are only two available offsets:
  283. * 0 and -(1 << (ADS8688_REALBITS - 1))
  284. */
  285. if (!(ads8688_range_def[0].offset == val ||
  286. ads8688_range_def[3].offset == val)) {
  287. mutex_unlock(&st->lock);
  288. return -EINVAL;
  289. }
  290. /*
  291. * If the device are in ±2.5 * VREF mode, it's not allowed to
  292. * switch to a mode where the offset is 0
  293. */
  294. if (val == 0 &&
  295. st->range[chan->channel] == ADS8688_PLUSMINUS25VREF) {
  296. mutex_unlock(&st->lock);
  297. return -EINVAL;
  298. }
  299. scale = ads8688_range_def[st->range[chan->channel]].scale;
  300. /* Lookup new mode */
  301. for (i = 0; i < ARRAY_SIZE(ads8688_range_def); i++)
  302. if (val == ads8688_range_def[i].offset &&
  303. scale == ads8688_range_def[i].scale) {
  304. ret = ads8688_write_reg_range(indio_dev, chan,
  305. ads8688_range_def[i].reg);
  306. break;
  307. }
  308. break;
  309. }
  310. if (!ret)
  311. st->range[chan->channel] = ads8688_range_def[i].range;
  312. mutex_unlock(&st->lock);
  313. return ret;
  314. }
  315. static int ads8688_write_raw_get_fmt(struct iio_dev *indio_dev,
  316. struct iio_chan_spec const *chan,
  317. long mask)
  318. {
  319. switch (mask) {
  320. case IIO_CHAN_INFO_SCALE:
  321. return IIO_VAL_INT_PLUS_NANO;
  322. case IIO_CHAN_INFO_OFFSET:
  323. return IIO_VAL_INT;
  324. }
  325. return -EINVAL;
  326. }
  327. static const struct iio_info ads8688_info = {
  328. .read_raw = &ads8688_read_raw,
  329. .write_raw = &ads8688_write_raw,
  330. .write_raw_get_fmt = &ads8688_write_raw_get_fmt,
  331. .attrs = &ads8688_attribute_group,
  332. };
  333. static irqreturn_t ads8688_trigger_handler(int irq, void *p)
  334. {
  335. struct iio_poll_func *pf = p;
  336. struct iio_dev *indio_dev = pf->indio_dev;
  337. u16 buffer[ADS8688_MAX_CHANNELS + sizeof(s64)/sizeof(u16)];
  338. int i, j = 0;
  339. for (i = 0; i < indio_dev->masklength; i++) {
  340. if (!test_bit(i, indio_dev->active_scan_mask))
  341. continue;
  342. buffer[j] = ads8688_read(indio_dev, i);
  343. j++;
  344. }
  345. iio_push_to_buffers_with_timestamp(indio_dev, buffer,
  346. iio_get_time_ns(indio_dev));
  347. iio_trigger_notify_done(indio_dev->trig);
  348. return IRQ_HANDLED;
  349. }
  350. static const struct ads8688_chip_info ads8688_chip_info_tbl[] = {
  351. [ID_ADS8684] = {
  352. .channels = ads8684_channels,
  353. .num_channels = ARRAY_SIZE(ads8684_channels),
  354. },
  355. [ID_ADS8688] = {
  356. .channels = ads8688_channels,
  357. .num_channels = ARRAY_SIZE(ads8688_channels),
  358. },
  359. };
  360. static int ads8688_probe(struct spi_device *spi)
  361. {
  362. struct ads8688_state *st;
  363. struct iio_dev *indio_dev;
  364. int ret;
  365. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  366. if (indio_dev == NULL)
  367. return -ENOMEM;
  368. st = iio_priv(indio_dev);
  369. st->reg = devm_regulator_get_optional(&spi->dev, "vref");
  370. if (!IS_ERR(st->reg)) {
  371. ret = regulator_enable(st->reg);
  372. if (ret)
  373. return ret;
  374. ret = regulator_get_voltage(st->reg);
  375. if (ret < 0)
  376. goto err_regulator_disable;
  377. st->vref_mv = ret / 1000;
  378. } else {
  379. /* Use internal reference */
  380. st->vref_mv = ADS8688_VREF_MV;
  381. }
  382. st->chip_info = &ads8688_chip_info_tbl[spi_get_device_id(spi)->driver_data];
  383. spi->mode = SPI_MODE_1;
  384. spi_set_drvdata(spi, indio_dev);
  385. st->spi = spi;
  386. indio_dev->name = spi_get_device_id(spi)->name;
  387. indio_dev->dev.parent = &spi->dev;
  388. indio_dev->dev.of_node = spi->dev.of_node;
  389. indio_dev->modes = INDIO_DIRECT_MODE;
  390. indio_dev->channels = st->chip_info->channels;
  391. indio_dev->num_channels = st->chip_info->num_channels;
  392. indio_dev->info = &ads8688_info;
  393. ads8688_reset(indio_dev);
  394. mutex_init(&st->lock);
  395. ret = iio_triggered_buffer_setup(indio_dev, NULL, ads8688_trigger_handler, NULL);
  396. if (ret < 0) {
  397. dev_err(&spi->dev, "iio triggered buffer setup failed\n");
  398. goto err_regulator_disable;
  399. }
  400. ret = iio_device_register(indio_dev);
  401. if (ret)
  402. goto err_buffer_cleanup;
  403. return 0;
  404. err_buffer_cleanup:
  405. iio_triggered_buffer_cleanup(indio_dev);
  406. err_regulator_disable:
  407. if (!IS_ERR(st->reg))
  408. regulator_disable(st->reg);
  409. return ret;
  410. }
  411. static int ads8688_remove(struct spi_device *spi)
  412. {
  413. struct iio_dev *indio_dev = spi_get_drvdata(spi);
  414. struct ads8688_state *st = iio_priv(indio_dev);
  415. iio_device_unregister(indio_dev);
  416. iio_triggered_buffer_cleanup(indio_dev);
  417. if (!IS_ERR(st->reg))
  418. regulator_disable(st->reg);
  419. return 0;
  420. }
  421. static const struct spi_device_id ads8688_id[] = {
  422. {"ads8684", ID_ADS8684},
  423. {"ads8688", ID_ADS8688},
  424. {}
  425. };
  426. MODULE_DEVICE_TABLE(spi, ads8688_id);
  427. static const struct of_device_id ads8688_of_match[] = {
  428. { .compatible = "ti,ads8684" },
  429. { .compatible = "ti,ads8688" },
  430. { }
  431. };
  432. MODULE_DEVICE_TABLE(of, ads8688_of_match);
  433. static struct spi_driver ads8688_driver = {
  434. .driver = {
  435. .name = "ads8688",
  436. },
  437. .probe = ads8688_probe,
  438. .remove = ads8688_remove,
  439. .id_table = ads8688_id,
  440. };
  441. module_spi_driver(ads8688_driver);
  442. MODULE_AUTHOR("Sean Nyekjaer <sean.nyekjaer@prevas.dk>");
  443. MODULE_DESCRIPTION("Texas Instruments ADS8688 driver");
  444. MODULE_LICENSE("GPL v2");