aspeed_adc.c 9.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339
  1. /*
  2. * Aspeed AST2400/2500 ADC
  3. *
  4. * Copyright (C) 2017 Google, Inc.
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms and conditions of the GNU General Public License,
  8. * version 2, as published by the Free Software Foundation.
  9. *
  10. */
  11. #include <linux/clk.h>
  12. #include <linux/clk-provider.h>
  13. #include <linux/err.h>
  14. #include <linux/errno.h>
  15. #include <linux/io.h>
  16. #include <linux/module.h>
  17. #include <linux/of_platform.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/reset.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/types.h>
  22. #include <linux/iio/iio.h>
  23. #include <linux/iio/driver.h>
  24. #include <linux/iopoll.h>
  25. #define ASPEED_RESOLUTION_BITS 10
  26. #define ASPEED_CLOCKS_PER_SAMPLE 12
  27. #define ASPEED_REG_ENGINE_CONTROL 0x00
  28. #define ASPEED_REG_INTERRUPT_CONTROL 0x04
  29. #define ASPEED_REG_VGA_DETECT_CONTROL 0x08
  30. #define ASPEED_REG_CLOCK_CONTROL 0x0C
  31. #define ASPEED_REG_MAX 0xC0
  32. #define ASPEED_OPERATION_MODE_POWER_DOWN (0x0 << 1)
  33. #define ASPEED_OPERATION_MODE_STANDBY (0x1 << 1)
  34. #define ASPEED_OPERATION_MODE_NORMAL (0x7 << 1)
  35. #define ASPEED_ENGINE_ENABLE BIT(0)
  36. #define ASPEED_ADC_CTRL_INIT_RDY BIT(8)
  37. #define ASPEED_ADC_INIT_POLLING_TIME 500
  38. #define ASPEED_ADC_INIT_TIMEOUT 500000
  39. struct aspeed_adc_model_data {
  40. const char *model_name;
  41. unsigned int min_sampling_rate; // Hz
  42. unsigned int max_sampling_rate; // Hz
  43. unsigned int vref_voltage; // mV
  44. bool wait_init_sequence;
  45. };
  46. struct aspeed_adc_data {
  47. struct device *dev;
  48. void __iomem *base;
  49. spinlock_t clk_lock;
  50. struct clk_hw *clk_prescaler;
  51. struct clk_hw *clk_scaler;
  52. struct reset_control *rst;
  53. };
  54. #define ASPEED_CHAN(_idx, _data_reg_addr) { \
  55. .type = IIO_VOLTAGE, \
  56. .indexed = 1, \
  57. .channel = (_idx), \
  58. .address = (_data_reg_addr), \
  59. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  60. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  61. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  62. }
  63. static const struct iio_chan_spec aspeed_adc_iio_channels[] = {
  64. ASPEED_CHAN(0, 0x10),
  65. ASPEED_CHAN(1, 0x12),
  66. ASPEED_CHAN(2, 0x14),
  67. ASPEED_CHAN(3, 0x16),
  68. ASPEED_CHAN(4, 0x18),
  69. ASPEED_CHAN(5, 0x1A),
  70. ASPEED_CHAN(6, 0x1C),
  71. ASPEED_CHAN(7, 0x1E),
  72. ASPEED_CHAN(8, 0x20),
  73. ASPEED_CHAN(9, 0x22),
  74. ASPEED_CHAN(10, 0x24),
  75. ASPEED_CHAN(11, 0x26),
  76. ASPEED_CHAN(12, 0x28),
  77. ASPEED_CHAN(13, 0x2A),
  78. ASPEED_CHAN(14, 0x2C),
  79. ASPEED_CHAN(15, 0x2E),
  80. };
  81. static int aspeed_adc_read_raw(struct iio_dev *indio_dev,
  82. struct iio_chan_spec const *chan,
  83. int *val, int *val2, long mask)
  84. {
  85. struct aspeed_adc_data *data = iio_priv(indio_dev);
  86. const struct aspeed_adc_model_data *model_data =
  87. of_device_get_match_data(data->dev);
  88. switch (mask) {
  89. case IIO_CHAN_INFO_RAW:
  90. *val = readw(data->base + chan->address);
  91. return IIO_VAL_INT;
  92. case IIO_CHAN_INFO_SCALE:
  93. *val = model_data->vref_voltage;
  94. *val2 = ASPEED_RESOLUTION_BITS;
  95. return IIO_VAL_FRACTIONAL_LOG2;
  96. case IIO_CHAN_INFO_SAMP_FREQ:
  97. *val = clk_get_rate(data->clk_scaler->clk) /
  98. ASPEED_CLOCKS_PER_SAMPLE;
  99. return IIO_VAL_INT;
  100. default:
  101. return -EINVAL;
  102. }
  103. }
  104. static int aspeed_adc_write_raw(struct iio_dev *indio_dev,
  105. struct iio_chan_spec const *chan,
  106. int val, int val2, long mask)
  107. {
  108. struct aspeed_adc_data *data = iio_priv(indio_dev);
  109. const struct aspeed_adc_model_data *model_data =
  110. of_device_get_match_data(data->dev);
  111. switch (mask) {
  112. case IIO_CHAN_INFO_SAMP_FREQ:
  113. if (val < model_data->min_sampling_rate ||
  114. val > model_data->max_sampling_rate)
  115. return -EINVAL;
  116. clk_set_rate(data->clk_scaler->clk,
  117. val * ASPEED_CLOCKS_PER_SAMPLE);
  118. return 0;
  119. case IIO_CHAN_INFO_SCALE:
  120. case IIO_CHAN_INFO_RAW:
  121. /*
  122. * Technically, these could be written but the only reasons
  123. * for doing so seem better handled in userspace. EPERM is
  124. * returned to signal this is a policy choice rather than a
  125. * hardware limitation.
  126. */
  127. return -EPERM;
  128. default:
  129. return -EINVAL;
  130. }
  131. }
  132. static int aspeed_adc_reg_access(struct iio_dev *indio_dev,
  133. unsigned int reg, unsigned int writeval,
  134. unsigned int *readval)
  135. {
  136. struct aspeed_adc_data *data = iio_priv(indio_dev);
  137. if (!readval || reg % 4 || reg > ASPEED_REG_MAX)
  138. return -EINVAL;
  139. *readval = readl(data->base + reg);
  140. return 0;
  141. }
  142. static const struct iio_info aspeed_adc_iio_info = {
  143. .read_raw = aspeed_adc_read_raw,
  144. .write_raw = aspeed_adc_write_raw,
  145. .debugfs_reg_access = aspeed_adc_reg_access,
  146. };
  147. static int aspeed_adc_probe(struct platform_device *pdev)
  148. {
  149. struct iio_dev *indio_dev;
  150. struct aspeed_adc_data *data;
  151. const struct aspeed_adc_model_data *model_data;
  152. struct resource *res;
  153. const char *clk_parent_name;
  154. int ret;
  155. u32 adc_engine_control_reg_val;
  156. indio_dev = devm_iio_device_alloc(&pdev->dev, sizeof(*data));
  157. if (!indio_dev)
  158. return -ENOMEM;
  159. data = iio_priv(indio_dev);
  160. data->dev = &pdev->dev;
  161. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  162. data->base = devm_ioremap_resource(&pdev->dev, res);
  163. if (IS_ERR(data->base))
  164. return PTR_ERR(data->base);
  165. /* Register ADC clock prescaler with source specified by device tree. */
  166. spin_lock_init(&data->clk_lock);
  167. clk_parent_name = of_clk_get_parent_name(pdev->dev.of_node, 0);
  168. data->clk_prescaler = clk_hw_register_divider(
  169. &pdev->dev, "prescaler", clk_parent_name, 0,
  170. data->base + ASPEED_REG_CLOCK_CONTROL,
  171. 17, 15, 0, &data->clk_lock);
  172. if (IS_ERR(data->clk_prescaler))
  173. return PTR_ERR(data->clk_prescaler);
  174. /*
  175. * Register ADC clock scaler downstream from the prescaler. Allow rate
  176. * setting to adjust the prescaler as well.
  177. */
  178. data->clk_scaler = clk_hw_register_divider(
  179. &pdev->dev, "scaler", "prescaler",
  180. CLK_SET_RATE_PARENT,
  181. data->base + ASPEED_REG_CLOCK_CONTROL,
  182. 0, 10, 0, &data->clk_lock);
  183. if (IS_ERR(data->clk_scaler)) {
  184. ret = PTR_ERR(data->clk_scaler);
  185. goto scaler_error;
  186. }
  187. data->rst = devm_reset_control_get_exclusive(&pdev->dev, NULL);
  188. if (IS_ERR(data->rst)) {
  189. dev_err(&pdev->dev,
  190. "invalid or missing reset controller device tree entry");
  191. ret = PTR_ERR(data->rst);
  192. goto reset_error;
  193. }
  194. reset_control_deassert(data->rst);
  195. model_data = of_device_get_match_data(&pdev->dev);
  196. if (model_data->wait_init_sequence) {
  197. /* Enable engine in normal mode. */
  198. writel(ASPEED_OPERATION_MODE_NORMAL | ASPEED_ENGINE_ENABLE,
  199. data->base + ASPEED_REG_ENGINE_CONTROL);
  200. /* Wait for initial sequence complete. */
  201. ret = readl_poll_timeout(data->base + ASPEED_REG_ENGINE_CONTROL,
  202. adc_engine_control_reg_val,
  203. adc_engine_control_reg_val &
  204. ASPEED_ADC_CTRL_INIT_RDY,
  205. ASPEED_ADC_INIT_POLLING_TIME,
  206. ASPEED_ADC_INIT_TIMEOUT);
  207. if (ret)
  208. goto poll_timeout_error;
  209. }
  210. /* Start all channels in normal mode. */
  211. ret = clk_prepare_enable(data->clk_scaler->clk);
  212. if (ret)
  213. goto clk_enable_error;
  214. adc_engine_control_reg_val = GENMASK(31, 16) |
  215. ASPEED_OPERATION_MODE_NORMAL | ASPEED_ENGINE_ENABLE;
  216. writel(adc_engine_control_reg_val,
  217. data->base + ASPEED_REG_ENGINE_CONTROL);
  218. model_data = of_device_get_match_data(&pdev->dev);
  219. indio_dev->name = model_data->model_name;
  220. indio_dev->dev.parent = &pdev->dev;
  221. indio_dev->info = &aspeed_adc_iio_info;
  222. indio_dev->modes = INDIO_DIRECT_MODE;
  223. indio_dev->channels = aspeed_adc_iio_channels;
  224. indio_dev->num_channels = ARRAY_SIZE(aspeed_adc_iio_channels);
  225. ret = iio_device_register(indio_dev);
  226. if (ret)
  227. goto iio_register_error;
  228. return 0;
  229. iio_register_error:
  230. writel(ASPEED_OPERATION_MODE_POWER_DOWN,
  231. data->base + ASPEED_REG_ENGINE_CONTROL);
  232. clk_disable_unprepare(data->clk_scaler->clk);
  233. clk_enable_error:
  234. poll_timeout_error:
  235. reset_control_assert(data->rst);
  236. reset_error:
  237. clk_hw_unregister_divider(data->clk_scaler);
  238. scaler_error:
  239. clk_hw_unregister_divider(data->clk_prescaler);
  240. return ret;
  241. }
  242. static int aspeed_adc_remove(struct platform_device *pdev)
  243. {
  244. struct iio_dev *indio_dev = platform_get_drvdata(pdev);
  245. struct aspeed_adc_data *data = iio_priv(indio_dev);
  246. iio_device_unregister(indio_dev);
  247. writel(ASPEED_OPERATION_MODE_POWER_DOWN,
  248. data->base + ASPEED_REG_ENGINE_CONTROL);
  249. clk_disable_unprepare(data->clk_scaler->clk);
  250. reset_control_assert(data->rst);
  251. clk_hw_unregister_divider(data->clk_scaler);
  252. clk_hw_unregister_divider(data->clk_prescaler);
  253. return 0;
  254. }
  255. static const struct aspeed_adc_model_data ast2400_model_data = {
  256. .model_name = "ast2400-adc",
  257. .vref_voltage = 2500, // mV
  258. .min_sampling_rate = 10000,
  259. .max_sampling_rate = 500000,
  260. };
  261. static const struct aspeed_adc_model_data ast2500_model_data = {
  262. .model_name = "ast2500-adc",
  263. .vref_voltage = 1800, // mV
  264. .min_sampling_rate = 1,
  265. .max_sampling_rate = 1000000,
  266. .wait_init_sequence = true,
  267. };
  268. static const struct of_device_id aspeed_adc_matches[] = {
  269. { .compatible = "aspeed,ast2400-adc", .data = &ast2400_model_data },
  270. { .compatible = "aspeed,ast2500-adc", .data = &ast2500_model_data },
  271. {},
  272. };
  273. MODULE_DEVICE_TABLE(of, aspeed_adc_matches);
  274. static struct platform_driver aspeed_adc_driver = {
  275. .probe = aspeed_adc_probe,
  276. .remove = aspeed_adc_remove,
  277. .driver = {
  278. .name = KBUILD_MODNAME,
  279. .of_match_table = aspeed_adc_matches,
  280. }
  281. };
  282. module_platform_driver(aspeed_adc_driver);
  283. MODULE_AUTHOR("Rick Altherr <raltherr@google.com>");
  284. MODULE_DESCRIPTION("Aspeed AST2400/2500 ADC Driver");
  285. MODULE_LICENSE("GPL");