serverworks.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456
  1. /*
  2. * Copyright (C) 1998-2000 Michel Aubry
  3. * Copyright (C) 1998-2000 Andrzej Krzysztofowicz
  4. * Copyright (C) 1998-2000 Andre Hedrick <andre@linux-ide.org>
  5. * Copyright (C) 2007-2010 Bartlomiej Zolnierkiewicz
  6. * Portions copyright (c) 2001 Sun Microsystems
  7. *
  8. *
  9. * RCC/ServerWorks IDE driver for Linux
  10. *
  11. * OSB4: `Open South Bridge' IDE Interface (fn 1)
  12. * supports UDMA mode 2 (33 MB/s)
  13. *
  14. * CSB5: `Champion South Bridge' IDE Interface (fn 1)
  15. * all revisions support UDMA mode 4 (66 MB/s)
  16. * revision A2.0 and up support UDMA mode 5 (100 MB/s)
  17. *
  18. * *** The CSB5 does not provide ANY register ***
  19. * *** to detect 80-conductor cable presence. ***
  20. *
  21. * CSB6: `Champion South Bridge' IDE Interface (optional: third channel)
  22. *
  23. * HT1000: AKA BCM5785 - Hypertransport Southbridge for Opteron systems. IDE
  24. * controller same as the CSB6. Single channel ATA100 only.
  25. *
  26. * Documentation:
  27. * Available under NDA only. Errata info very hard to get.
  28. *
  29. */
  30. #include <linux/types.h>
  31. #include <linux/module.h>
  32. #include <linux/kernel.h>
  33. #include <linux/pci.h>
  34. #include <linux/ide.h>
  35. #include <linux/init.h>
  36. #include <asm/io.h>
  37. #define DRV_NAME "serverworks"
  38. #define SVWKS_CSB5_REVISION_NEW 0x92 /* min PCI_REVISION_ID for UDMA5 (A2.0) */
  39. #define SVWKS_CSB6_REVISION 0xa0 /* min PCI_REVISION_ID for UDMA4 (A1.0) */
  40. /* Seagate Barracuda ATA IV Family drives in UDMA mode 5
  41. * can overrun their FIFOs when used with the CSB5 */
  42. static const char *svwks_bad_ata100[] = {
  43. "ST320011A",
  44. "ST340016A",
  45. "ST360021A",
  46. "ST380021A",
  47. NULL
  48. };
  49. static int check_in_drive_lists (ide_drive_t *drive, const char **list)
  50. {
  51. char *m = (char *)&drive->id[ATA_ID_PROD];
  52. while (*list)
  53. if (!strcmp(*list++, m))
  54. return 1;
  55. return 0;
  56. }
  57. static u8 svwks_udma_filter(ide_drive_t *drive)
  58. {
  59. struct pci_dev *dev = to_pci_dev(drive->hwif->dev);
  60. if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) {
  61. return 0x1f;
  62. } else if (dev->revision < SVWKS_CSB5_REVISION_NEW) {
  63. return 0x07;
  64. } else {
  65. u8 btr = 0, mode, mask;
  66. pci_read_config_byte(dev, 0x5A, &btr);
  67. mode = btr & 0x3;
  68. /* If someone decides to do UDMA133 on CSB5 the same
  69. issue will bite so be inclusive */
  70. if (mode > 2 && check_in_drive_lists(drive, svwks_bad_ata100))
  71. mode = 2;
  72. switch(mode) {
  73. case 3: mask = 0x3f; break;
  74. case 2: mask = 0x1f; break;
  75. case 1: mask = 0x07; break;
  76. default: mask = 0x00; break;
  77. }
  78. return mask;
  79. }
  80. }
  81. static u8 svwks_csb_check (struct pci_dev *dev)
  82. {
  83. switch (dev->device) {
  84. case PCI_DEVICE_ID_SERVERWORKS_CSB5IDE:
  85. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE:
  86. case PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2:
  87. case PCI_DEVICE_ID_SERVERWORKS_HT1000IDE:
  88. return 1;
  89. default:
  90. break;
  91. }
  92. return 0;
  93. }
  94. static void svwks_set_pio_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  95. {
  96. static const u8 pio_modes[] = { 0x5d, 0x47, 0x34, 0x22, 0x20 };
  97. static const u8 drive_pci[] = { 0x41, 0x40, 0x43, 0x42 };
  98. struct pci_dev *dev = to_pci_dev(hwif->dev);
  99. const u8 pio = drive->pio_mode - XFER_PIO_0;
  100. if (drive->dn >= ARRAY_SIZE(drive_pci))
  101. return;
  102. pci_write_config_byte(dev, drive_pci[drive->dn], pio_modes[pio]);
  103. if (svwks_csb_check(dev)) {
  104. u16 csb_pio = 0;
  105. pci_read_config_word(dev, 0x4a, &csb_pio);
  106. csb_pio &= ~(0x0f << (4 * drive->dn));
  107. csb_pio |= (pio << (4 * drive->dn));
  108. pci_write_config_word(dev, 0x4a, csb_pio);
  109. }
  110. }
  111. static void svwks_set_dma_mode(ide_hwif_t *hwif, ide_drive_t *drive)
  112. {
  113. static const u8 udma_modes[] = { 0x00, 0x01, 0x02, 0x03, 0x04, 0x05 };
  114. static const u8 dma_modes[] = { 0x77, 0x21, 0x20 };
  115. static const u8 drive_pci2[] = { 0x45, 0x44, 0x47, 0x46 };
  116. struct pci_dev *dev = to_pci_dev(hwif->dev);
  117. const u8 speed = drive->dma_mode;
  118. u8 unit = drive->dn & 1;
  119. u8 ultra_enable = 0, ultra_timing = 0, dma_timing = 0;
  120. if (drive->dn >= ARRAY_SIZE(drive_pci2))
  121. return;
  122. pci_read_config_byte(dev, (0x56|hwif->channel), &ultra_timing);
  123. pci_read_config_byte(dev, 0x54, &ultra_enable);
  124. ultra_timing &= ~(0x0F << (4*unit));
  125. ultra_enable &= ~(0x01 << drive->dn);
  126. if (speed >= XFER_UDMA_0) {
  127. dma_timing |= dma_modes[2];
  128. ultra_timing |= (udma_modes[speed - XFER_UDMA_0] << (4 * unit));
  129. ultra_enable |= (0x01 << drive->dn);
  130. } else if (speed >= XFER_MW_DMA_0)
  131. dma_timing |= dma_modes[speed - XFER_MW_DMA_0];
  132. pci_write_config_byte(dev, drive_pci2[drive->dn], dma_timing);
  133. pci_write_config_byte(dev, (0x56|hwif->channel), ultra_timing);
  134. pci_write_config_byte(dev, 0x54, ultra_enable);
  135. }
  136. static int init_chipset_svwks(struct pci_dev *dev)
  137. {
  138. unsigned int reg;
  139. u8 btr;
  140. /* force Master Latency Timer value to 64 PCICLKs */
  141. pci_write_config_byte(dev, PCI_LATENCY_TIMER, 0x40);
  142. /* OSB4 : South Bridge and IDE */
  143. if (dev->device == PCI_DEVICE_ID_SERVERWORKS_OSB4IDE) {
  144. struct pci_dev *isa_dev =
  145. pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  146. PCI_DEVICE_ID_SERVERWORKS_OSB4, NULL);
  147. if (isa_dev) {
  148. pci_read_config_dword(isa_dev, 0x64, &reg);
  149. reg &= ~0x00002000; /* disable 600ns interrupt mask */
  150. if(!(reg & 0x00004000))
  151. printk(KERN_DEBUG DRV_NAME " %s: UDMA not BIOS "
  152. "enabled.\n", pci_name(dev));
  153. reg |= 0x00004000; /* enable UDMA/33 support */
  154. pci_write_config_dword(isa_dev, 0x64, reg);
  155. pci_dev_put(isa_dev);
  156. }
  157. }
  158. /* setup CSB5/CSB6 : South Bridge and IDE option RAID */
  159. else if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE) ||
  160. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  161. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2)) {
  162. /* Third Channel Test */
  163. if (!(PCI_FUNC(dev->devfn) & 1)) {
  164. struct pci_dev * findev = NULL;
  165. u32 reg4c = 0;
  166. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  167. PCI_DEVICE_ID_SERVERWORKS_CSB5, NULL);
  168. if (findev) {
  169. pci_read_config_dword(findev, 0x4C, &reg4c);
  170. reg4c &= ~0x000007FF;
  171. reg4c |= 0x00000040;
  172. reg4c |= 0x00000020;
  173. pci_write_config_dword(findev, 0x4C, reg4c);
  174. pci_dev_put(findev);
  175. }
  176. outb_p(0x06, 0x0c00);
  177. dev->irq = inb_p(0x0c01);
  178. } else {
  179. struct pci_dev * findev = NULL;
  180. u8 reg41 = 0;
  181. findev = pci_get_device(PCI_VENDOR_ID_SERVERWORKS,
  182. PCI_DEVICE_ID_SERVERWORKS_CSB6, NULL);
  183. if (findev) {
  184. pci_read_config_byte(findev, 0x41, &reg41);
  185. reg41 &= ~0x40;
  186. pci_write_config_byte(findev, 0x41, reg41);
  187. pci_dev_put(findev);
  188. }
  189. /*
  190. * This is a device pin issue on CSB6.
  191. * Since there will be a future raid mode,
  192. * early versions of the chipset require the
  193. * interrupt pin to be set, and it is a compatibility
  194. * mode issue.
  195. */
  196. if ((dev->class >> 8) == PCI_CLASS_STORAGE_IDE)
  197. dev->irq = 0;
  198. }
  199. // pci_read_config_dword(dev, 0x40, &pioreg)
  200. // pci_write_config_dword(dev, 0x40, 0x99999999);
  201. // pci_read_config_dword(dev, 0x44, &dmareg);
  202. // pci_write_config_dword(dev, 0x44, 0xFFFFFFFF);
  203. /* setup the UDMA Control register
  204. *
  205. * 1. clear bit 6 to enable DMA
  206. * 2. enable DMA modes with bits 0-1
  207. * 00 : legacy
  208. * 01 : udma2
  209. * 10 : udma2/udma4
  210. * 11 : udma2/udma4/udma5
  211. */
  212. pci_read_config_byte(dev, 0x5A, &btr);
  213. btr &= ~0x40;
  214. if (!(PCI_FUNC(dev->devfn) & 1))
  215. btr |= 0x2;
  216. else
  217. btr |= (dev->revision >= SVWKS_CSB5_REVISION_NEW) ? 0x3 : 0x2;
  218. pci_write_config_byte(dev, 0x5A, btr);
  219. }
  220. /* Setup HT1000 SouthBridge Controller - Single Channel Only */
  221. else if (dev->device == PCI_DEVICE_ID_SERVERWORKS_HT1000IDE) {
  222. pci_read_config_byte(dev, 0x5A, &btr);
  223. btr &= ~0x40;
  224. btr |= 0x3;
  225. pci_write_config_byte(dev, 0x5A, btr);
  226. }
  227. return 0;
  228. }
  229. static u8 ata66_svwks_svwks(ide_hwif_t *hwif)
  230. {
  231. return ATA_CBL_PATA80;
  232. }
  233. /* On Dell PowerEdge servers with a CSB5/CSB6, the top two bits
  234. * of the subsystem device ID indicate presence of an 80-pin cable.
  235. * Bit 15 clear = secondary IDE channel does not have 80-pin cable.
  236. * Bit 15 set = secondary IDE channel has 80-pin cable.
  237. * Bit 14 clear = primary IDE channel does not have 80-pin cable.
  238. * Bit 14 set = primary IDE channel has 80-pin cable.
  239. */
  240. static u8 ata66_svwks_dell(ide_hwif_t *hwif)
  241. {
  242. struct pci_dev *dev = to_pci_dev(hwif->dev);
  243. if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL &&
  244. dev->vendor == PCI_VENDOR_ID_SERVERWORKS &&
  245. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE ||
  246. dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE))
  247. return ((1 << (hwif->channel + 14)) &
  248. dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  249. return ATA_CBL_PATA40;
  250. }
  251. /* Sun Cobalt Alpine hardware avoids the 80-pin cable
  252. * detect issue by attaching the drives directly to the board.
  253. * This check follows the Dell precedent (how scary is that?!)
  254. *
  255. * WARNING: this only works on Alpine hardware!
  256. */
  257. static u8 ata66_svwks_cobalt(ide_hwif_t *hwif)
  258. {
  259. struct pci_dev *dev = to_pci_dev(hwif->dev);
  260. if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN &&
  261. dev->vendor == PCI_VENDOR_ID_SERVERWORKS &&
  262. dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB5IDE)
  263. return ((1 << (hwif->channel + 14)) &
  264. dev->subsystem_device) ? ATA_CBL_PATA80 : ATA_CBL_PATA40;
  265. return ATA_CBL_PATA40;
  266. }
  267. static u8 svwks_cable_detect(ide_hwif_t *hwif)
  268. {
  269. struct pci_dev *dev = to_pci_dev(hwif->dev);
  270. /* Server Works */
  271. if (dev->subsystem_vendor == PCI_VENDOR_ID_SERVERWORKS)
  272. return ata66_svwks_svwks (hwif);
  273. /* Dell PowerEdge */
  274. if (dev->subsystem_vendor == PCI_VENDOR_ID_DELL)
  275. return ata66_svwks_dell (hwif);
  276. /* Cobalt Alpine */
  277. if (dev->subsystem_vendor == PCI_VENDOR_ID_SUN)
  278. return ata66_svwks_cobalt (hwif);
  279. /* Per Specified Design by OEM, and ASIC Architect */
  280. if ((dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE) ||
  281. (dev->device == PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2))
  282. return ATA_CBL_PATA80;
  283. return ATA_CBL_PATA40;
  284. }
  285. static const struct ide_port_ops osb4_port_ops = {
  286. .set_pio_mode = svwks_set_pio_mode,
  287. .set_dma_mode = svwks_set_dma_mode,
  288. };
  289. static const struct ide_port_ops svwks_port_ops = {
  290. .set_pio_mode = svwks_set_pio_mode,
  291. .set_dma_mode = svwks_set_dma_mode,
  292. .udma_filter = svwks_udma_filter,
  293. .cable_detect = svwks_cable_detect,
  294. };
  295. static const struct ide_port_info serverworks_chipsets[] = {
  296. { /* 0: OSB4 */
  297. .name = DRV_NAME,
  298. .init_chipset = init_chipset_svwks,
  299. .port_ops = &osb4_port_ops,
  300. .pio_mask = ATA_PIO4,
  301. .mwdma_mask = ATA_MWDMA2,
  302. .udma_mask = 0x00, /* UDMA is problematic on OSB4 */
  303. },
  304. { /* 1: CSB5 */
  305. .name = DRV_NAME,
  306. .init_chipset = init_chipset_svwks,
  307. .port_ops = &svwks_port_ops,
  308. .pio_mask = ATA_PIO4,
  309. .mwdma_mask = ATA_MWDMA2,
  310. .udma_mask = ATA_UDMA5,
  311. },
  312. { /* 2: CSB6 */
  313. .name = DRV_NAME,
  314. .init_chipset = init_chipset_svwks,
  315. .port_ops = &svwks_port_ops,
  316. .pio_mask = ATA_PIO4,
  317. .mwdma_mask = ATA_MWDMA2,
  318. .udma_mask = ATA_UDMA5,
  319. },
  320. { /* 3: CSB6-2 */
  321. .name = DRV_NAME,
  322. .init_chipset = init_chipset_svwks,
  323. .port_ops = &svwks_port_ops,
  324. .host_flags = IDE_HFLAG_SINGLE,
  325. .pio_mask = ATA_PIO4,
  326. .mwdma_mask = ATA_MWDMA2,
  327. .udma_mask = ATA_UDMA5,
  328. },
  329. { /* 4: HT1000 */
  330. .name = DRV_NAME,
  331. .init_chipset = init_chipset_svwks,
  332. .port_ops = &svwks_port_ops,
  333. .host_flags = IDE_HFLAG_SINGLE,
  334. .pio_mask = ATA_PIO4,
  335. .mwdma_mask = ATA_MWDMA2,
  336. .udma_mask = ATA_UDMA5,
  337. }
  338. };
  339. /**
  340. * svwks_init_one - called when a OSB/CSB is found
  341. * @dev: the svwks device
  342. * @id: the matching pci id
  343. *
  344. * Called when the PCI registration layer (or the IDE initialization)
  345. * finds a device matching our IDE device tables.
  346. */
  347. static int svwks_init_one(struct pci_dev *dev, const struct pci_device_id *id)
  348. {
  349. struct ide_port_info d;
  350. u8 idx = id->driver_data;
  351. d = serverworks_chipsets[idx];
  352. if (idx == 1)
  353. d.host_flags |= IDE_HFLAG_CLEAR_SIMPLEX;
  354. else if (idx == 2 || idx == 3) {
  355. if ((PCI_FUNC(dev->devfn) & 1) == 0) {
  356. if (pci_resource_start(dev, 0) != 0x01f1)
  357. d.host_flags |= IDE_HFLAG_NON_BOOTABLE;
  358. d.host_flags |= IDE_HFLAG_SINGLE;
  359. } else
  360. d.host_flags &= ~IDE_HFLAG_SINGLE;
  361. }
  362. return ide_pci_init_one(dev, &d, NULL);
  363. }
  364. static const struct pci_device_id svwks_pci_tbl[] = {
  365. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_OSB4IDE), 0 },
  366. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE), 1 },
  367. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE), 2 },
  368. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB6IDE2), 3 },
  369. { PCI_VDEVICE(SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000IDE), 4 },
  370. { 0, },
  371. };
  372. MODULE_DEVICE_TABLE(pci, svwks_pci_tbl);
  373. static struct pci_driver svwks_pci_driver = {
  374. .name = "Serverworks_IDE",
  375. .id_table = svwks_pci_tbl,
  376. .probe = svwks_init_one,
  377. .remove = ide_pci_remove,
  378. .suspend = ide_pci_suspend,
  379. .resume = ide_pci_resume,
  380. };
  381. static int __init svwks_ide_init(void)
  382. {
  383. return ide_pci_register_driver(&svwks_pci_driver);
  384. }
  385. static void __exit svwks_ide_exit(void)
  386. {
  387. pci_unregister_driver(&svwks_pci_driver);
  388. }
  389. module_init(svwks_ide_init);
  390. module_exit(svwks_ide_exit);
  391. MODULE_AUTHOR("Michael Aubry. Andrzej Krzysztofowicz, Andre Hedrick, Bartlomiej Zolnierkiewicz");
  392. MODULE_DESCRIPTION("PCI driver module for Serverworks OSB4/CSB5/CSB6 IDE");
  393. MODULE_LICENSE("GPL");