vmwgfx_drv.c 47 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681
  1. // SPDX-License-Identifier: GPL-2.0 OR MIT
  2. /**************************************************************************
  3. *
  4. * Copyright 2009-2016 VMware, Inc., Palo Alto, CA., USA
  5. *
  6. * Permission is hereby granted, free of charge, to any person obtaining a
  7. * copy of this software and associated documentation files (the
  8. * "Software"), to deal in the Software without restriction, including
  9. * without limitation the rights to use, copy, modify, merge, publish,
  10. * distribute, sub license, and/or sell copies of the Software, and to
  11. * permit persons to whom the Software is furnished to do so, subject to
  12. * the following conditions:
  13. *
  14. * The above copyright notice and this permission notice (including the
  15. * next paragraph) shall be included in all copies or substantial portions
  16. * of the Software.
  17. *
  18. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  19. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  20. * FITNESS FOR A PARTICULAR PURPOSE AND NON-INFRINGEMENT. IN NO EVENT SHALL
  21. * THE COPYRIGHT HOLDERS, AUTHORS AND/OR ITS SUPPLIERS BE LIABLE FOR ANY CLAIM,
  22. * DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR
  23. * OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE
  24. * USE OR OTHER DEALINGS IN THE SOFTWARE.
  25. *
  26. **************************************************************************/
  27. #include <linux/module.h>
  28. #include <linux/console.h>
  29. #include <drm/drmP.h>
  30. #include "vmwgfx_drv.h"
  31. #include "vmwgfx_binding.h"
  32. #include <drm/ttm/ttm_placement.h>
  33. #include <drm/ttm/ttm_bo_driver.h>
  34. #include <drm/ttm/ttm_object.h>
  35. #include <drm/ttm/ttm_module.h>
  36. #include <linux/dma_remapping.h>
  37. #define VMWGFX_DRIVER_DESC "Linux drm driver for VMware graphics devices"
  38. #define VMWGFX_CHIP_SVGAII 0
  39. #define VMW_FB_RESERVATION 0
  40. #define VMW_MIN_INITIAL_WIDTH 800
  41. #define VMW_MIN_INITIAL_HEIGHT 600
  42. #ifndef VMWGFX_GIT_VERSION
  43. #define VMWGFX_GIT_VERSION "Unknown"
  44. #endif
  45. #define VMWGFX_REPO "In Tree"
  46. /**
  47. * Fully encoded drm commands. Might move to vmw_drm.h
  48. */
  49. #define DRM_IOCTL_VMW_GET_PARAM \
  50. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GET_PARAM, \
  51. struct drm_vmw_getparam_arg)
  52. #define DRM_IOCTL_VMW_ALLOC_DMABUF \
  53. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_ALLOC_DMABUF, \
  54. union drm_vmw_alloc_dmabuf_arg)
  55. #define DRM_IOCTL_VMW_UNREF_DMABUF \
  56. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_DMABUF, \
  57. struct drm_vmw_unref_dmabuf_arg)
  58. #define DRM_IOCTL_VMW_CURSOR_BYPASS \
  59. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CURSOR_BYPASS, \
  60. struct drm_vmw_cursor_bypass_arg)
  61. #define DRM_IOCTL_VMW_CONTROL_STREAM \
  62. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_CONTROL_STREAM, \
  63. struct drm_vmw_control_stream_arg)
  64. #define DRM_IOCTL_VMW_CLAIM_STREAM \
  65. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CLAIM_STREAM, \
  66. struct drm_vmw_stream_arg)
  67. #define DRM_IOCTL_VMW_UNREF_STREAM \
  68. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_STREAM, \
  69. struct drm_vmw_stream_arg)
  70. #define DRM_IOCTL_VMW_CREATE_CONTEXT \
  71. DRM_IOR(DRM_COMMAND_BASE + DRM_VMW_CREATE_CONTEXT, \
  72. struct drm_vmw_context_arg)
  73. #define DRM_IOCTL_VMW_UNREF_CONTEXT \
  74. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_CONTEXT, \
  75. struct drm_vmw_context_arg)
  76. #define DRM_IOCTL_VMW_CREATE_SURFACE \
  77. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SURFACE, \
  78. union drm_vmw_surface_create_arg)
  79. #define DRM_IOCTL_VMW_UNREF_SURFACE \
  80. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SURFACE, \
  81. struct drm_vmw_surface_arg)
  82. #define DRM_IOCTL_VMW_REF_SURFACE \
  83. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_REF_SURFACE, \
  84. union drm_vmw_surface_reference_arg)
  85. #define DRM_IOCTL_VMW_EXECBUF \
  86. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_EXECBUF, \
  87. struct drm_vmw_execbuf_arg)
  88. #define DRM_IOCTL_VMW_GET_3D_CAP \
  89. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_GET_3D_CAP, \
  90. struct drm_vmw_get_3d_cap_arg)
  91. #define DRM_IOCTL_VMW_FENCE_WAIT \
  92. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_WAIT, \
  93. struct drm_vmw_fence_wait_arg)
  94. #define DRM_IOCTL_VMW_FENCE_SIGNALED \
  95. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_FENCE_SIGNALED, \
  96. struct drm_vmw_fence_signaled_arg)
  97. #define DRM_IOCTL_VMW_FENCE_UNREF \
  98. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_UNREF, \
  99. struct drm_vmw_fence_arg)
  100. #define DRM_IOCTL_VMW_FENCE_EVENT \
  101. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_FENCE_EVENT, \
  102. struct drm_vmw_fence_event_arg)
  103. #define DRM_IOCTL_VMW_PRESENT \
  104. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT, \
  105. struct drm_vmw_present_arg)
  106. #define DRM_IOCTL_VMW_PRESENT_READBACK \
  107. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_PRESENT_READBACK, \
  108. struct drm_vmw_present_readback_arg)
  109. #define DRM_IOCTL_VMW_UPDATE_LAYOUT \
  110. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT, \
  111. struct drm_vmw_update_layout_arg)
  112. #define DRM_IOCTL_VMW_CREATE_SHADER \
  113. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_SHADER, \
  114. struct drm_vmw_shader_create_arg)
  115. #define DRM_IOCTL_VMW_UNREF_SHADER \
  116. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_UNREF_SHADER, \
  117. struct drm_vmw_shader_arg)
  118. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE \
  119. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE, \
  120. union drm_vmw_gb_surface_create_arg)
  121. #define DRM_IOCTL_VMW_GB_SURFACE_REF \
  122. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF, \
  123. union drm_vmw_gb_surface_reference_arg)
  124. #define DRM_IOCTL_VMW_SYNCCPU \
  125. DRM_IOW(DRM_COMMAND_BASE + DRM_VMW_SYNCCPU, \
  126. struct drm_vmw_synccpu_arg)
  127. #define DRM_IOCTL_VMW_CREATE_EXTENDED_CONTEXT \
  128. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_CREATE_EXTENDED_CONTEXT, \
  129. struct drm_vmw_context_arg)
  130. #define DRM_IOCTL_VMW_GB_SURFACE_CREATE_EXT \
  131. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_CREATE_EXT, \
  132. union drm_vmw_gb_surface_create_ext_arg)
  133. #define DRM_IOCTL_VMW_GB_SURFACE_REF_EXT \
  134. DRM_IOWR(DRM_COMMAND_BASE + DRM_VMW_GB_SURFACE_REF_EXT, \
  135. union drm_vmw_gb_surface_reference_ext_arg)
  136. /**
  137. * The core DRM version of this macro doesn't account for
  138. * DRM_COMMAND_BASE.
  139. */
  140. #define VMW_IOCTL_DEF(ioctl, func, flags) \
  141. [DRM_IOCTL_NR(DRM_IOCTL_##ioctl) - DRM_COMMAND_BASE] = {DRM_IOCTL_##ioctl, flags, func}
  142. /**
  143. * Ioctl definitions.
  144. */
  145. static const struct drm_ioctl_desc vmw_ioctls[] = {
  146. VMW_IOCTL_DEF(VMW_GET_PARAM, vmw_getparam_ioctl,
  147. DRM_AUTH | DRM_RENDER_ALLOW),
  148. VMW_IOCTL_DEF(VMW_ALLOC_DMABUF, vmw_bo_alloc_ioctl,
  149. DRM_AUTH | DRM_RENDER_ALLOW),
  150. VMW_IOCTL_DEF(VMW_UNREF_DMABUF, vmw_bo_unref_ioctl,
  151. DRM_RENDER_ALLOW),
  152. VMW_IOCTL_DEF(VMW_CURSOR_BYPASS,
  153. vmw_kms_cursor_bypass_ioctl,
  154. DRM_MASTER),
  155. VMW_IOCTL_DEF(VMW_CONTROL_STREAM, vmw_overlay_ioctl,
  156. DRM_MASTER),
  157. VMW_IOCTL_DEF(VMW_CLAIM_STREAM, vmw_stream_claim_ioctl,
  158. DRM_MASTER),
  159. VMW_IOCTL_DEF(VMW_UNREF_STREAM, vmw_stream_unref_ioctl,
  160. DRM_MASTER),
  161. VMW_IOCTL_DEF(VMW_CREATE_CONTEXT, vmw_context_define_ioctl,
  162. DRM_AUTH | DRM_RENDER_ALLOW),
  163. VMW_IOCTL_DEF(VMW_UNREF_CONTEXT, vmw_context_destroy_ioctl,
  164. DRM_RENDER_ALLOW),
  165. VMW_IOCTL_DEF(VMW_CREATE_SURFACE, vmw_surface_define_ioctl,
  166. DRM_AUTH | DRM_RENDER_ALLOW),
  167. VMW_IOCTL_DEF(VMW_UNREF_SURFACE, vmw_surface_destroy_ioctl,
  168. DRM_RENDER_ALLOW),
  169. VMW_IOCTL_DEF(VMW_REF_SURFACE, vmw_surface_reference_ioctl,
  170. DRM_AUTH | DRM_RENDER_ALLOW),
  171. VMW_IOCTL_DEF(VMW_EXECBUF, NULL, DRM_AUTH |
  172. DRM_RENDER_ALLOW),
  173. VMW_IOCTL_DEF(VMW_FENCE_WAIT, vmw_fence_obj_wait_ioctl,
  174. DRM_RENDER_ALLOW),
  175. VMW_IOCTL_DEF(VMW_FENCE_SIGNALED,
  176. vmw_fence_obj_signaled_ioctl,
  177. DRM_RENDER_ALLOW),
  178. VMW_IOCTL_DEF(VMW_FENCE_UNREF, vmw_fence_obj_unref_ioctl,
  179. DRM_RENDER_ALLOW),
  180. VMW_IOCTL_DEF(VMW_FENCE_EVENT, vmw_fence_event_ioctl,
  181. DRM_AUTH | DRM_RENDER_ALLOW),
  182. VMW_IOCTL_DEF(VMW_GET_3D_CAP, vmw_get_cap_3d_ioctl,
  183. DRM_AUTH | DRM_RENDER_ALLOW),
  184. /* these allow direct access to the framebuffers mark as master only */
  185. VMW_IOCTL_DEF(VMW_PRESENT, vmw_present_ioctl,
  186. DRM_MASTER | DRM_AUTH),
  187. VMW_IOCTL_DEF(VMW_PRESENT_READBACK,
  188. vmw_present_readback_ioctl,
  189. DRM_MASTER | DRM_AUTH),
  190. /*
  191. * The permissions of the below ioctl are overridden in
  192. * vmw_generic_ioctl(). We require either
  193. * DRM_MASTER or capable(CAP_SYS_ADMIN).
  194. */
  195. VMW_IOCTL_DEF(VMW_UPDATE_LAYOUT,
  196. vmw_kms_update_layout_ioctl,
  197. DRM_RENDER_ALLOW),
  198. VMW_IOCTL_DEF(VMW_CREATE_SHADER,
  199. vmw_shader_define_ioctl,
  200. DRM_AUTH | DRM_RENDER_ALLOW),
  201. VMW_IOCTL_DEF(VMW_UNREF_SHADER,
  202. vmw_shader_destroy_ioctl,
  203. DRM_RENDER_ALLOW),
  204. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE,
  205. vmw_gb_surface_define_ioctl,
  206. DRM_AUTH | DRM_RENDER_ALLOW),
  207. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF,
  208. vmw_gb_surface_reference_ioctl,
  209. DRM_AUTH | DRM_RENDER_ALLOW),
  210. VMW_IOCTL_DEF(VMW_SYNCCPU,
  211. vmw_user_bo_synccpu_ioctl,
  212. DRM_RENDER_ALLOW),
  213. VMW_IOCTL_DEF(VMW_CREATE_EXTENDED_CONTEXT,
  214. vmw_extended_context_define_ioctl,
  215. DRM_AUTH | DRM_RENDER_ALLOW),
  216. VMW_IOCTL_DEF(VMW_GB_SURFACE_CREATE_EXT,
  217. vmw_gb_surface_define_ext_ioctl,
  218. DRM_AUTH | DRM_RENDER_ALLOW),
  219. VMW_IOCTL_DEF(VMW_GB_SURFACE_REF_EXT,
  220. vmw_gb_surface_reference_ext_ioctl,
  221. DRM_AUTH | DRM_RENDER_ALLOW),
  222. };
  223. static const struct pci_device_id vmw_pci_id_list[] = {
  224. {0x15ad, 0x0405, PCI_ANY_ID, PCI_ANY_ID, 0, 0, VMWGFX_CHIP_SVGAII},
  225. {0, 0, 0}
  226. };
  227. MODULE_DEVICE_TABLE(pci, vmw_pci_id_list);
  228. static int enable_fbdev = IS_ENABLED(CONFIG_DRM_VMWGFX_FBCON);
  229. static int vmw_force_iommu;
  230. static int vmw_restrict_iommu;
  231. static int vmw_force_coherent;
  232. static int vmw_restrict_dma_mask;
  233. static int vmw_assume_16bpp;
  234. static int vmw_probe(struct pci_dev *, const struct pci_device_id *);
  235. static void vmw_master_init(struct vmw_master *);
  236. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  237. void *ptr);
  238. MODULE_PARM_DESC(enable_fbdev, "Enable vmwgfx fbdev");
  239. module_param_named(enable_fbdev, enable_fbdev, int, 0600);
  240. MODULE_PARM_DESC(force_dma_api, "Force using the DMA API for TTM pages");
  241. module_param_named(force_dma_api, vmw_force_iommu, int, 0600);
  242. MODULE_PARM_DESC(restrict_iommu, "Try to limit IOMMU usage for TTM pages");
  243. module_param_named(restrict_iommu, vmw_restrict_iommu, int, 0600);
  244. MODULE_PARM_DESC(force_coherent, "Force coherent TTM pages");
  245. module_param_named(force_coherent, vmw_force_coherent, int, 0600);
  246. MODULE_PARM_DESC(restrict_dma_mask, "Restrict DMA mask to 44 bits with IOMMU");
  247. module_param_named(restrict_dma_mask, vmw_restrict_dma_mask, int, 0600);
  248. MODULE_PARM_DESC(assume_16bpp, "Assume 16-bpp when filtering modes");
  249. module_param_named(assume_16bpp, vmw_assume_16bpp, int, 0600);
  250. static void vmw_print_capabilities2(uint32_t capabilities2)
  251. {
  252. DRM_INFO("Capabilities2:\n");
  253. if (capabilities2 & SVGA_CAP2_GROW_OTABLE)
  254. DRM_INFO(" Grow oTable.\n");
  255. if (capabilities2 & SVGA_CAP2_INTRA_SURFACE_COPY)
  256. DRM_INFO(" IntraSurface copy.\n");
  257. }
  258. static void vmw_print_capabilities(uint32_t capabilities)
  259. {
  260. DRM_INFO("Capabilities:\n");
  261. if (capabilities & SVGA_CAP_RECT_COPY)
  262. DRM_INFO(" Rect copy.\n");
  263. if (capabilities & SVGA_CAP_CURSOR)
  264. DRM_INFO(" Cursor.\n");
  265. if (capabilities & SVGA_CAP_CURSOR_BYPASS)
  266. DRM_INFO(" Cursor bypass.\n");
  267. if (capabilities & SVGA_CAP_CURSOR_BYPASS_2)
  268. DRM_INFO(" Cursor bypass 2.\n");
  269. if (capabilities & SVGA_CAP_8BIT_EMULATION)
  270. DRM_INFO(" 8bit emulation.\n");
  271. if (capabilities & SVGA_CAP_ALPHA_CURSOR)
  272. DRM_INFO(" Alpha cursor.\n");
  273. if (capabilities & SVGA_CAP_3D)
  274. DRM_INFO(" 3D.\n");
  275. if (capabilities & SVGA_CAP_EXTENDED_FIFO)
  276. DRM_INFO(" Extended Fifo.\n");
  277. if (capabilities & SVGA_CAP_MULTIMON)
  278. DRM_INFO(" Multimon.\n");
  279. if (capabilities & SVGA_CAP_PITCHLOCK)
  280. DRM_INFO(" Pitchlock.\n");
  281. if (capabilities & SVGA_CAP_IRQMASK)
  282. DRM_INFO(" Irq mask.\n");
  283. if (capabilities & SVGA_CAP_DISPLAY_TOPOLOGY)
  284. DRM_INFO(" Display Topology.\n");
  285. if (capabilities & SVGA_CAP_GMR)
  286. DRM_INFO(" GMR.\n");
  287. if (capabilities & SVGA_CAP_TRACES)
  288. DRM_INFO(" Traces.\n");
  289. if (capabilities & SVGA_CAP_GMR2)
  290. DRM_INFO(" GMR2.\n");
  291. if (capabilities & SVGA_CAP_SCREEN_OBJECT_2)
  292. DRM_INFO(" Screen Object 2.\n");
  293. if (capabilities & SVGA_CAP_COMMAND_BUFFERS)
  294. DRM_INFO(" Command Buffers.\n");
  295. if (capabilities & SVGA_CAP_CMD_BUFFERS_2)
  296. DRM_INFO(" Command Buffers 2.\n");
  297. if (capabilities & SVGA_CAP_GBOBJECTS)
  298. DRM_INFO(" Guest Backed Resources.\n");
  299. if (capabilities & SVGA_CAP_DX)
  300. DRM_INFO(" DX Features.\n");
  301. if (capabilities & SVGA_CAP_HP_CMD_QUEUE)
  302. DRM_INFO(" HP Command Queue.\n");
  303. }
  304. /**
  305. * vmw_dummy_query_bo_create - create a bo to hold a dummy query result
  306. *
  307. * @dev_priv: A device private structure.
  308. *
  309. * This function creates a small buffer object that holds the query
  310. * result for dummy queries emitted as query barriers.
  311. * The function will then map the first page and initialize a pending
  312. * occlusion query result structure, Finally it will unmap the buffer.
  313. * No interruptible waits are done within this function.
  314. *
  315. * Returns an error if bo creation or initialization fails.
  316. */
  317. static int vmw_dummy_query_bo_create(struct vmw_private *dev_priv)
  318. {
  319. int ret;
  320. struct vmw_buffer_object *vbo;
  321. struct ttm_bo_kmap_obj map;
  322. volatile SVGA3dQueryResult *result;
  323. bool dummy;
  324. /*
  325. * Create the vbo as pinned, so that a tryreserve will
  326. * immediately succeed. This is because we're the only
  327. * user of the bo currently.
  328. */
  329. vbo = kzalloc(sizeof(*vbo), GFP_KERNEL);
  330. if (!vbo)
  331. return -ENOMEM;
  332. ret = vmw_bo_init(dev_priv, vbo, PAGE_SIZE,
  333. &vmw_sys_ne_placement, false,
  334. &vmw_bo_bo_free);
  335. if (unlikely(ret != 0))
  336. return ret;
  337. ret = ttm_bo_reserve(&vbo->base, false, true, NULL);
  338. BUG_ON(ret != 0);
  339. vmw_bo_pin_reserved(vbo, true);
  340. ret = ttm_bo_kmap(&vbo->base, 0, 1, &map);
  341. if (likely(ret == 0)) {
  342. result = ttm_kmap_obj_virtual(&map, &dummy);
  343. result->totalSize = sizeof(*result);
  344. result->state = SVGA3D_QUERYSTATE_PENDING;
  345. result->result32 = 0xff;
  346. ttm_bo_kunmap(&map);
  347. }
  348. vmw_bo_pin_reserved(vbo, false);
  349. ttm_bo_unreserve(&vbo->base);
  350. if (unlikely(ret != 0)) {
  351. DRM_ERROR("Dummy query buffer map failed.\n");
  352. vmw_bo_unreference(&vbo);
  353. } else
  354. dev_priv->dummy_query_bo = vbo;
  355. return ret;
  356. }
  357. /**
  358. * vmw_request_device_late - Perform late device setup
  359. *
  360. * @dev_priv: Pointer to device private.
  361. *
  362. * This function performs setup of otables and enables large command
  363. * buffer submission. These tasks are split out to a separate function
  364. * because it reverts vmw_release_device_early and is intended to be used
  365. * by an error path in the hibernation code.
  366. */
  367. static int vmw_request_device_late(struct vmw_private *dev_priv)
  368. {
  369. int ret;
  370. if (dev_priv->has_mob) {
  371. ret = vmw_otables_setup(dev_priv);
  372. if (unlikely(ret != 0)) {
  373. DRM_ERROR("Unable to initialize "
  374. "guest Memory OBjects.\n");
  375. return ret;
  376. }
  377. }
  378. if (dev_priv->cman) {
  379. ret = vmw_cmdbuf_set_pool_size(dev_priv->cman,
  380. 256*4096, 2*4096);
  381. if (ret) {
  382. struct vmw_cmdbuf_man *man = dev_priv->cman;
  383. dev_priv->cman = NULL;
  384. vmw_cmdbuf_man_destroy(man);
  385. }
  386. }
  387. return 0;
  388. }
  389. static int vmw_request_device(struct vmw_private *dev_priv)
  390. {
  391. int ret;
  392. ret = vmw_fifo_init(dev_priv, &dev_priv->fifo);
  393. if (unlikely(ret != 0)) {
  394. DRM_ERROR("Unable to initialize FIFO.\n");
  395. return ret;
  396. }
  397. vmw_fence_fifo_up(dev_priv->fman);
  398. dev_priv->cman = vmw_cmdbuf_man_create(dev_priv);
  399. if (IS_ERR(dev_priv->cman)) {
  400. dev_priv->cman = NULL;
  401. dev_priv->has_dx = false;
  402. }
  403. ret = vmw_request_device_late(dev_priv);
  404. if (ret)
  405. goto out_no_mob;
  406. ret = vmw_dummy_query_bo_create(dev_priv);
  407. if (unlikely(ret != 0))
  408. goto out_no_query_bo;
  409. return 0;
  410. out_no_query_bo:
  411. if (dev_priv->cman)
  412. vmw_cmdbuf_remove_pool(dev_priv->cman);
  413. if (dev_priv->has_mob) {
  414. (void) ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  415. vmw_otables_takedown(dev_priv);
  416. }
  417. if (dev_priv->cman)
  418. vmw_cmdbuf_man_destroy(dev_priv->cman);
  419. out_no_mob:
  420. vmw_fence_fifo_down(dev_priv->fman);
  421. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  422. return ret;
  423. }
  424. /**
  425. * vmw_release_device_early - Early part of fifo takedown.
  426. *
  427. * @dev_priv: Pointer to device private struct.
  428. *
  429. * This is the first part of command submission takedown, to be called before
  430. * buffer management is taken down.
  431. */
  432. static void vmw_release_device_early(struct vmw_private *dev_priv)
  433. {
  434. /*
  435. * Previous destructions should've released
  436. * the pinned bo.
  437. */
  438. BUG_ON(dev_priv->pinned_bo != NULL);
  439. vmw_bo_unreference(&dev_priv->dummy_query_bo);
  440. if (dev_priv->cman)
  441. vmw_cmdbuf_remove_pool(dev_priv->cman);
  442. if (dev_priv->has_mob) {
  443. ttm_bo_evict_mm(&dev_priv->bdev, VMW_PL_MOB);
  444. vmw_otables_takedown(dev_priv);
  445. }
  446. }
  447. /**
  448. * vmw_release_device_late - Late part of fifo takedown.
  449. *
  450. * @dev_priv: Pointer to device private struct.
  451. *
  452. * This is the last part of the command submission takedown, to be called when
  453. * command submission is no longer needed. It may wait on pending fences.
  454. */
  455. static void vmw_release_device_late(struct vmw_private *dev_priv)
  456. {
  457. vmw_fence_fifo_down(dev_priv->fman);
  458. if (dev_priv->cman)
  459. vmw_cmdbuf_man_destroy(dev_priv->cman);
  460. vmw_fifo_release(dev_priv, &dev_priv->fifo);
  461. }
  462. /**
  463. * Sets the initial_[width|height] fields on the given vmw_private.
  464. *
  465. * It does so by reading SVGA_REG_[WIDTH|HEIGHT] regs and then
  466. * clamping the value to fb_max_[width|height] fields and the
  467. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  468. * If the values appear to be invalid, set them to
  469. * VMW_MIN_INITIAL_[WIDTH|HEIGHT].
  470. */
  471. static void vmw_get_initial_size(struct vmw_private *dev_priv)
  472. {
  473. uint32_t width;
  474. uint32_t height;
  475. width = vmw_read(dev_priv, SVGA_REG_WIDTH);
  476. height = vmw_read(dev_priv, SVGA_REG_HEIGHT);
  477. width = max_t(uint32_t, width, VMW_MIN_INITIAL_WIDTH);
  478. height = max_t(uint32_t, height, VMW_MIN_INITIAL_HEIGHT);
  479. if (width > dev_priv->fb_max_width ||
  480. height > dev_priv->fb_max_height) {
  481. /*
  482. * This is a host error and shouldn't occur.
  483. */
  484. width = VMW_MIN_INITIAL_WIDTH;
  485. height = VMW_MIN_INITIAL_HEIGHT;
  486. }
  487. dev_priv->initial_width = width;
  488. dev_priv->initial_height = height;
  489. }
  490. /**
  491. * vmw_dma_select_mode - Determine how DMA mappings should be set up for this
  492. * system.
  493. *
  494. * @dev_priv: Pointer to a struct vmw_private
  495. *
  496. * This functions tries to determine the IOMMU setup and what actions
  497. * need to be taken by the driver to make system pages visible to the
  498. * device.
  499. * If this function decides that DMA is not possible, it returns -EINVAL.
  500. * The driver may then try to disable features of the device that require
  501. * DMA.
  502. */
  503. static int vmw_dma_select_mode(struct vmw_private *dev_priv)
  504. {
  505. static const char *names[vmw_dma_map_max] = {
  506. [vmw_dma_phys] = "Using physical TTM page addresses.",
  507. [vmw_dma_alloc_coherent] = "Using coherent TTM pages.",
  508. [vmw_dma_map_populate] = "Keeping DMA mappings.",
  509. [vmw_dma_map_bind] = "Giving up DMA mappings early."};
  510. #ifdef CONFIG_X86
  511. const struct dma_map_ops *dma_ops = get_dma_ops(dev_priv->dev->dev);
  512. #ifdef CONFIG_INTEL_IOMMU
  513. if (intel_iommu_enabled) {
  514. dev_priv->map_mode = vmw_dma_map_populate;
  515. goto out_fixup;
  516. }
  517. #endif
  518. if (!(vmw_force_iommu || vmw_force_coherent)) {
  519. dev_priv->map_mode = vmw_dma_phys;
  520. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  521. return 0;
  522. }
  523. dev_priv->map_mode = vmw_dma_map_populate;
  524. if (dma_ops->sync_single_for_cpu)
  525. dev_priv->map_mode = vmw_dma_alloc_coherent;
  526. #ifdef CONFIG_SWIOTLB
  527. if (swiotlb_nr_tbl() == 0)
  528. dev_priv->map_mode = vmw_dma_map_populate;
  529. #endif
  530. #ifdef CONFIG_INTEL_IOMMU
  531. out_fixup:
  532. #endif
  533. if (dev_priv->map_mode == vmw_dma_map_populate &&
  534. vmw_restrict_iommu)
  535. dev_priv->map_mode = vmw_dma_map_bind;
  536. if (vmw_force_coherent)
  537. dev_priv->map_mode = vmw_dma_alloc_coherent;
  538. #if !defined(CONFIG_SWIOTLB) && !defined(CONFIG_INTEL_IOMMU)
  539. /*
  540. * No coherent page pool
  541. */
  542. if (dev_priv->map_mode == vmw_dma_alloc_coherent)
  543. return -EINVAL;
  544. #endif
  545. #else /* CONFIG_X86 */
  546. dev_priv->map_mode = vmw_dma_map_populate;
  547. #endif /* CONFIG_X86 */
  548. DRM_INFO("DMA map mode: %s\n", names[dev_priv->map_mode]);
  549. return 0;
  550. }
  551. /**
  552. * vmw_dma_masks - set required page- and dma masks
  553. *
  554. * @dev: Pointer to struct drm-device
  555. *
  556. * With 32-bit we can only handle 32 bit PFNs. Optionally set that
  557. * restriction also for 64-bit systems.
  558. */
  559. #ifdef CONFIG_INTEL_IOMMU
  560. static int vmw_dma_masks(struct vmw_private *dev_priv)
  561. {
  562. struct drm_device *dev = dev_priv->dev;
  563. int ret = 0;
  564. ret = dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(64));
  565. if (dev_priv->map_mode != vmw_dma_phys &&
  566. (sizeof(unsigned long) == 4 || vmw_restrict_dma_mask)) {
  567. DRM_INFO("Restricting DMA addresses to 44 bits.\n");
  568. return dma_set_mask_and_coherent(dev->dev, DMA_BIT_MASK(44));
  569. }
  570. return ret;
  571. }
  572. #else
  573. static int vmw_dma_masks(struct vmw_private *dev_priv)
  574. {
  575. return 0;
  576. }
  577. #endif
  578. static int vmw_driver_load(struct drm_device *dev, unsigned long chipset)
  579. {
  580. struct vmw_private *dev_priv;
  581. int ret;
  582. uint32_t svga_id;
  583. enum vmw_res_type i;
  584. bool refuse_dma = false;
  585. char host_log[100] = {0};
  586. dev_priv = kzalloc(sizeof(*dev_priv), GFP_KERNEL);
  587. if (unlikely(!dev_priv)) {
  588. DRM_ERROR("Failed allocating a device private struct.\n");
  589. return -ENOMEM;
  590. }
  591. pci_set_master(dev->pdev);
  592. dev_priv->dev = dev;
  593. dev_priv->vmw_chipset = chipset;
  594. dev_priv->last_read_seqno = (uint32_t) -100;
  595. mutex_init(&dev_priv->cmdbuf_mutex);
  596. mutex_init(&dev_priv->release_mutex);
  597. mutex_init(&dev_priv->binding_mutex);
  598. mutex_init(&dev_priv->requested_layout_mutex);
  599. mutex_init(&dev_priv->global_kms_state_mutex);
  600. rwlock_init(&dev_priv->resource_lock);
  601. ttm_lock_init(&dev_priv->reservation_sem);
  602. spin_lock_init(&dev_priv->hw_lock);
  603. spin_lock_init(&dev_priv->waiter_lock);
  604. spin_lock_init(&dev_priv->cap_lock);
  605. spin_lock_init(&dev_priv->svga_lock);
  606. spin_lock_init(&dev_priv->cursor_lock);
  607. for (i = vmw_res_context; i < vmw_res_max; ++i) {
  608. idr_init(&dev_priv->res_idr[i]);
  609. INIT_LIST_HEAD(&dev_priv->res_lru[i]);
  610. }
  611. mutex_init(&dev_priv->init_mutex);
  612. init_waitqueue_head(&dev_priv->fence_queue);
  613. init_waitqueue_head(&dev_priv->fifo_queue);
  614. dev_priv->fence_queue_waiters = 0;
  615. dev_priv->fifo_queue_waiters = 0;
  616. dev_priv->used_memory_size = 0;
  617. dev_priv->io_start = pci_resource_start(dev->pdev, 0);
  618. dev_priv->vram_start = pci_resource_start(dev->pdev, 1);
  619. dev_priv->mmio_start = pci_resource_start(dev->pdev, 2);
  620. dev_priv->assume_16bpp = !!vmw_assume_16bpp;
  621. dev_priv->enable_fb = enable_fbdev;
  622. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  623. svga_id = vmw_read(dev_priv, SVGA_REG_ID);
  624. if (svga_id != SVGA_ID_2) {
  625. ret = -ENOSYS;
  626. DRM_ERROR("Unsupported SVGA ID 0x%x\n", svga_id);
  627. goto out_err0;
  628. }
  629. dev_priv->capabilities = vmw_read(dev_priv, SVGA_REG_CAPABILITIES);
  630. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER) {
  631. dev_priv->capabilities2 = vmw_read(dev_priv, SVGA_REG_CAP2);
  632. }
  633. ret = vmw_dma_select_mode(dev_priv);
  634. if (unlikely(ret != 0)) {
  635. DRM_INFO("Restricting capabilities due to IOMMU setup.\n");
  636. refuse_dma = true;
  637. }
  638. dev_priv->vram_size = vmw_read(dev_priv, SVGA_REG_VRAM_SIZE);
  639. dev_priv->mmio_size = vmw_read(dev_priv, SVGA_REG_MEM_SIZE);
  640. dev_priv->fb_max_width = vmw_read(dev_priv, SVGA_REG_MAX_WIDTH);
  641. dev_priv->fb_max_height = vmw_read(dev_priv, SVGA_REG_MAX_HEIGHT);
  642. vmw_get_initial_size(dev_priv);
  643. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  644. dev_priv->max_gmr_ids =
  645. vmw_read(dev_priv, SVGA_REG_GMR_MAX_IDS);
  646. dev_priv->max_gmr_pages =
  647. vmw_read(dev_priv, SVGA_REG_GMRS_MAX_PAGES);
  648. dev_priv->memory_size =
  649. vmw_read(dev_priv, SVGA_REG_MEMORY_SIZE);
  650. dev_priv->memory_size -= dev_priv->vram_size;
  651. } else {
  652. /*
  653. * An arbitrary limit of 512MiB on surface
  654. * memory. But all HWV8 hardware supports GMR2.
  655. */
  656. dev_priv->memory_size = 512*1024*1024;
  657. }
  658. dev_priv->max_mob_pages = 0;
  659. dev_priv->max_mob_size = 0;
  660. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  661. uint64_t mem_size =
  662. vmw_read(dev_priv,
  663. SVGA_REG_SUGGESTED_GBOBJECT_MEM_SIZE_KB);
  664. /*
  665. * Workaround for low memory 2D VMs to compensate for the
  666. * allocation taken by fbdev
  667. */
  668. if (!(dev_priv->capabilities & SVGA_CAP_3D))
  669. mem_size *= 3;
  670. dev_priv->max_mob_pages = mem_size * 1024 / PAGE_SIZE;
  671. dev_priv->prim_bb_mem =
  672. vmw_read(dev_priv,
  673. SVGA_REG_MAX_PRIMARY_BOUNDING_BOX_MEM);
  674. dev_priv->max_mob_size =
  675. vmw_read(dev_priv, SVGA_REG_MOB_MAX_SIZE);
  676. dev_priv->stdu_max_width =
  677. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_WIDTH);
  678. dev_priv->stdu_max_height =
  679. vmw_read(dev_priv, SVGA_REG_SCREENTARGET_MAX_HEIGHT);
  680. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  681. SVGA3D_DEVCAP_MAX_TEXTURE_WIDTH);
  682. dev_priv->texture_max_width = vmw_read(dev_priv,
  683. SVGA_REG_DEV_CAP);
  684. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  685. SVGA3D_DEVCAP_MAX_TEXTURE_HEIGHT);
  686. dev_priv->texture_max_height = vmw_read(dev_priv,
  687. SVGA_REG_DEV_CAP);
  688. } else {
  689. dev_priv->texture_max_width = 8192;
  690. dev_priv->texture_max_height = 8192;
  691. dev_priv->prim_bb_mem = dev_priv->vram_size;
  692. }
  693. vmw_print_capabilities(dev_priv->capabilities);
  694. if (dev_priv->capabilities & SVGA_CAP_CAP2_REGISTER)
  695. vmw_print_capabilities2(dev_priv->capabilities2);
  696. ret = vmw_dma_masks(dev_priv);
  697. if (unlikely(ret != 0))
  698. goto out_err0;
  699. dma_set_max_seg_size(dev->dev, min_t(unsigned int, U32_MAX & PAGE_MASK,
  700. SCATTERLIST_MAX_SEGMENT));
  701. if (dev_priv->capabilities & SVGA_CAP_GMR2) {
  702. DRM_INFO("Max GMR ids is %u\n",
  703. (unsigned)dev_priv->max_gmr_ids);
  704. DRM_INFO("Max number of GMR pages is %u\n",
  705. (unsigned)dev_priv->max_gmr_pages);
  706. DRM_INFO("Max dedicated hypervisor surface memory is %u kiB\n",
  707. (unsigned)dev_priv->memory_size / 1024);
  708. }
  709. DRM_INFO("Maximum display memory size is %u kiB\n",
  710. dev_priv->prim_bb_mem / 1024);
  711. DRM_INFO("VRAM at 0x%08x size is %u kiB\n",
  712. dev_priv->vram_start, dev_priv->vram_size / 1024);
  713. DRM_INFO("MMIO at 0x%08x size is %u kiB\n",
  714. dev_priv->mmio_start, dev_priv->mmio_size / 1024);
  715. ret = vmw_ttm_global_init(dev_priv);
  716. if (unlikely(ret != 0))
  717. goto out_err0;
  718. vmw_master_init(&dev_priv->fbdev_master);
  719. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  720. dev_priv->active_master = &dev_priv->fbdev_master;
  721. dev_priv->mmio_virt = memremap(dev_priv->mmio_start,
  722. dev_priv->mmio_size, MEMREMAP_WB);
  723. if (unlikely(dev_priv->mmio_virt == NULL)) {
  724. ret = -ENOMEM;
  725. DRM_ERROR("Failed mapping MMIO.\n");
  726. goto out_err3;
  727. }
  728. /* Need mmio memory to check for fifo pitchlock cap. */
  729. if (!(dev_priv->capabilities & SVGA_CAP_DISPLAY_TOPOLOGY) &&
  730. !(dev_priv->capabilities & SVGA_CAP_PITCHLOCK) &&
  731. !vmw_fifo_have_pitchlock(dev_priv)) {
  732. ret = -ENOSYS;
  733. DRM_ERROR("Hardware has no pitchlock\n");
  734. goto out_err4;
  735. }
  736. dev_priv->tdev = ttm_object_device_init
  737. (dev_priv->mem_global_ref.object, 12, &vmw_prime_dmabuf_ops);
  738. if (unlikely(dev_priv->tdev == NULL)) {
  739. DRM_ERROR("Unable to initialize TTM object management.\n");
  740. ret = -ENOMEM;
  741. goto out_err4;
  742. }
  743. dev->dev_private = dev_priv;
  744. ret = pci_request_regions(dev->pdev, "vmwgfx probe");
  745. dev_priv->stealth = (ret != 0);
  746. if (dev_priv->stealth) {
  747. /**
  748. * Request at least the mmio PCI resource.
  749. */
  750. DRM_INFO("It appears like vesafb is loaded. "
  751. "Ignore above error if any.\n");
  752. ret = pci_request_region(dev->pdev, 2, "vmwgfx stealth probe");
  753. if (unlikely(ret != 0)) {
  754. DRM_ERROR("Failed reserving the SVGA MMIO resource.\n");
  755. goto out_no_device;
  756. }
  757. }
  758. if (dev_priv->capabilities & SVGA_CAP_IRQMASK) {
  759. ret = vmw_irq_install(dev, dev->pdev->irq);
  760. if (ret != 0) {
  761. DRM_ERROR("Failed installing irq: %d\n", ret);
  762. goto out_no_irq;
  763. }
  764. }
  765. dev_priv->fman = vmw_fence_manager_init(dev_priv);
  766. if (unlikely(dev_priv->fman == NULL)) {
  767. ret = -ENOMEM;
  768. goto out_no_fman;
  769. }
  770. ret = ttm_bo_device_init(&dev_priv->bdev,
  771. dev_priv->bo_global_ref.ref.object,
  772. &vmw_bo_driver,
  773. dev->anon_inode->i_mapping,
  774. VMWGFX_FILE_PAGE_OFFSET,
  775. false);
  776. if (unlikely(ret != 0)) {
  777. DRM_ERROR("Failed initializing TTM buffer object driver.\n");
  778. goto out_no_bdev;
  779. }
  780. /*
  781. * Enable VRAM, but initially don't use it until SVGA is enabled and
  782. * unhidden.
  783. */
  784. ret = ttm_bo_init_mm(&dev_priv->bdev, TTM_PL_VRAM,
  785. (dev_priv->vram_size >> PAGE_SHIFT));
  786. if (unlikely(ret != 0)) {
  787. DRM_ERROR("Failed initializing memory manager for VRAM.\n");
  788. goto out_no_vram;
  789. }
  790. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  791. dev_priv->has_gmr = true;
  792. if (((dev_priv->capabilities & (SVGA_CAP_GMR | SVGA_CAP_GMR2)) == 0) ||
  793. refuse_dma || ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_GMR,
  794. VMW_PL_GMR) != 0) {
  795. DRM_INFO("No GMR memory available. "
  796. "Graphics memory resources are very limited.\n");
  797. dev_priv->has_gmr = false;
  798. }
  799. if (dev_priv->capabilities & SVGA_CAP_GBOBJECTS) {
  800. dev_priv->has_mob = true;
  801. if (ttm_bo_init_mm(&dev_priv->bdev, VMW_PL_MOB,
  802. VMW_PL_MOB) != 0) {
  803. DRM_INFO("No MOB memory available. "
  804. "3D will be disabled.\n");
  805. dev_priv->has_mob = false;
  806. }
  807. }
  808. if (dev_priv->has_mob) {
  809. spin_lock(&dev_priv->cap_lock);
  810. vmw_write(dev_priv, SVGA_REG_DEV_CAP, SVGA3D_DEVCAP_DXCONTEXT);
  811. dev_priv->has_dx = !!vmw_read(dev_priv, SVGA_REG_DEV_CAP);
  812. spin_unlock(&dev_priv->cap_lock);
  813. }
  814. ret = vmw_kms_init(dev_priv);
  815. if (unlikely(ret != 0))
  816. goto out_no_kms;
  817. vmw_overlay_init(dev_priv);
  818. ret = vmw_request_device(dev_priv);
  819. if (ret)
  820. goto out_no_fifo;
  821. if (dev_priv->has_dx) {
  822. /*
  823. * SVGA_CAP2_DX2 (DefineGBSurface_v3) is needed for SM4_1
  824. * support
  825. */
  826. if ((dev_priv->capabilities2 & SVGA_CAP2_DX2) != 0) {
  827. vmw_write(dev_priv, SVGA_REG_DEV_CAP,
  828. SVGA3D_DEVCAP_SM41);
  829. dev_priv->has_sm4_1 = vmw_read(dev_priv,
  830. SVGA_REG_DEV_CAP);
  831. }
  832. }
  833. DRM_INFO("DX: %s\n", dev_priv->has_dx ? "yes." : "no.");
  834. DRM_INFO("Atomic: %s\n", (dev->driver->driver_features & DRIVER_ATOMIC)
  835. ? "yes." : "no.");
  836. DRM_INFO("SM4_1: %s\n", dev_priv->has_sm4_1 ? "yes." : "no.");
  837. snprintf(host_log, sizeof(host_log), "vmwgfx: %s-%s",
  838. VMWGFX_REPO, VMWGFX_GIT_VERSION);
  839. vmw_host_log(host_log);
  840. memset(host_log, 0, sizeof(host_log));
  841. snprintf(host_log, sizeof(host_log), "vmwgfx: Module Version: %d.%d.%d",
  842. VMWGFX_DRIVER_MAJOR, VMWGFX_DRIVER_MINOR,
  843. VMWGFX_DRIVER_PATCHLEVEL);
  844. vmw_host_log(host_log);
  845. if (dev_priv->enable_fb) {
  846. vmw_fifo_resource_inc(dev_priv);
  847. vmw_svga_enable(dev_priv);
  848. vmw_fb_init(dev_priv);
  849. }
  850. dev_priv->pm_nb.notifier_call = vmwgfx_pm_notifier;
  851. register_pm_notifier(&dev_priv->pm_nb);
  852. return 0;
  853. out_no_fifo:
  854. vmw_overlay_close(dev_priv);
  855. vmw_kms_close(dev_priv);
  856. out_no_kms:
  857. if (dev_priv->has_mob)
  858. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  859. if (dev_priv->has_gmr)
  860. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  861. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  862. out_no_vram:
  863. (void)ttm_bo_device_release(&dev_priv->bdev);
  864. out_no_bdev:
  865. vmw_fence_manager_takedown(dev_priv->fman);
  866. out_no_fman:
  867. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  868. vmw_irq_uninstall(dev_priv->dev);
  869. out_no_irq:
  870. if (dev_priv->stealth)
  871. pci_release_region(dev->pdev, 2);
  872. else
  873. pci_release_regions(dev->pdev);
  874. out_no_device:
  875. ttm_object_device_release(&dev_priv->tdev);
  876. out_err4:
  877. memunmap(dev_priv->mmio_virt);
  878. out_err3:
  879. vmw_ttm_global_release(dev_priv);
  880. out_err0:
  881. for (i = vmw_res_context; i < vmw_res_max; ++i)
  882. idr_destroy(&dev_priv->res_idr[i]);
  883. if (dev_priv->ctx.staged_bindings)
  884. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  885. kfree(dev_priv);
  886. return ret;
  887. }
  888. static void vmw_driver_unload(struct drm_device *dev)
  889. {
  890. struct vmw_private *dev_priv = vmw_priv(dev);
  891. enum vmw_res_type i;
  892. unregister_pm_notifier(&dev_priv->pm_nb);
  893. if (dev_priv->ctx.res_ht_initialized)
  894. drm_ht_remove(&dev_priv->ctx.res_ht);
  895. vfree(dev_priv->ctx.cmd_bounce);
  896. if (dev_priv->enable_fb) {
  897. vmw_fb_off(dev_priv);
  898. vmw_fb_close(dev_priv);
  899. vmw_fifo_resource_dec(dev_priv);
  900. vmw_svga_disable(dev_priv);
  901. }
  902. vmw_kms_close(dev_priv);
  903. vmw_overlay_close(dev_priv);
  904. if (dev_priv->has_gmr)
  905. (void)ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_GMR);
  906. (void)ttm_bo_clean_mm(&dev_priv->bdev, TTM_PL_VRAM);
  907. vmw_release_device_early(dev_priv);
  908. if (dev_priv->has_mob)
  909. (void) ttm_bo_clean_mm(&dev_priv->bdev, VMW_PL_MOB);
  910. (void) ttm_bo_device_release(&dev_priv->bdev);
  911. vmw_release_device_late(dev_priv);
  912. vmw_fence_manager_takedown(dev_priv->fman);
  913. if (dev_priv->capabilities & SVGA_CAP_IRQMASK)
  914. vmw_irq_uninstall(dev_priv->dev);
  915. if (dev_priv->stealth)
  916. pci_release_region(dev->pdev, 2);
  917. else
  918. pci_release_regions(dev->pdev);
  919. ttm_object_device_release(&dev_priv->tdev);
  920. memunmap(dev_priv->mmio_virt);
  921. if (dev_priv->ctx.staged_bindings)
  922. vmw_binding_state_free(dev_priv->ctx.staged_bindings);
  923. vmw_ttm_global_release(dev_priv);
  924. for (i = vmw_res_context; i < vmw_res_max; ++i)
  925. idr_destroy(&dev_priv->res_idr[i]);
  926. kfree(dev_priv);
  927. }
  928. static void vmw_postclose(struct drm_device *dev,
  929. struct drm_file *file_priv)
  930. {
  931. struct vmw_fpriv *vmw_fp;
  932. vmw_fp = vmw_fpriv(file_priv);
  933. if (vmw_fp->locked_master) {
  934. struct vmw_master *vmaster =
  935. vmw_master(vmw_fp->locked_master);
  936. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  937. ttm_vt_unlock(&vmaster->lock);
  938. drm_master_put(&vmw_fp->locked_master);
  939. }
  940. ttm_object_file_release(&vmw_fp->tfile);
  941. kfree(vmw_fp);
  942. }
  943. static int vmw_driver_open(struct drm_device *dev, struct drm_file *file_priv)
  944. {
  945. struct vmw_private *dev_priv = vmw_priv(dev);
  946. struct vmw_fpriv *vmw_fp;
  947. int ret = -ENOMEM;
  948. vmw_fp = kzalloc(sizeof(*vmw_fp), GFP_KERNEL);
  949. if (unlikely(!vmw_fp))
  950. return ret;
  951. vmw_fp->tfile = ttm_object_file_init(dev_priv->tdev, 10);
  952. if (unlikely(vmw_fp->tfile == NULL))
  953. goto out_no_tfile;
  954. file_priv->driver_priv = vmw_fp;
  955. return 0;
  956. out_no_tfile:
  957. kfree(vmw_fp);
  958. return ret;
  959. }
  960. static struct vmw_master *vmw_master_check(struct drm_device *dev,
  961. struct drm_file *file_priv,
  962. unsigned int flags)
  963. {
  964. int ret;
  965. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  966. struct vmw_master *vmaster;
  967. if (!drm_is_primary_client(file_priv) || !(flags & DRM_AUTH))
  968. return NULL;
  969. ret = mutex_lock_interruptible(&dev->master_mutex);
  970. if (unlikely(ret != 0))
  971. return ERR_PTR(-ERESTARTSYS);
  972. if (drm_is_current_master(file_priv)) {
  973. mutex_unlock(&dev->master_mutex);
  974. return NULL;
  975. }
  976. /*
  977. * Check if we were previously master, but now dropped. In that
  978. * case, allow at least render node functionality.
  979. */
  980. if (vmw_fp->locked_master) {
  981. mutex_unlock(&dev->master_mutex);
  982. if (flags & DRM_RENDER_ALLOW)
  983. return NULL;
  984. DRM_ERROR("Dropped master trying to access ioctl that "
  985. "requires authentication.\n");
  986. return ERR_PTR(-EACCES);
  987. }
  988. mutex_unlock(&dev->master_mutex);
  989. /*
  990. * Take the TTM lock. Possibly sleep waiting for the authenticating
  991. * master to become master again, or for a SIGTERM if the
  992. * authenticating master exits.
  993. */
  994. vmaster = vmw_master(file_priv->master);
  995. ret = ttm_read_lock(&vmaster->lock, true);
  996. if (unlikely(ret != 0))
  997. vmaster = ERR_PTR(ret);
  998. return vmaster;
  999. }
  1000. static long vmw_generic_ioctl(struct file *filp, unsigned int cmd,
  1001. unsigned long arg,
  1002. long (*ioctl_func)(struct file *, unsigned int,
  1003. unsigned long))
  1004. {
  1005. struct drm_file *file_priv = filp->private_data;
  1006. struct drm_device *dev = file_priv->minor->dev;
  1007. unsigned int nr = DRM_IOCTL_NR(cmd);
  1008. struct vmw_master *vmaster;
  1009. unsigned int flags;
  1010. long ret;
  1011. /*
  1012. * Do extra checking on driver private ioctls.
  1013. */
  1014. if ((nr >= DRM_COMMAND_BASE) && (nr < DRM_COMMAND_END)
  1015. && (nr < DRM_COMMAND_BASE + dev->driver->num_ioctls)) {
  1016. const struct drm_ioctl_desc *ioctl =
  1017. &vmw_ioctls[nr - DRM_COMMAND_BASE];
  1018. if (nr == DRM_COMMAND_BASE + DRM_VMW_EXECBUF) {
  1019. ret = (long) drm_ioctl_permit(ioctl->flags, file_priv);
  1020. if (unlikely(ret != 0))
  1021. return ret;
  1022. if (unlikely((cmd & (IOC_IN | IOC_OUT)) != IOC_IN))
  1023. goto out_io_encoding;
  1024. return (long) vmw_execbuf_ioctl(dev, arg, file_priv,
  1025. _IOC_SIZE(cmd));
  1026. } else if (nr == DRM_COMMAND_BASE + DRM_VMW_UPDATE_LAYOUT) {
  1027. if (!drm_is_current_master(file_priv) &&
  1028. !capable(CAP_SYS_ADMIN))
  1029. return -EACCES;
  1030. }
  1031. if (unlikely(ioctl->cmd != cmd))
  1032. goto out_io_encoding;
  1033. flags = ioctl->flags;
  1034. } else if (!drm_ioctl_flags(nr, &flags))
  1035. return -EINVAL;
  1036. vmaster = vmw_master_check(dev, file_priv, flags);
  1037. if (IS_ERR(vmaster)) {
  1038. ret = PTR_ERR(vmaster);
  1039. if (ret != -ERESTARTSYS)
  1040. DRM_INFO("IOCTL ERROR Command %d, Error %ld.\n",
  1041. nr, ret);
  1042. return ret;
  1043. }
  1044. ret = ioctl_func(filp, cmd, arg);
  1045. if (vmaster)
  1046. ttm_read_unlock(&vmaster->lock);
  1047. return ret;
  1048. out_io_encoding:
  1049. DRM_ERROR("Invalid command format, ioctl %d\n",
  1050. nr - DRM_COMMAND_BASE);
  1051. return -EINVAL;
  1052. }
  1053. static long vmw_unlocked_ioctl(struct file *filp, unsigned int cmd,
  1054. unsigned long arg)
  1055. {
  1056. return vmw_generic_ioctl(filp, cmd, arg, &drm_ioctl);
  1057. }
  1058. #ifdef CONFIG_COMPAT
  1059. static long vmw_compat_ioctl(struct file *filp, unsigned int cmd,
  1060. unsigned long arg)
  1061. {
  1062. return vmw_generic_ioctl(filp, cmd, arg, &drm_compat_ioctl);
  1063. }
  1064. #endif
  1065. static void vmw_lastclose(struct drm_device *dev)
  1066. {
  1067. }
  1068. static void vmw_master_init(struct vmw_master *vmaster)
  1069. {
  1070. ttm_lock_init(&vmaster->lock);
  1071. }
  1072. static int vmw_master_create(struct drm_device *dev,
  1073. struct drm_master *master)
  1074. {
  1075. struct vmw_master *vmaster;
  1076. vmaster = kzalloc(sizeof(*vmaster), GFP_KERNEL);
  1077. if (unlikely(!vmaster))
  1078. return -ENOMEM;
  1079. vmw_master_init(vmaster);
  1080. ttm_lock_set_kill(&vmaster->lock, true, SIGTERM);
  1081. master->driver_priv = vmaster;
  1082. return 0;
  1083. }
  1084. static void vmw_master_destroy(struct drm_device *dev,
  1085. struct drm_master *master)
  1086. {
  1087. struct vmw_master *vmaster = vmw_master(master);
  1088. master->driver_priv = NULL;
  1089. kfree(vmaster);
  1090. }
  1091. static int vmw_master_set(struct drm_device *dev,
  1092. struct drm_file *file_priv,
  1093. bool from_open)
  1094. {
  1095. struct vmw_private *dev_priv = vmw_priv(dev);
  1096. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1097. struct vmw_master *active = dev_priv->active_master;
  1098. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1099. int ret = 0;
  1100. if (active) {
  1101. BUG_ON(active != &dev_priv->fbdev_master);
  1102. ret = ttm_vt_lock(&active->lock, false, vmw_fp->tfile);
  1103. if (unlikely(ret != 0))
  1104. return ret;
  1105. ttm_lock_set_kill(&active->lock, true, SIGTERM);
  1106. dev_priv->active_master = NULL;
  1107. }
  1108. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1109. if (!from_open) {
  1110. ttm_vt_unlock(&vmaster->lock);
  1111. BUG_ON(vmw_fp->locked_master != file_priv->master);
  1112. drm_master_put(&vmw_fp->locked_master);
  1113. }
  1114. dev_priv->active_master = vmaster;
  1115. /*
  1116. * Inform a new master that the layout may have changed while
  1117. * it was gone.
  1118. */
  1119. if (!from_open)
  1120. drm_sysfs_hotplug_event(dev);
  1121. return 0;
  1122. }
  1123. static void vmw_master_drop(struct drm_device *dev,
  1124. struct drm_file *file_priv)
  1125. {
  1126. struct vmw_private *dev_priv = vmw_priv(dev);
  1127. struct vmw_fpriv *vmw_fp = vmw_fpriv(file_priv);
  1128. struct vmw_master *vmaster = vmw_master(file_priv->master);
  1129. int ret;
  1130. /**
  1131. * Make sure the master doesn't disappear while we have
  1132. * it locked.
  1133. */
  1134. vmw_fp->locked_master = drm_master_get(file_priv->master);
  1135. ret = ttm_vt_lock(&vmaster->lock, false, vmw_fp->tfile);
  1136. vmw_kms_legacy_hotspot_clear(dev_priv);
  1137. if (unlikely((ret != 0))) {
  1138. DRM_ERROR("Unable to lock TTM at VT switch.\n");
  1139. drm_master_put(&vmw_fp->locked_master);
  1140. }
  1141. ttm_lock_set_kill(&vmaster->lock, false, SIGTERM);
  1142. if (!dev_priv->enable_fb)
  1143. vmw_svga_disable(dev_priv);
  1144. dev_priv->active_master = &dev_priv->fbdev_master;
  1145. ttm_lock_set_kill(&dev_priv->fbdev_master.lock, false, SIGTERM);
  1146. ttm_vt_unlock(&dev_priv->fbdev_master.lock);
  1147. }
  1148. /**
  1149. * __vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1150. *
  1151. * @dev_priv: Pointer to device private struct.
  1152. * Needs the reservation sem to be held in non-exclusive mode.
  1153. */
  1154. static void __vmw_svga_enable(struct vmw_private *dev_priv)
  1155. {
  1156. spin_lock(&dev_priv->svga_lock);
  1157. if (!dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1158. vmw_write(dev_priv, SVGA_REG_ENABLE, SVGA_REG_ENABLE);
  1159. dev_priv->bdev.man[TTM_PL_VRAM].use_type = true;
  1160. }
  1161. spin_unlock(&dev_priv->svga_lock);
  1162. }
  1163. /**
  1164. * vmw_svga_enable - Enable SVGA mode, FIFO and use of VRAM.
  1165. *
  1166. * @dev_priv: Pointer to device private struct.
  1167. */
  1168. void vmw_svga_enable(struct vmw_private *dev_priv)
  1169. {
  1170. (void) ttm_read_lock(&dev_priv->reservation_sem, false);
  1171. __vmw_svga_enable(dev_priv);
  1172. ttm_read_unlock(&dev_priv->reservation_sem);
  1173. }
  1174. /**
  1175. * __vmw_svga_disable - Disable SVGA mode and use of VRAM.
  1176. *
  1177. * @dev_priv: Pointer to device private struct.
  1178. * Needs the reservation sem to be held in exclusive mode.
  1179. * Will not empty VRAM. VRAM must be emptied by caller.
  1180. */
  1181. static void __vmw_svga_disable(struct vmw_private *dev_priv)
  1182. {
  1183. spin_lock(&dev_priv->svga_lock);
  1184. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1185. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1186. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1187. SVGA_REG_ENABLE_HIDE |
  1188. SVGA_REG_ENABLE_ENABLE);
  1189. }
  1190. spin_unlock(&dev_priv->svga_lock);
  1191. }
  1192. /**
  1193. * vmw_svga_disable - Disable SVGA_MODE, and use of VRAM. Keep the fifo
  1194. * running.
  1195. *
  1196. * @dev_priv: Pointer to device private struct.
  1197. * Will empty VRAM.
  1198. */
  1199. void vmw_svga_disable(struct vmw_private *dev_priv)
  1200. {
  1201. /*
  1202. * Disabling SVGA will turn off device modesetting capabilities, so
  1203. * notify KMS about that so that it doesn't cache atomic state that
  1204. * isn't valid anymore, for example crtcs turned on.
  1205. * Strictly we'd want to do this under the SVGA lock (or an SVGA mutex),
  1206. * but vmw_kms_lost_device() takes the reservation sem and thus we'll
  1207. * end up with lock order reversal. Thus, a master may actually perform
  1208. * a new modeset just after we call vmw_kms_lost_device() and race with
  1209. * vmw_svga_disable(), but that should at worst cause atomic KMS state
  1210. * to be inconsistent with the device, causing modesetting problems.
  1211. *
  1212. */
  1213. vmw_kms_lost_device(dev_priv->dev);
  1214. ttm_write_lock(&dev_priv->reservation_sem, false);
  1215. spin_lock(&dev_priv->svga_lock);
  1216. if (dev_priv->bdev.man[TTM_PL_VRAM].use_type) {
  1217. dev_priv->bdev.man[TTM_PL_VRAM].use_type = false;
  1218. spin_unlock(&dev_priv->svga_lock);
  1219. if (ttm_bo_evict_mm(&dev_priv->bdev, TTM_PL_VRAM))
  1220. DRM_ERROR("Failed evicting VRAM buffers.\n");
  1221. vmw_write(dev_priv, SVGA_REG_ENABLE,
  1222. SVGA_REG_ENABLE_HIDE |
  1223. SVGA_REG_ENABLE_ENABLE);
  1224. } else
  1225. spin_unlock(&dev_priv->svga_lock);
  1226. ttm_write_unlock(&dev_priv->reservation_sem);
  1227. }
  1228. static void vmw_remove(struct pci_dev *pdev)
  1229. {
  1230. struct drm_device *dev = pci_get_drvdata(pdev);
  1231. pci_disable_device(pdev);
  1232. drm_put_dev(dev);
  1233. }
  1234. static int vmwgfx_pm_notifier(struct notifier_block *nb, unsigned long val,
  1235. void *ptr)
  1236. {
  1237. struct vmw_private *dev_priv =
  1238. container_of(nb, struct vmw_private, pm_nb);
  1239. switch (val) {
  1240. case PM_HIBERNATION_PREPARE:
  1241. /*
  1242. * Take the reservation sem in write mode, which will make sure
  1243. * there are no other processes holding a buffer object
  1244. * reservation, meaning we should be able to evict all buffer
  1245. * objects if needed.
  1246. * Once user-space processes have been frozen, we can release
  1247. * the lock again.
  1248. */
  1249. ttm_suspend_lock(&dev_priv->reservation_sem);
  1250. dev_priv->suspend_locked = true;
  1251. break;
  1252. case PM_POST_HIBERNATION:
  1253. case PM_POST_RESTORE:
  1254. if (READ_ONCE(dev_priv->suspend_locked)) {
  1255. dev_priv->suspend_locked = false;
  1256. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1257. }
  1258. break;
  1259. default:
  1260. break;
  1261. }
  1262. return 0;
  1263. }
  1264. static int vmw_pci_suspend(struct pci_dev *pdev, pm_message_t state)
  1265. {
  1266. struct drm_device *dev = pci_get_drvdata(pdev);
  1267. struct vmw_private *dev_priv = vmw_priv(dev);
  1268. if (dev_priv->refuse_hibernation)
  1269. return -EBUSY;
  1270. pci_save_state(pdev);
  1271. pci_disable_device(pdev);
  1272. pci_set_power_state(pdev, PCI_D3hot);
  1273. return 0;
  1274. }
  1275. static int vmw_pci_resume(struct pci_dev *pdev)
  1276. {
  1277. pci_set_power_state(pdev, PCI_D0);
  1278. pci_restore_state(pdev);
  1279. return pci_enable_device(pdev);
  1280. }
  1281. static int vmw_pm_suspend(struct device *kdev)
  1282. {
  1283. struct pci_dev *pdev = to_pci_dev(kdev);
  1284. struct pm_message dummy;
  1285. dummy.event = 0;
  1286. return vmw_pci_suspend(pdev, dummy);
  1287. }
  1288. static int vmw_pm_resume(struct device *kdev)
  1289. {
  1290. struct pci_dev *pdev = to_pci_dev(kdev);
  1291. return vmw_pci_resume(pdev);
  1292. }
  1293. static int vmw_pm_freeze(struct device *kdev)
  1294. {
  1295. struct pci_dev *pdev = to_pci_dev(kdev);
  1296. struct drm_device *dev = pci_get_drvdata(pdev);
  1297. struct vmw_private *dev_priv = vmw_priv(dev);
  1298. int ret;
  1299. /*
  1300. * Unlock for vmw_kms_suspend.
  1301. * No user-space processes should be running now.
  1302. */
  1303. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1304. ret = vmw_kms_suspend(dev_priv->dev);
  1305. if (ret) {
  1306. ttm_suspend_lock(&dev_priv->reservation_sem);
  1307. DRM_ERROR("Failed to freeze modesetting.\n");
  1308. return ret;
  1309. }
  1310. if (dev_priv->enable_fb)
  1311. vmw_fb_off(dev_priv);
  1312. ttm_suspend_lock(&dev_priv->reservation_sem);
  1313. vmw_execbuf_release_pinned_bo(dev_priv);
  1314. vmw_resource_evict_all(dev_priv);
  1315. vmw_release_device_early(dev_priv);
  1316. ttm_bo_swapout_all(&dev_priv->bdev);
  1317. if (dev_priv->enable_fb)
  1318. vmw_fifo_resource_dec(dev_priv);
  1319. if (atomic_read(&dev_priv->num_fifo_resources) != 0) {
  1320. DRM_ERROR("Can't hibernate while 3D resources are active.\n");
  1321. if (dev_priv->enable_fb)
  1322. vmw_fifo_resource_inc(dev_priv);
  1323. WARN_ON(vmw_request_device_late(dev_priv));
  1324. dev_priv->suspend_locked = false;
  1325. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1326. if (dev_priv->suspend_state)
  1327. vmw_kms_resume(dev);
  1328. if (dev_priv->enable_fb)
  1329. vmw_fb_on(dev_priv);
  1330. return -EBUSY;
  1331. }
  1332. vmw_fence_fifo_down(dev_priv->fman);
  1333. __vmw_svga_disable(dev_priv);
  1334. vmw_release_device_late(dev_priv);
  1335. return 0;
  1336. }
  1337. static int vmw_pm_restore(struct device *kdev)
  1338. {
  1339. struct pci_dev *pdev = to_pci_dev(kdev);
  1340. struct drm_device *dev = pci_get_drvdata(pdev);
  1341. struct vmw_private *dev_priv = vmw_priv(dev);
  1342. int ret;
  1343. vmw_write(dev_priv, SVGA_REG_ID, SVGA_ID_2);
  1344. (void) vmw_read(dev_priv, SVGA_REG_ID);
  1345. if (dev_priv->enable_fb)
  1346. vmw_fifo_resource_inc(dev_priv);
  1347. ret = vmw_request_device(dev_priv);
  1348. if (ret)
  1349. return ret;
  1350. if (dev_priv->enable_fb)
  1351. __vmw_svga_enable(dev_priv);
  1352. vmw_fence_fifo_up(dev_priv->fman);
  1353. dev_priv->suspend_locked = false;
  1354. ttm_suspend_unlock(&dev_priv->reservation_sem);
  1355. if (dev_priv->suspend_state)
  1356. vmw_kms_resume(dev_priv->dev);
  1357. if (dev_priv->enable_fb)
  1358. vmw_fb_on(dev_priv);
  1359. return 0;
  1360. }
  1361. static const struct dev_pm_ops vmw_pm_ops = {
  1362. .freeze = vmw_pm_freeze,
  1363. .thaw = vmw_pm_restore,
  1364. .restore = vmw_pm_restore,
  1365. .suspend = vmw_pm_suspend,
  1366. .resume = vmw_pm_resume,
  1367. };
  1368. static const struct file_operations vmwgfx_driver_fops = {
  1369. .owner = THIS_MODULE,
  1370. .open = drm_open,
  1371. .release = drm_release,
  1372. .unlocked_ioctl = vmw_unlocked_ioctl,
  1373. .mmap = vmw_mmap,
  1374. .poll = vmw_fops_poll,
  1375. .read = vmw_fops_read,
  1376. #if defined(CONFIG_COMPAT)
  1377. .compat_ioctl = vmw_compat_ioctl,
  1378. #endif
  1379. .llseek = noop_llseek,
  1380. };
  1381. static struct drm_driver driver = {
  1382. .driver_features = DRIVER_HAVE_IRQ | DRIVER_IRQ_SHARED |
  1383. DRIVER_MODESET | DRIVER_PRIME | DRIVER_RENDER | DRIVER_ATOMIC,
  1384. .load = vmw_driver_load,
  1385. .unload = vmw_driver_unload,
  1386. .lastclose = vmw_lastclose,
  1387. .get_vblank_counter = vmw_get_vblank_counter,
  1388. .enable_vblank = vmw_enable_vblank,
  1389. .disable_vblank = vmw_disable_vblank,
  1390. .ioctls = vmw_ioctls,
  1391. .num_ioctls = ARRAY_SIZE(vmw_ioctls),
  1392. .master_create = vmw_master_create,
  1393. .master_destroy = vmw_master_destroy,
  1394. .master_set = vmw_master_set,
  1395. .master_drop = vmw_master_drop,
  1396. .open = vmw_driver_open,
  1397. .postclose = vmw_postclose,
  1398. .dumb_create = vmw_dumb_create,
  1399. .dumb_map_offset = vmw_dumb_map_offset,
  1400. .dumb_destroy = vmw_dumb_destroy,
  1401. .prime_fd_to_handle = vmw_prime_fd_to_handle,
  1402. .prime_handle_to_fd = vmw_prime_handle_to_fd,
  1403. .fops = &vmwgfx_driver_fops,
  1404. .name = VMWGFX_DRIVER_NAME,
  1405. .desc = VMWGFX_DRIVER_DESC,
  1406. .date = VMWGFX_DRIVER_DATE,
  1407. .major = VMWGFX_DRIVER_MAJOR,
  1408. .minor = VMWGFX_DRIVER_MINOR,
  1409. .patchlevel = VMWGFX_DRIVER_PATCHLEVEL
  1410. };
  1411. static struct pci_driver vmw_pci_driver = {
  1412. .name = VMWGFX_DRIVER_NAME,
  1413. .id_table = vmw_pci_id_list,
  1414. .probe = vmw_probe,
  1415. .remove = vmw_remove,
  1416. .driver = {
  1417. .pm = &vmw_pm_ops
  1418. }
  1419. };
  1420. static int vmw_probe(struct pci_dev *pdev, const struct pci_device_id *ent)
  1421. {
  1422. return drm_get_pci_dev(pdev, ent, &driver);
  1423. }
  1424. static int __init vmwgfx_init(void)
  1425. {
  1426. int ret;
  1427. if (vgacon_text_force())
  1428. return -EINVAL;
  1429. ret = pci_register_driver(&vmw_pci_driver);
  1430. if (ret)
  1431. DRM_ERROR("Failed initializing DRM.\n");
  1432. return ret;
  1433. }
  1434. static void __exit vmwgfx_exit(void)
  1435. {
  1436. pci_unregister_driver(&vmw_pci_driver);
  1437. }
  1438. module_init(vmwgfx_init);
  1439. module_exit(vmwgfx_exit);
  1440. MODULE_AUTHOR("VMware Inc. and others");
  1441. MODULE_DESCRIPTION("Standalone drm driver for the VMware SVGA device");
  1442. MODULE_LICENSE("GPL and additional rights");
  1443. MODULE_VERSION(__stringify(VMWGFX_DRIVER_MAJOR) "."
  1444. __stringify(VMWGFX_DRIVER_MINOR) "."
  1445. __stringify(VMWGFX_DRIVER_PATCHLEVEL) "."
  1446. "0");