pl111_drm.h 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /*
  2. *
  3. * (C) COPYRIGHT 2012-2013 ARM Limited. All rights reserved.
  4. *
  5. *
  6. * Parts of this file were based on sources as follows:
  7. *
  8. * Copyright (c) 2006-2008 Intel Corporation
  9. * Copyright (c) 2007 Dave Airlie <airlied@linux.ie>
  10. * Copyright (C) 2011 Texas Instruments
  11. *
  12. * This program is free software and is provided to you under the terms of the
  13. * GNU General Public License version 2 as published by the Free Software
  14. * Foundation, and any use by you of this program is subject to the terms of
  15. * such GNU licence.
  16. *
  17. */
  18. #ifndef _PL111_DRM_H_
  19. #define _PL111_DRM_H_
  20. #include <drm/drm_gem.h>
  21. #include <drm/drm_simple_kms_helper.h>
  22. #include <drm/drm_connector.h>
  23. #include <drm/drm_encoder.h>
  24. #include <drm/drm_panel.h>
  25. #include <drm/drm_bridge.h>
  26. #include <linux/clk-provider.h>
  27. #include <linux/interrupt.h>
  28. #define CLCD_IRQ_NEXTBASE_UPDATE BIT(2)
  29. struct drm_minor;
  30. /**
  31. * struct pl111_variant_data - encodes IP differences
  32. * @name: the name of this variant
  33. * @is_pl110: this is the early PL110 variant
  34. * @is_lcdc: this is the ST Microelectronics Nomadik LCDC variant
  35. * @external_bgr: this is the Versatile Pl110 variant with external
  36. * BGR/RGB routing
  37. * @broken_clockdivider: the clock divider is broken and we need to
  38. * use the supplied clock directly
  39. * @broken_vblank: the vblank IRQ is broken on this variant
  40. * @st_bitmux_control: this variant is using the ST Micro bitmux
  41. * extensions to the control register
  42. * @formats: array of supported pixel formats on this variant
  43. * @nformats: the length of the array of supported pixel formats
  44. * @fb_bpp: desired bits per pixel on the default framebuffer
  45. */
  46. struct pl111_variant_data {
  47. const char *name;
  48. bool is_pl110;
  49. bool is_lcdc;
  50. bool external_bgr;
  51. bool broken_clockdivider;
  52. bool broken_vblank;
  53. bool st_bitmux_control;
  54. const u32 *formats;
  55. unsigned int nformats;
  56. unsigned int fb_bpp;
  57. };
  58. struct pl111_drm_dev_private {
  59. struct drm_device *drm;
  60. struct drm_connector *connector;
  61. struct drm_panel *panel;
  62. struct drm_bridge *bridge;
  63. struct drm_simple_display_pipe pipe;
  64. void *regs;
  65. u32 memory_bw;
  66. u32 ienb;
  67. u32 ctrl;
  68. /* The pixel clock (a reference to our clock divider off of CLCDCLK). */
  69. struct clk *clk;
  70. /* pl111's internal clock divider. */
  71. struct clk_hw clk_div;
  72. /* Lock to sync access to CLCD_TIM2 between the common clock
  73. * subsystem and pl111_display_enable().
  74. */
  75. spinlock_t tim2_lock;
  76. const struct pl111_variant_data *variant;
  77. void (*variant_display_enable) (struct drm_device *drm, u32 format);
  78. void (*variant_display_disable) (struct drm_device *drm);
  79. bool use_device_memory;
  80. };
  81. int pl111_display_init(struct drm_device *dev);
  82. irqreturn_t pl111_irq(int irq, void *data);
  83. int pl111_debugfs_init(struct drm_minor *minor);
  84. #endif /* _PL111_DRM_H_ */