nv41.c 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /*
  2. * Copyright 2012 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs
  23. */
  24. #include "priv.h"
  25. #include "regsnv04.h"
  26. static void
  27. nv41_timer_init(struct nvkm_timer *tmr)
  28. {
  29. struct nvkm_subdev *subdev = &tmr->subdev;
  30. struct nvkm_device *device = subdev->device;
  31. u32 f = device->crystal;
  32. u32 m = 1, n, d;
  33. /* aim for 31.25MHz, which gives us nanosecond timestamps */
  34. d = 1000000 / 32;
  35. n = f;
  36. while (n < (d * 2)) {
  37. n += (n / m);
  38. m++;
  39. }
  40. /* reduce ratio to acceptable values */
  41. while (((n % 5) == 0) && ((d % 5) == 0)) {
  42. n /= 5;
  43. d /= 5;
  44. }
  45. while (((n % 2) == 0) && ((d % 2) == 0)) {
  46. n /= 2;
  47. d /= 2;
  48. }
  49. while (n > 0xffff || d > 0xffff) {
  50. n >>= 1;
  51. d >>= 1;
  52. }
  53. nvkm_debug(subdev, "input frequency : %dHz\n", f);
  54. nvkm_debug(subdev, "input multiplier: %d\n", m);
  55. nvkm_debug(subdev, "numerator : %08x\n", n);
  56. nvkm_debug(subdev, "denominator : %08x\n", d);
  57. nvkm_debug(subdev, "timer frequency : %dHz\n", (f * m) * d / n);
  58. nvkm_wr32(device, 0x009220, m - 1);
  59. nvkm_wr32(device, NV04_PTIMER_NUMERATOR, n);
  60. nvkm_wr32(device, NV04_PTIMER_DENOMINATOR, d);
  61. }
  62. static const struct nvkm_timer_func
  63. nv41_timer = {
  64. .init = nv41_timer_init,
  65. .intr = nv04_timer_intr,
  66. .read = nv04_timer_read,
  67. .time = nv04_timer_time,
  68. .alarm_init = nv04_timer_alarm_init,
  69. .alarm_fini = nv04_timer_alarm_fini,
  70. };
  71. int
  72. nv41_timer_new(struct nvkm_device *device, int index, struct nvkm_timer **ptmr)
  73. {
  74. return nvkm_timer_new_(&nv41_timer, device, index, ptmr);
  75. }