gf100.c 2.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103
  1. /*
  2. * Copyright 2015 Red Hat Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Ben Skeggs <bskeggs@redhat.com>
  23. */
  24. #include "priv.h"
  25. static void
  26. gf100_pci_msi_rearm(struct nvkm_pci *pci)
  27. {
  28. nvkm_pci_wr08(pci, 0x0704, 0xff);
  29. }
  30. void
  31. gf100_pcie_set_version(struct nvkm_pci *pci, u8 ver)
  32. {
  33. struct nvkm_device *device = pci->subdev.device;
  34. nvkm_mask(device, 0x02241c, 0x1, ver > 1 ? 1 : 0);
  35. }
  36. int
  37. gf100_pcie_version(struct nvkm_pci *pci)
  38. {
  39. struct nvkm_device *device = pci->subdev.device;
  40. return (nvkm_rd32(device, 0x02241c) & 0x1) + 1;
  41. }
  42. void
  43. gf100_pcie_set_cap_speed(struct nvkm_pci *pci, bool full_speed)
  44. {
  45. struct nvkm_device *device = pci->subdev.device;
  46. nvkm_mask(device, 0x02241c, 0x80, full_speed ? 0x80 : 0x0);
  47. }
  48. int
  49. gf100_pcie_cap_speed(struct nvkm_pci *pci)
  50. {
  51. struct nvkm_device *device = pci->subdev.device;
  52. u8 punits_pci_cap_speed = nvkm_rd32(device, 0x02241c) & 0x80;
  53. if (punits_pci_cap_speed == 0x80)
  54. return 1;
  55. return 0;
  56. }
  57. int
  58. gf100_pcie_init(struct nvkm_pci *pci)
  59. {
  60. bool full_speed = g84_pcie_cur_speed(pci) == NVKM_PCIE_SPEED_5_0;
  61. gf100_pcie_set_cap_speed(pci, full_speed);
  62. return 0;
  63. }
  64. int
  65. gf100_pcie_set_link(struct nvkm_pci *pci, enum nvkm_pcie_speed speed, u8 width)
  66. {
  67. gf100_pcie_set_cap_speed(pci, speed == NVKM_PCIE_SPEED_5_0);
  68. g84_pcie_set_link_speed(pci, speed);
  69. return 0;
  70. }
  71. static const struct nvkm_pci_func
  72. gf100_pci_func = {
  73. .init = g84_pci_init,
  74. .rd32 = nv40_pci_rd32,
  75. .wr08 = nv40_pci_wr08,
  76. .wr32 = nv40_pci_wr32,
  77. .msi_rearm = gf100_pci_msi_rearm,
  78. .pcie.init = gf100_pcie_init,
  79. .pcie.set_link = gf100_pcie_set_link,
  80. .pcie.max_speed = g84_pcie_max_speed,
  81. .pcie.cur_speed = g84_pcie_cur_speed,
  82. .pcie.set_version = gf100_pcie_set_version,
  83. .pcie.version = gf100_pcie_version,
  84. .pcie.version_supported = g92_pcie_version_supported,
  85. };
  86. int
  87. gf100_pci_new(struct nvkm_device *device, int index, struct nvkm_pci **ppci)
  88. {
  89. return nvkm_pci_new_(&gf100_pci_func, device, index, ppci);
  90. }