ipuv3-crtc.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480
  1. /*
  2. * i.MX IPUv3 Graphics driver
  3. *
  4. * Copyright (C) 2011 Sascha Hauer, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/component.h>
  16. #include <linux/module.h>
  17. #include <linux/export.h>
  18. #include <linux/device.h>
  19. #include <linux/platform_device.h>
  20. #include <drm/drmP.h>
  21. #include <drm/drm_atomic.h>
  22. #include <drm/drm_atomic_helper.h>
  23. #include <drm/drm_crtc_helper.h>
  24. #include <linux/clk.h>
  25. #include <linux/errno.h>
  26. #include <drm/drm_gem_cma_helper.h>
  27. #include <drm/drm_fb_cma_helper.h>
  28. #include <video/imx-ipu-v3.h>
  29. #include "imx-drm.h"
  30. #include "ipuv3-plane.h"
  31. #define DRIVER_DESC "i.MX IPUv3 Graphics"
  32. struct ipu_crtc {
  33. struct device *dev;
  34. struct drm_crtc base;
  35. /* plane[0] is the full plane, plane[1] is the partial plane */
  36. struct ipu_plane *plane[2];
  37. struct ipu_dc *dc;
  38. struct ipu_di *di;
  39. int irq;
  40. };
  41. static inline struct ipu_crtc *to_ipu_crtc(struct drm_crtc *crtc)
  42. {
  43. return container_of(crtc, struct ipu_crtc, base);
  44. }
  45. static void ipu_crtc_atomic_enable(struct drm_crtc *crtc,
  46. struct drm_crtc_state *old_state)
  47. {
  48. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  49. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  50. ipu_prg_enable(ipu);
  51. ipu_dc_enable(ipu);
  52. ipu_dc_enable_channel(ipu_crtc->dc);
  53. ipu_di_enable(ipu_crtc->di);
  54. }
  55. static void ipu_crtc_disable_planes(struct ipu_crtc *ipu_crtc,
  56. struct drm_crtc_state *old_crtc_state)
  57. {
  58. bool disable_partial = false;
  59. bool disable_full = false;
  60. struct drm_plane *plane;
  61. drm_atomic_crtc_state_for_each_plane(plane, old_crtc_state) {
  62. if (plane == &ipu_crtc->plane[0]->base)
  63. disable_full = true;
  64. if (&ipu_crtc->plane[1] && plane == &ipu_crtc->plane[1]->base)
  65. disable_partial = true;
  66. }
  67. if (disable_partial)
  68. ipu_plane_disable(ipu_crtc->plane[1], true);
  69. if (disable_full)
  70. ipu_plane_disable(ipu_crtc->plane[0], true);
  71. }
  72. static void ipu_crtc_atomic_disable(struct drm_crtc *crtc,
  73. struct drm_crtc_state *old_crtc_state)
  74. {
  75. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  76. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  77. ipu_dc_disable_channel(ipu_crtc->dc);
  78. ipu_di_disable(ipu_crtc->di);
  79. /*
  80. * Planes must be disabled before DC clock is removed, as otherwise the
  81. * attached IDMACs will be left in undefined state, possibly hanging
  82. * the IPU or even system.
  83. */
  84. ipu_crtc_disable_planes(ipu_crtc, old_crtc_state);
  85. ipu_dc_disable(ipu);
  86. ipu_prg_disable(ipu);
  87. drm_crtc_vblank_off(crtc);
  88. spin_lock_irq(&crtc->dev->event_lock);
  89. if (crtc->state->event && !crtc->state->active) {
  90. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  91. crtc->state->event = NULL;
  92. }
  93. spin_unlock_irq(&crtc->dev->event_lock);
  94. }
  95. static void imx_drm_crtc_reset(struct drm_crtc *crtc)
  96. {
  97. struct imx_crtc_state *state;
  98. if (crtc->state) {
  99. if (crtc->state->mode_blob)
  100. drm_property_blob_put(crtc->state->mode_blob);
  101. state = to_imx_crtc_state(crtc->state);
  102. memset(state, 0, sizeof(*state));
  103. } else {
  104. state = kzalloc(sizeof(*state), GFP_KERNEL);
  105. if (!state)
  106. return;
  107. crtc->state = &state->base;
  108. }
  109. state->base.crtc = crtc;
  110. }
  111. static struct drm_crtc_state *imx_drm_crtc_duplicate_state(struct drm_crtc *crtc)
  112. {
  113. struct imx_crtc_state *state;
  114. state = kzalloc(sizeof(*state), GFP_KERNEL);
  115. if (!state)
  116. return NULL;
  117. __drm_atomic_helper_crtc_duplicate_state(crtc, &state->base);
  118. WARN_ON(state->base.crtc != crtc);
  119. state->base.crtc = crtc;
  120. return &state->base;
  121. }
  122. static void imx_drm_crtc_destroy_state(struct drm_crtc *crtc,
  123. struct drm_crtc_state *state)
  124. {
  125. __drm_atomic_helper_crtc_destroy_state(state);
  126. kfree(to_imx_crtc_state(state));
  127. }
  128. static int ipu_enable_vblank(struct drm_crtc *crtc)
  129. {
  130. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  131. enable_irq(ipu_crtc->irq);
  132. return 0;
  133. }
  134. static void ipu_disable_vblank(struct drm_crtc *crtc)
  135. {
  136. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  137. disable_irq_nosync(ipu_crtc->irq);
  138. }
  139. static const struct drm_crtc_funcs ipu_crtc_funcs = {
  140. .set_config = drm_atomic_helper_set_config,
  141. .destroy = drm_crtc_cleanup,
  142. .page_flip = drm_atomic_helper_page_flip,
  143. .reset = imx_drm_crtc_reset,
  144. .atomic_duplicate_state = imx_drm_crtc_duplicate_state,
  145. .atomic_destroy_state = imx_drm_crtc_destroy_state,
  146. .enable_vblank = ipu_enable_vblank,
  147. .disable_vblank = ipu_disable_vblank,
  148. };
  149. static irqreturn_t ipu_irq_handler(int irq, void *dev_id)
  150. {
  151. struct ipu_crtc *ipu_crtc = dev_id;
  152. drm_crtc_handle_vblank(&ipu_crtc->base);
  153. return IRQ_HANDLED;
  154. }
  155. static bool ipu_crtc_mode_fixup(struct drm_crtc *crtc,
  156. const struct drm_display_mode *mode,
  157. struct drm_display_mode *adjusted_mode)
  158. {
  159. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  160. struct videomode vm;
  161. int ret;
  162. drm_display_mode_to_videomode(adjusted_mode, &vm);
  163. ret = ipu_di_adjust_videomode(ipu_crtc->di, &vm);
  164. if (ret)
  165. return false;
  166. if ((vm.vsync_len == 0) || (vm.hsync_len == 0))
  167. return false;
  168. drm_display_mode_from_videomode(&vm, adjusted_mode);
  169. return true;
  170. }
  171. static int ipu_crtc_atomic_check(struct drm_crtc *crtc,
  172. struct drm_crtc_state *state)
  173. {
  174. u32 primary_plane_mask = drm_plane_mask(crtc->primary);
  175. if (state->active && (primary_plane_mask & state->plane_mask) == 0)
  176. return -EINVAL;
  177. return 0;
  178. }
  179. static void ipu_crtc_atomic_begin(struct drm_crtc *crtc,
  180. struct drm_crtc_state *old_crtc_state)
  181. {
  182. drm_crtc_vblank_on(crtc);
  183. }
  184. static void ipu_crtc_atomic_flush(struct drm_crtc *crtc,
  185. struct drm_crtc_state *old_crtc_state)
  186. {
  187. spin_lock_irq(&crtc->dev->event_lock);
  188. if (crtc->state->event) {
  189. WARN_ON(drm_crtc_vblank_get(crtc));
  190. drm_crtc_arm_vblank_event(crtc, crtc->state->event);
  191. crtc->state->event = NULL;
  192. }
  193. spin_unlock_irq(&crtc->dev->event_lock);
  194. }
  195. static void ipu_crtc_mode_set_nofb(struct drm_crtc *crtc)
  196. {
  197. struct drm_device *dev = crtc->dev;
  198. struct drm_encoder *encoder;
  199. struct ipu_crtc *ipu_crtc = to_ipu_crtc(crtc);
  200. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  201. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc->state);
  202. struct ipu_di_signal_cfg sig_cfg = {};
  203. unsigned long encoder_types = 0;
  204. dev_dbg(ipu_crtc->dev, "%s: mode->hdisplay: %d\n", __func__,
  205. mode->hdisplay);
  206. dev_dbg(ipu_crtc->dev, "%s: mode->vdisplay: %d\n", __func__,
  207. mode->vdisplay);
  208. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  209. if (encoder->crtc == crtc)
  210. encoder_types |= BIT(encoder->encoder_type);
  211. }
  212. dev_dbg(ipu_crtc->dev, "%s: attached to encoder types 0x%lx\n",
  213. __func__, encoder_types);
  214. /*
  215. * If we have DAC or LDB, then we need the IPU DI clock to be
  216. * the same as the LDB DI clock. For TVDAC, derive the IPU DI
  217. * clock from 27 MHz TVE_DI clock, but allow to divide it.
  218. */
  219. if (encoder_types & (BIT(DRM_MODE_ENCODER_DAC) |
  220. BIT(DRM_MODE_ENCODER_LVDS)))
  221. sig_cfg.clkflags = IPU_DI_CLKMODE_SYNC | IPU_DI_CLKMODE_EXT;
  222. else if (encoder_types & BIT(DRM_MODE_ENCODER_TVDAC))
  223. sig_cfg.clkflags = IPU_DI_CLKMODE_EXT;
  224. else
  225. sig_cfg.clkflags = 0;
  226. sig_cfg.enable_pol = !(imx_crtc_state->bus_flags & DRM_BUS_FLAG_DE_LOW);
  227. /* Default to driving pixel data on negative clock edges */
  228. sig_cfg.clk_pol = !!(imx_crtc_state->bus_flags &
  229. DRM_BUS_FLAG_PIXDATA_POSEDGE);
  230. sig_cfg.bus_format = imx_crtc_state->bus_format;
  231. sig_cfg.v_to_h_sync = 0;
  232. sig_cfg.hsync_pin = imx_crtc_state->di_hsync_pin;
  233. sig_cfg.vsync_pin = imx_crtc_state->di_vsync_pin;
  234. drm_display_mode_to_videomode(mode, &sig_cfg.mode);
  235. ipu_dc_init_sync(ipu_crtc->dc, ipu_crtc->di,
  236. mode->flags & DRM_MODE_FLAG_INTERLACE,
  237. imx_crtc_state->bus_format, mode->hdisplay);
  238. ipu_di_init_sync_panel(ipu_crtc->di, &sig_cfg);
  239. }
  240. static const struct drm_crtc_helper_funcs ipu_helper_funcs = {
  241. .mode_fixup = ipu_crtc_mode_fixup,
  242. .mode_set_nofb = ipu_crtc_mode_set_nofb,
  243. .atomic_check = ipu_crtc_atomic_check,
  244. .atomic_begin = ipu_crtc_atomic_begin,
  245. .atomic_flush = ipu_crtc_atomic_flush,
  246. .atomic_disable = ipu_crtc_atomic_disable,
  247. .atomic_enable = ipu_crtc_atomic_enable,
  248. };
  249. static void ipu_put_resources(struct ipu_crtc *ipu_crtc)
  250. {
  251. if (!IS_ERR_OR_NULL(ipu_crtc->dc))
  252. ipu_dc_put(ipu_crtc->dc);
  253. if (!IS_ERR_OR_NULL(ipu_crtc->di))
  254. ipu_di_put(ipu_crtc->di);
  255. }
  256. static int ipu_get_resources(struct ipu_crtc *ipu_crtc,
  257. struct ipu_client_platformdata *pdata)
  258. {
  259. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  260. int ret;
  261. ipu_crtc->dc = ipu_dc_get(ipu, pdata->dc);
  262. if (IS_ERR(ipu_crtc->dc)) {
  263. ret = PTR_ERR(ipu_crtc->dc);
  264. goto err_out;
  265. }
  266. ipu_crtc->di = ipu_di_get(ipu, pdata->di);
  267. if (IS_ERR(ipu_crtc->di)) {
  268. ret = PTR_ERR(ipu_crtc->di);
  269. goto err_out;
  270. }
  271. return 0;
  272. err_out:
  273. ipu_put_resources(ipu_crtc);
  274. return ret;
  275. }
  276. static int ipu_crtc_init(struct ipu_crtc *ipu_crtc,
  277. struct ipu_client_platformdata *pdata, struct drm_device *drm)
  278. {
  279. struct ipu_soc *ipu = dev_get_drvdata(ipu_crtc->dev->parent);
  280. struct drm_crtc *crtc = &ipu_crtc->base;
  281. int dp = -EINVAL;
  282. int ret;
  283. ret = ipu_get_resources(ipu_crtc, pdata);
  284. if (ret) {
  285. dev_err(ipu_crtc->dev, "getting resources failed with %d.\n",
  286. ret);
  287. return ret;
  288. }
  289. if (pdata->dp >= 0)
  290. dp = IPU_DP_FLOW_SYNC_BG;
  291. ipu_crtc->plane[0] = ipu_plane_init(drm, ipu, pdata->dma[0], dp, 0,
  292. DRM_PLANE_TYPE_PRIMARY);
  293. if (IS_ERR(ipu_crtc->plane[0])) {
  294. ret = PTR_ERR(ipu_crtc->plane[0]);
  295. goto err_put_resources;
  296. }
  297. crtc->port = pdata->of_node;
  298. drm_crtc_helper_add(crtc, &ipu_helper_funcs);
  299. drm_crtc_init_with_planes(drm, crtc, &ipu_crtc->plane[0]->base, NULL,
  300. &ipu_crtc_funcs, NULL);
  301. ret = ipu_plane_get_resources(ipu_crtc->plane[0]);
  302. if (ret) {
  303. dev_err(ipu_crtc->dev, "getting plane 0 resources failed with %d.\n",
  304. ret);
  305. goto err_put_resources;
  306. }
  307. /* If this crtc is using the DP, add an overlay plane */
  308. if (pdata->dp >= 0 && pdata->dma[1] > 0) {
  309. ipu_crtc->plane[1] = ipu_plane_init(drm, ipu, pdata->dma[1],
  310. IPU_DP_FLOW_SYNC_FG,
  311. drm_crtc_mask(&ipu_crtc->base),
  312. DRM_PLANE_TYPE_OVERLAY);
  313. if (IS_ERR(ipu_crtc->plane[1])) {
  314. ipu_crtc->plane[1] = NULL;
  315. } else {
  316. ret = ipu_plane_get_resources(ipu_crtc->plane[1]);
  317. if (ret) {
  318. dev_err(ipu_crtc->dev, "getting plane 1 "
  319. "resources failed with %d.\n", ret);
  320. goto err_put_plane0_res;
  321. }
  322. }
  323. }
  324. ipu_crtc->irq = ipu_plane_irq(ipu_crtc->plane[0]);
  325. ret = devm_request_irq(ipu_crtc->dev, ipu_crtc->irq, ipu_irq_handler, 0,
  326. "imx_drm", ipu_crtc);
  327. if (ret < 0) {
  328. dev_err(ipu_crtc->dev, "irq request failed with %d.\n", ret);
  329. goto err_put_plane1_res;
  330. }
  331. /* Only enable IRQ when we actually need it to trigger work. */
  332. disable_irq(ipu_crtc->irq);
  333. return 0;
  334. err_put_plane1_res:
  335. if (ipu_crtc->plane[1])
  336. ipu_plane_put_resources(ipu_crtc->plane[1]);
  337. err_put_plane0_res:
  338. ipu_plane_put_resources(ipu_crtc->plane[0]);
  339. err_put_resources:
  340. ipu_put_resources(ipu_crtc);
  341. return ret;
  342. }
  343. static int ipu_drm_bind(struct device *dev, struct device *master, void *data)
  344. {
  345. struct ipu_client_platformdata *pdata = dev->platform_data;
  346. struct drm_device *drm = data;
  347. struct ipu_crtc *ipu_crtc;
  348. int ret;
  349. ipu_crtc = devm_kzalloc(dev, sizeof(*ipu_crtc), GFP_KERNEL);
  350. if (!ipu_crtc)
  351. return -ENOMEM;
  352. ipu_crtc->dev = dev;
  353. ret = ipu_crtc_init(ipu_crtc, pdata, drm);
  354. if (ret)
  355. return ret;
  356. dev_set_drvdata(dev, ipu_crtc);
  357. return 0;
  358. }
  359. static void ipu_drm_unbind(struct device *dev, struct device *master,
  360. void *data)
  361. {
  362. struct ipu_crtc *ipu_crtc = dev_get_drvdata(dev);
  363. ipu_put_resources(ipu_crtc);
  364. if (ipu_crtc->plane[1])
  365. ipu_plane_put_resources(ipu_crtc->plane[1]);
  366. ipu_plane_put_resources(ipu_crtc->plane[0]);
  367. }
  368. static const struct component_ops ipu_crtc_ops = {
  369. .bind = ipu_drm_bind,
  370. .unbind = ipu_drm_unbind,
  371. };
  372. static int ipu_drm_probe(struct platform_device *pdev)
  373. {
  374. struct device *dev = &pdev->dev;
  375. int ret;
  376. if (!dev->platform_data)
  377. return -EINVAL;
  378. ret = dma_set_coherent_mask(dev, DMA_BIT_MASK(32));
  379. if (ret)
  380. return ret;
  381. return component_add(dev, &ipu_crtc_ops);
  382. }
  383. static int ipu_drm_remove(struct platform_device *pdev)
  384. {
  385. component_del(&pdev->dev, &ipu_crtc_ops);
  386. return 0;
  387. }
  388. struct platform_driver ipu_drm_driver = {
  389. .driver = {
  390. .name = "imx-ipuv3-crtc",
  391. },
  392. .probe = ipu_drm_probe,
  393. .remove = ipu_drm_remove,
  394. };