imx-ldb.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771
  1. /*
  2. * i.MX drm driver - LVDS display bridge
  3. *
  4. * Copyright (C) 2012 Sascha Hauer, Pengutronix
  5. *
  6. * This program is free software; you can redistribute it and/or
  7. * modify it under the terms of the GNU General Public License
  8. * as published by the Free Software Foundation; either version 2
  9. * of the License, or (at your option) any later version.
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. */
  15. #include <linux/module.h>
  16. #include <linux/clk.h>
  17. #include <linux/component.h>
  18. #include <drm/drmP.h>
  19. #include <drm/drm_atomic.h>
  20. #include <drm/drm_atomic_helper.h>
  21. #include <drm/drm_fb_helper.h>
  22. #include <drm/drm_crtc_helper.h>
  23. #include <drm/drm_of.h>
  24. #include <drm/drm_panel.h>
  25. #include <linux/mfd/syscon.h>
  26. #include <linux/mfd/syscon/imx6q-iomuxc-gpr.h>
  27. #include <linux/of_device.h>
  28. #include <linux/of_graph.h>
  29. #include <video/of_display_timing.h>
  30. #include <video/of_videomode.h>
  31. #include <linux/regmap.h>
  32. #include <linux/videodev2.h>
  33. #include "imx-drm.h"
  34. #define DRIVER_NAME "imx-ldb"
  35. #define LDB_CH0_MODE_EN_TO_DI0 (1 << 0)
  36. #define LDB_CH0_MODE_EN_TO_DI1 (3 << 0)
  37. #define LDB_CH0_MODE_EN_MASK (3 << 0)
  38. #define LDB_CH1_MODE_EN_TO_DI0 (1 << 2)
  39. #define LDB_CH1_MODE_EN_TO_DI1 (3 << 2)
  40. #define LDB_CH1_MODE_EN_MASK (3 << 2)
  41. #define LDB_SPLIT_MODE_EN (1 << 4)
  42. #define LDB_DATA_WIDTH_CH0_24 (1 << 5)
  43. #define LDB_BIT_MAP_CH0_JEIDA (1 << 6)
  44. #define LDB_DATA_WIDTH_CH1_24 (1 << 7)
  45. #define LDB_BIT_MAP_CH1_JEIDA (1 << 8)
  46. #define LDB_DI0_VS_POL_ACT_LOW (1 << 9)
  47. #define LDB_DI1_VS_POL_ACT_LOW (1 << 10)
  48. #define LDB_BGREF_RMODE_INT (1 << 15)
  49. struct imx_ldb;
  50. struct imx_ldb_channel {
  51. struct imx_ldb *ldb;
  52. struct drm_connector connector;
  53. struct drm_encoder encoder;
  54. /* Defines what is connected to the ldb, only one at a time */
  55. struct drm_panel *panel;
  56. struct drm_bridge *bridge;
  57. struct device_node *child;
  58. struct i2c_adapter *ddc;
  59. int chno;
  60. void *edid;
  61. int edid_len;
  62. struct drm_display_mode mode;
  63. int mode_valid;
  64. u32 bus_format;
  65. u32 bus_flags;
  66. };
  67. static inline struct imx_ldb_channel *con_to_imx_ldb_ch(struct drm_connector *c)
  68. {
  69. return container_of(c, struct imx_ldb_channel, connector);
  70. }
  71. static inline struct imx_ldb_channel *enc_to_imx_ldb_ch(struct drm_encoder *e)
  72. {
  73. return container_of(e, struct imx_ldb_channel, encoder);
  74. }
  75. struct bus_mux {
  76. int reg;
  77. int shift;
  78. int mask;
  79. };
  80. struct imx_ldb {
  81. struct regmap *regmap;
  82. struct device *dev;
  83. struct imx_ldb_channel channel[2];
  84. struct clk *clk[2]; /* our own clock */
  85. struct clk *clk_sel[4]; /* parent of display clock */
  86. struct clk *clk_parent[4]; /* original parent of clk_sel */
  87. struct clk *clk_pll[2]; /* upstream clock we can adjust */
  88. u32 ldb_ctrl;
  89. const struct bus_mux *lvds_mux;
  90. };
  91. static void imx_ldb_ch_set_bus_format(struct imx_ldb_channel *imx_ldb_ch,
  92. u32 bus_format)
  93. {
  94. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  95. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  96. switch (bus_format) {
  97. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  98. break;
  99. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  100. if (imx_ldb_ch->chno == 0 || dual)
  101. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24;
  102. if (imx_ldb_ch->chno == 1 || dual)
  103. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24;
  104. break;
  105. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  106. if (imx_ldb_ch->chno == 0 || dual)
  107. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH0_24 |
  108. LDB_BIT_MAP_CH0_JEIDA;
  109. if (imx_ldb_ch->chno == 1 || dual)
  110. ldb->ldb_ctrl |= LDB_DATA_WIDTH_CH1_24 |
  111. LDB_BIT_MAP_CH1_JEIDA;
  112. break;
  113. }
  114. }
  115. static int imx_ldb_connector_get_modes(struct drm_connector *connector)
  116. {
  117. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  118. int num_modes = 0;
  119. if (imx_ldb_ch->panel && imx_ldb_ch->panel->funcs &&
  120. imx_ldb_ch->panel->funcs->get_modes) {
  121. num_modes = imx_ldb_ch->panel->funcs->get_modes(imx_ldb_ch->panel);
  122. if (num_modes > 0)
  123. return num_modes;
  124. }
  125. if (!imx_ldb_ch->edid && imx_ldb_ch->ddc)
  126. imx_ldb_ch->edid = drm_get_edid(connector, imx_ldb_ch->ddc);
  127. if (imx_ldb_ch->edid) {
  128. drm_connector_update_edid_property(connector,
  129. imx_ldb_ch->edid);
  130. num_modes = drm_add_edid_modes(connector, imx_ldb_ch->edid);
  131. }
  132. if (imx_ldb_ch->mode_valid) {
  133. struct drm_display_mode *mode;
  134. mode = drm_mode_create(connector->dev);
  135. if (!mode)
  136. return -EINVAL;
  137. drm_mode_copy(mode, &imx_ldb_ch->mode);
  138. mode->type |= DRM_MODE_TYPE_DRIVER | DRM_MODE_TYPE_PREFERRED;
  139. drm_mode_probed_add(connector, mode);
  140. num_modes++;
  141. }
  142. return num_modes;
  143. }
  144. static struct drm_encoder *imx_ldb_connector_best_encoder(
  145. struct drm_connector *connector)
  146. {
  147. struct imx_ldb_channel *imx_ldb_ch = con_to_imx_ldb_ch(connector);
  148. return &imx_ldb_ch->encoder;
  149. }
  150. static void imx_ldb_set_clock(struct imx_ldb *ldb, int mux, int chno,
  151. unsigned long serial_clk, unsigned long di_clk)
  152. {
  153. int ret;
  154. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  155. clk_get_rate(ldb->clk_pll[chno]), serial_clk);
  156. clk_set_rate(ldb->clk_pll[chno], serial_clk);
  157. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  158. clk_get_rate(ldb->clk_pll[chno]));
  159. dev_dbg(ldb->dev, "%s: now: %ld want: %ld\n", __func__,
  160. clk_get_rate(ldb->clk[chno]),
  161. (long int)di_clk);
  162. clk_set_rate(ldb->clk[chno], di_clk);
  163. dev_dbg(ldb->dev, "%s after: %ld\n", __func__,
  164. clk_get_rate(ldb->clk[chno]));
  165. /* set display clock mux to LDB input clock */
  166. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk[chno]);
  167. if (ret)
  168. dev_err(ldb->dev,
  169. "unable to set di%d parent clock to ldb_di%d\n", mux,
  170. chno);
  171. }
  172. static void imx_ldb_encoder_enable(struct drm_encoder *encoder)
  173. {
  174. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  175. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  176. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  177. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  178. drm_panel_prepare(imx_ldb_ch->panel);
  179. if (dual) {
  180. clk_set_parent(ldb->clk_sel[mux], ldb->clk[0]);
  181. clk_set_parent(ldb->clk_sel[mux], ldb->clk[1]);
  182. clk_prepare_enable(ldb->clk[0]);
  183. clk_prepare_enable(ldb->clk[1]);
  184. } else {
  185. clk_set_parent(ldb->clk_sel[mux], ldb->clk[imx_ldb_ch->chno]);
  186. }
  187. if (imx_ldb_ch == &ldb->channel[0] || dual) {
  188. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  189. if (mux == 0 || ldb->lvds_mux)
  190. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI0;
  191. else if (mux == 1)
  192. ldb->ldb_ctrl |= LDB_CH0_MODE_EN_TO_DI1;
  193. }
  194. if (imx_ldb_ch == &ldb->channel[1] || dual) {
  195. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  196. if (mux == 1 || ldb->lvds_mux)
  197. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI1;
  198. else if (mux == 0)
  199. ldb->ldb_ctrl |= LDB_CH1_MODE_EN_TO_DI0;
  200. }
  201. if (ldb->lvds_mux) {
  202. const struct bus_mux *lvds_mux = NULL;
  203. if (imx_ldb_ch == &ldb->channel[0])
  204. lvds_mux = &ldb->lvds_mux[0];
  205. else if (imx_ldb_ch == &ldb->channel[1])
  206. lvds_mux = &ldb->lvds_mux[1];
  207. regmap_update_bits(ldb->regmap, lvds_mux->reg, lvds_mux->mask,
  208. mux << lvds_mux->shift);
  209. }
  210. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  211. drm_panel_enable(imx_ldb_ch->panel);
  212. }
  213. static void
  214. imx_ldb_encoder_atomic_mode_set(struct drm_encoder *encoder,
  215. struct drm_crtc_state *crtc_state,
  216. struct drm_connector_state *connector_state)
  217. {
  218. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  219. struct drm_display_mode *mode = &crtc_state->adjusted_mode;
  220. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  221. int dual = ldb->ldb_ctrl & LDB_SPLIT_MODE_EN;
  222. unsigned long serial_clk;
  223. unsigned long di_clk = mode->clock * 1000;
  224. int mux = drm_of_encoder_active_port_id(imx_ldb_ch->child, encoder);
  225. u32 bus_format = imx_ldb_ch->bus_format;
  226. if (mode->clock > 170000) {
  227. dev_warn(ldb->dev,
  228. "%s: mode exceeds 170 MHz pixel clock\n", __func__);
  229. }
  230. if (mode->clock > 85000 && !dual) {
  231. dev_warn(ldb->dev,
  232. "%s: mode exceeds 85 MHz pixel clock\n", __func__);
  233. }
  234. if (dual) {
  235. serial_clk = 3500UL * mode->clock;
  236. imx_ldb_set_clock(ldb, mux, 0, serial_clk, di_clk);
  237. imx_ldb_set_clock(ldb, mux, 1, serial_clk, di_clk);
  238. } else {
  239. serial_clk = 7000UL * mode->clock;
  240. imx_ldb_set_clock(ldb, mux, imx_ldb_ch->chno, serial_clk,
  241. di_clk);
  242. }
  243. /* FIXME - assumes straight connections DI0 --> CH0, DI1 --> CH1 */
  244. if (imx_ldb_ch == &ldb->channel[0] || dual) {
  245. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  246. ldb->ldb_ctrl |= LDB_DI0_VS_POL_ACT_LOW;
  247. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  248. ldb->ldb_ctrl &= ~LDB_DI0_VS_POL_ACT_LOW;
  249. }
  250. if (imx_ldb_ch == &ldb->channel[1] || dual) {
  251. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  252. ldb->ldb_ctrl |= LDB_DI1_VS_POL_ACT_LOW;
  253. else if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  254. ldb->ldb_ctrl &= ~LDB_DI1_VS_POL_ACT_LOW;
  255. }
  256. if (!bus_format) {
  257. struct drm_connector *connector = connector_state->connector;
  258. struct drm_display_info *di = &connector->display_info;
  259. if (di->num_bus_formats)
  260. bus_format = di->bus_formats[0];
  261. }
  262. imx_ldb_ch_set_bus_format(imx_ldb_ch, bus_format);
  263. }
  264. static void imx_ldb_encoder_disable(struct drm_encoder *encoder)
  265. {
  266. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  267. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  268. int mux, ret;
  269. drm_panel_disable(imx_ldb_ch->panel);
  270. if (imx_ldb_ch == &ldb->channel[0])
  271. ldb->ldb_ctrl &= ~LDB_CH0_MODE_EN_MASK;
  272. else if (imx_ldb_ch == &ldb->channel[1])
  273. ldb->ldb_ctrl &= ~LDB_CH1_MODE_EN_MASK;
  274. regmap_write(ldb->regmap, IOMUXC_GPR2, ldb->ldb_ctrl);
  275. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  276. clk_disable_unprepare(ldb->clk[0]);
  277. clk_disable_unprepare(ldb->clk[1]);
  278. }
  279. if (ldb->lvds_mux) {
  280. const struct bus_mux *lvds_mux = NULL;
  281. if (imx_ldb_ch == &ldb->channel[0])
  282. lvds_mux = &ldb->lvds_mux[0];
  283. else if (imx_ldb_ch == &ldb->channel[1])
  284. lvds_mux = &ldb->lvds_mux[1];
  285. regmap_read(ldb->regmap, lvds_mux->reg, &mux);
  286. mux &= lvds_mux->mask;
  287. mux >>= lvds_mux->shift;
  288. } else {
  289. mux = (imx_ldb_ch == &ldb->channel[0]) ? 0 : 1;
  290. }
  291. /* set display clock mux back to original input clock */
  292. ret = clk_set_parent(ldb->clk_sel[mux], ldb->clk_parent[mux]);
  293. if (ret)
  294. dev_err(ldb->dev,
  295. "unable to set di%d parent clock to original parent\n",
  296. mux);
  297. drm_panel_unprepare(imx_ldb_ch->panel);
  298. }
  299. static int imx_ldb_encoder_atomic_check(struct drm_encoder *encoder,
  300. struct drm_crtc_state *crtc_state,
  301. struct drm_connector_state *conn_state)
  302. {
  303. struct imx_crtc_state *imx_crtc_state = to_imx_crtc_state(crtc_state);
  304. struct imx_ldb_channel *imx_ldb_ch = enc_to_imx_ldb_ch(encoder);
  305. struct drm_display_info *di = &conn_state->connector->display_info;
  306. u32 bus_format = imx_ldb_ch->bus_format;
  307. /* Bus format description in DT overrides connector display info. */
  308. if (!bus_format && di->num_bus_formats) {
  309. bus_format = di->bus_formats[0];
  310. imx_crtc_state->bus_flags = di->bus_flags;
  311. } else {
  312. bus_format = imx_ldb_ch->bus_format;
  313. imx_crtc_state->bus_flags = imx_ldb_ch->bus_flags;
  314. }
  315. switch (bus_format) {
  316. case MEDIA_BUS_FMT_RGB666_1X7X3_SPWG:
  317. imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB666_1X18;
  318. break;
  319. case MEDIA_BUS_FMT_RGB888_1X7X4_SPWG:
  320. case MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA:
  321. imx_crtc_state->bus_format = MEDIA_BUS_FMT_RGB888_1X24;
  322. break;
  323. default:
  324. return -EINVAL;
  325. }
  326. imx_crtc_state->di_hsync_pin = 2;
  327. imx_crtc_state->di_vsync_pin = 3;
  328. return 0;
  329. }
  330. static const struct drm_connector_funcs imx_ldb_connector_funcs = {
  331. .fill_modes = drm_helper_probe_single_connector_modes,
  332. .destroy = imx_drm_connector_destroy,
  333. .reset = drm_atomic_helper_connector_reset,
  334. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  335. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  336. };
  337. static const struct drm_connector_helper_funcs imx_ldb_connector_helper_funcs = {
  338. .get_modes = imx_ldb_connector_get_modes,
  339. .best_encoder = imx_ldb_connector_best_encoder,
  340. };
  341. static const struct drm_encoder_funcs imx_ldb_encoder_funcs = {
  342. .destroy = imx_drm_encoder_destroy,
  343. };
  344. static const struct drm_encoder_helper_funcs imx_ldb_encoder_helper_funcs = {
  345. .atomic_mode_set = imx_ldb_encoder_atomic_mode_set,
  346. .enable = imx_ldb_encoder_enable,
  347. .disable = imx_ldb_encoder_disable,
  348. .atomic_check = imx_ldb_encoder_atomic_check,
  349. };
  350. static int imx_ldb_get_clk(struct imx_ldb *ldb, int chno)
  351. {
  352. char clkname[16];
  353. snprintf(clkname, sizeof(clkname), "di%d", chno);
  354. ldb->clk[chno] = devm_clk_get(ldb->dev, clkname);
  355. if (IS_ERR(ldb->clk[chno]))
  356. return PTR_ERR(ldb->clk[chno]);
  357. snprintf(clkname, sizeof(clkname), "di%d_pll", chno);
  358. ldb->clk_pll[chno] = devm_clk_get(ldb->dev, clkname);
  359. return PTR_ERR_OR_ZERO(ldb->clk_pll[chno]);
  360. }
  361. static int imx_ldb_register(struct drm_device *drm,
  362. struct imx_ldb_channel *imx_ldb_ch)
  363. {
  364. struct imx_ldb *ldb = imx_ldb_ch->ldb;
  365. struct drm_encoder *encoder = &imx_ldb_ch->encoder;
  366. int ret;
  367. ret = imx_drm_encoder_parse_of(drm, encoder, imx_ldb_ch->child);
  368. if (ret)
  369. return ret;
  370. ret = imx_ldb_get_clk(ldb, imx_ldb_ch->chno);
  371. if (ret)
  372. return ret;
  373. if (ldb->ldb_ctrl & LDB_SPLIT_MODE_EN) {
  374. ret = imx_ldb_get_clk(ldb, 1);
  375. if (ret)
  376. return ret;
  377. }
  378. drm_encoder_helper_add(encoder, &imx_ldb_encoder_helper_funcs);
  379. drm_encoder_init(drm, encoder, &imx_ldb_encoder_funcs,
  380. DRM_MODE_ENCODER_LVDS, NULL);
  381. if (imx_ldb_ch->bridge) {
  382. ret = drm_bridge_attach(&imx_ldb_ch->encoder,
  383. imx_ldb_ch->bridge, NULL);
  384. if (ret) {
  385. DRM_ERROR("Failed to initialize bridge with drm\n");
  386. return ret;
  387. }
  388. } else {
  389. /*
  390. * We want to add the connector whenever there is no bridge
  391. * that brings its own, not only when there is a panel. For
  392. * historical reasons, the ldb driver can also work without
  393. * a panel.
  394. */
  395. drm_connector_helper_add(&imx_ldb_ch->connector,
  396. &imx_ldb_connector_helper_funcs);
  397. drm_connector_init(drm, &imx_ldb_ch->connector,
  398. &imx_ldb_connector_funcs,
  399. DRM_MODE_CONNECTOR_LVDS);
  400. drm_connector_attach_encoder(&imx_ldb_ch->connector, encoder);
  401. }
  402. if (imx_ldb_ch->panel) {
  403. ret = drm_panel_attach(imx_ldb_ch->panel,
  404. &imx_ldb_ch->connector);
  405. if (ret)
  406. return ret;
  407. }
  408. return 0;
  409. }
  410. enum {
  411. LVDS_BIT_MAP_SPWG,
  412. LVDS_BIT_MAP_JEIDA
  413. };
  414. struct imx_ldb_bit_mapping {
  415. u32 bus_format;
  416. u32 datawidth;
  417. const char * const mapping;
  418. };
  419. static const struct imx_ldb_bit_mapping imx_ldb_bit_mappings[] = {
  420. { MEDIA_BUS_FMT_RGB666_1X7X3_SPWG, 18, "spwg" },
  421. { MEDIA_BUS_FMT_RGB888_1X7X4_SPWG, 24, "spwg" },
  422. { MEDIA_BUS_FMT_RGB888_1X7X4_JEIDA, 24, "jeida" },
  423. };
  424. static u32 of_get_bus_format(struct device *dev, struct device_node *np)
  425. {
  426. const char *bm;
  427. u32 datawidth = 0;
  428. int ret, i;
  429. ret = of_property_read_string(np, "fsl,data-mapping", &bm);
  430. if (ret < 0)
  431. return ret;
  432. of_property_read_u32(np, "fsl,data-width", &datawidth);
  433. for (i = 0; i < ARRAY_SIZE(imx_ldb_bit_mappings); i++) {
  434. if (!strcasecmp(bm, imx_ldb_bit_mappings[i].mapping) &&
  435. datawidth == imx_ldb_bit_mappings[i].datawidth)
  436. return imx_ldb_bit_mappings[i].bus_format;
  437. }
  438. dev_err(dev, "invalid data mapping: %d-bit \"%s\"\n", datawidth, bm);
  439. return -ENOENT;
  440. }
  441. static struct bus_mux imx6q_lvds_mux[2] = {
  442. {
  443. .reg = IOMUXC_GPR3,
  444. .shift = 6,
  445. .mask = IMX6Q_GPR3_LVDS0_MUX_CTL_MASK,
  446. }, {
  447. .reg = IOMUXC_GPR3,
  448. .shift = 8,
  449. .mask = IMX6Q_GPR3_LVDS1_MUX_CTL_MASK,
  450. }
  451. };
  452. /*
  453. * For a device declaring compatible = "fsl,imx6q-ldb", "fsl,imx53-ldb",
  454. * of_match_device will walk through this list and take the first entry
  455. * matching any of its compatible values. Therefore, the more generic
  456. * entries (in this case fsl,imx53-ldb) need to be ordered last.
  457. */
  458. static const struct of_device_id imx_ldb_dt_ids[] = {
  459. { .compatible = "fsl,imx6q-ldb", .data = imx6q_lvds_mux, },
  460. { .compatible = "fsl,imx53-ldb", .data = NULL, },
  461. { }
  462. };
  463. MODULE_DEVICE_TABLE(of, imx_ldb_dt_ids);
  464. static int imx_ldb_panel_ddc(struct device *dev,
  465. struct imx_ldb_channel *channel, struct device_node *child)
  466. {
  467. struct device_node *ddc_node;
  468. const u8 *edidp;
  469. int ret;
  470. ddc_node = of_parse_phandle(child, "ddc-i2c-bus", 0);
  471. if (ddc_node) {
  472. channel->ddc = of_find_i2c_adapter_by_node(ddc_node);
  473. of_node_put(ddc_node);
  474. if (!channel->ddc) {
  475. dev_warn(dev, "failed to get ddc i2c adapter\n");
  476. return -EPROBE_DEFER;
  477. }
  478. }
  479. if (!channel->ddc) {
  480. /* if no DDC available, fallback to hardcoded EDID */
  481. dev_dbg(dev, "no ddc available\n");
  482. edidp = of_get_property(child, "edid",
  483. &channel->edid_len);
  484. if (edidp) {
  485. channel->edid = kmemdup(edidp,
  486. channel->edid_len,
  487. GFP_KERNEL);
  488. } else if (!channel->panel) {
  489. /* fallback to display-timings node */
  490. ret = of_get_drm_display_mode(child,
  491. &channel->mode,
  492. &channel->bus_flags,
  493. OF_USE_NATIVE_MODE);
  494. if (!ret)
  495. channel->mode_valid = 1;
  496. }
  497. }
  498. return 0;
  499. }
  500. static int imx_ldb_bind(struct device *dev, struct device *master, void *data)
  501. {
  502. struct drm_device *drm = data;
  503. struct device_node *np = dev->of_node;
  504. const struct of_device_id *of_id =
  505. of_match_device(imx_ldb_dt_ids, dev);
  506. struct device_node *child;
  507. struct imx_ldb *imx_ldb;
  508. int dual;
  509. int ret;
  510. int i;
  511. imx_ldb = devm_kzalloc(dev, sizeof(*imx_ldb), GFP_KERNEL);
  512. if (!imx_ldb)
  513. return -ENOMEM;
  514. imx_ldb->regmap = syscon_regmap_lookup_by_phandle(np, "gpr");
  515. if (IS_ERR(imx_ldb->regmap)) {
  516. dev_err(dev, "failed to get parent regmap\n");
  517. return PTR_ERR(imx_ldb->regmap);
  518. }
  519. /* disable LDB by resetting the control register to POR default */
  520. regmap_write(imx_ldb->regmap, IOMUXC_GPR2, 0);
  521. imx_ldb->dev = dev;
  522. if (of_id)
  523. imx_ldb->lvds_mux = of_id->data;
  524. dual = of_property_read_bool(np, "fsl,dual-channel");
  525. if (dual)
  526. imx_ldb->ldb_ctrl |= LDB_SPLIT_MODE_EN;
  527. /*
  528. * There are three different possible clock mux configurations:
  529. * i.MX53: ipu1_di0_sel, ipu1_di1_sel
  530. * i.MX6q: ipu1_di0_sel, ipu1_di1_sel, ipu2_di0_sel, ipu2_di1_sel
  531. * i.MX6dl: ipu1_di0_sel, ipu1_di1_sel, lcdif_sel
  532. * Map them all to di0_sel...di3_sel.
  533. */
  534. for (i = 0; i < 4; i++) {
  535. char clkname[16];
  536. sprintf(clkname, "di%d_sel", i);
  537. imx_ldb->clk_sel[i] = devm_clk_get(imx_ldb->dev, clkname);
  538. if (IS_ERR(imx_ldb->clk_sel[i])) {
  539. ret = PTR_ERR(imx_ldb->clk_sel[i]);
  540. imx_ldb->clk_sel[i] = NULL;
  541. break;
  542. }
  543. imx_ldb->clk_parent[i] = clk_get_parent(imx_ldb->clk_sel[i]);
  544. }
  545. if (i == 0)
  546. return ret;
  547. for_each_child_of_node(np, child) {
  548. struct imx_ldb_channel *channel;
  549. int bus_format;
  550. ret = of_property_read_u32(child, "reg", &i);
  551. if (ret || i < 0 || i > 1) {
  552. ret = -EINVAL;
  553. goto free_child;
  554. }
  555. if (!of_device_is_available(child))
  556. continue;
  557. if (dual && i > 0) {
  558. dev_warn(dev, "dual-channel mode, ignoring second output\n");
  559. continue;
  560. }
  561. channel = &imx_ldb->channel[i];
  562. channel->ldb = imx_ldb;
  563. channel->chno = i;
  564. /*
  565. * The output port is port@4 with an external 4-port mux or
  566. * port@2 with the internal 2-port mux.
  567. */
  568. ret = drm_of_find_panel_or_bridge(child,
  569. imx_ldb->lvds_mux ? 4 : 2, 0,
  570. &channel->panel, &channel->bridge);
  571. if (ret && ret != -ENODEV)
  572. goto free_child;
  573. /* panel ddc only if there is no bridge */
  574. if (!channel->bridge) {
  575. ret = imx_ldb_panel_ddc(dev, channel, child);
  576. if (ret)
  577. goto free_child;
  578. }
  579. bus_format = of_get_bus_format(dev, child);
  580. if (bus_format == -EINVAL) {
  581. /*
  582. * If no bus format was specified in the device tree,
  583. * we can still get it from the connected panel later.
  584. */
  585. if (channel->panel && channel->panel->funcs &&
  586. channel->panel->funcs->get_modes)
  587. bus_format = 0;
  588. }
  589. if (bus_format < 0) {
  590. dev_err(dev, "could not determine data mapping: %d\n",
  591. bus_format);
  592. ret = bus_format;
  593. goto free_child;
  594. }
  595. channel->bus_format = bus_format;
  596. channel->child = child;
  597. ret = imx_ldb_register(drm, channel);
  598. if (ret) {
  599. channel->child = NULL;
  600. goto free_child;
  601. }
  602. }
  603. dev_set_drvdata(dev, imx_ldb);
  604. return 0;
  605. free_child:
  606. of_node_put(child);
  607. return ret;
  608. }
  609. static void imx_ldb_unbind(struct device *dev, struct device *master,
  610. void *data)
  611. {
  612. struct imx_ldb *imx_ldb = dev_get_drvdata(dev);
  613. int i;
  614. for (i = 0; i < 2; i++) {
  615. struct imx_ldb_channel *channel = &imx_ldb->channel[i];
  616. if (channel->panel)
  617. drm_panel_detach(channel->panel);
  618. kfree(channel->edid);
  619. i2c_put_adapter(channel->ddc);
  620. }
  621. }
  622. static const struct component_ops imx_ldb_ops = {
  623. .bind = imx_ldb_bind,
  624. .unbind = imx_ldb_unbind,
  625. };
  626. static int imx_ldb_probe(struct platform_device *pdev)
  627. {
  628. return component_add(&pdev->dev, &imx_ldb_ops);
  629. }
  630. static int imx_ldb_remove(struct platform_device *pdev)
  631. {
  632. component_del(&pdev->dev, &imx_ldb_ops);
  633. return 0;
  634. }
  635. static struct platform_driver imx_ldb_driver = {
  636. .probe = imx_ldb_probe,
  637. .remove = imx_ldb_remove,
  638. .driver = {
  639. .of_match_table = imx_ldb_dt_ids,
  640. .name = DRIVER_NAME,
  641. },
  642. };
  643. module_platform_driver(imx_ldb_driver);
  644. MODULE_DESCRIPTION("i.MX LVDS driver");
  645. MODULE_AUTHOR("Sascha Hauer, Pengutronix");
  646. MODULE_LICENSE("GPL");
  647. MODULE_ALIAS("platform:" DRIVER_NAME);