intel_hdmi.c 72 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486
  1. /*
  2. * Copyright 2006 Dave Airlie <airlied@linux.ie>
  3. * Copyright © 2006-2009 Intel Corporation
  4. *
  5. * Permission is hereby granted, free of charge, to any person obtaining a
  6. * copy of this software and associated documentation files (the "Software"),
  7. * to deal in the Software without restriction, including without limitation
  8. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  9. * and/or sell copies of the Software, and to permit persons to whom the
  10. * Software is furnished to do so, subject to the following conditions:
  11. *
  12. * The above copyright notice and this permission notice (including the next
  13. * paragraph) shall be included in all copies or substantial portions of the
  14. * Software.
  15. *
  16. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  17. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  18. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  19. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  20. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  21. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  22. * DEALINGS IN THE SOFTWARE.
  23. *
  24. * Authors:
  25. * Eric Anholt <eric@anholt.net>
  26. * Jesse Barnes <jesse.barnes@intel.com>
  27. */
  28. #include <linux/i2c.h>
  29. #include <linux/slab.h>
  30. #include <linux/delay.h>
  31. #include <linux/hdmi.h>
  32. #include <drm/drmP.h>
  33. #include <drm/drm_atomic_helper.h>
  34. #include <drm/drm_crtc.h>
  35. #include <drm/drm_edid.h>
  36. #include <drm/drm_hdcp.h>
  37. #include <drm/drm_scdc_helper.h>
  38. #include "intel_drv.h"
  39. #include <drm/i915_drm.h>
  40. #include <drm/intel_lpe_audio.h>
  41. #include "i915_drv.h"
  42. static struct drm_device *intel_hdmi_to_dev(struct intel_hdmi *intel_hdmi)
  43. {
  44. return hdmi_to_dig_port(intel_hdmi)->base.base.dev;
  45. }
  46. static void
  47. assert_hdmi_port_disabled(struct intel_hdmi *intel_hdmi)
  48. {
  49. struct drm_device *dev = intel_hdmi_to_dev(intel_hdmi);
  50. struct drm_i915_private *dev_priv = to_i915(dev);
  51. u32 enabled_bits;
  52. enabled_bits = HAS_DDI(dev_priv) ? DDI_BUF_CTL_ENABLE : SDVO_ENABLE;
  53. WARN(I915_READ(intel_hdmi->hdmi_reg) & enabled_bits,
  54. "HDMI port enabled, expecting disabled\n");
  55. }
  56. static void
  57. assert_hdmi_transcoder_func_disabled(struct drm_i915_private *dev_priv,
  58. enum transcoder cpu_transcoder)
  59. {
  60. WARN(I915_READ(TRANS_DDI_FUNC_CTL(cpu_transcoder)) &
  61. TRANS_DDI_FUNC_ENABLE,
  62. "HDMI transcoder function enabled, expecting disabled\n");
  63. }
  64. struct intel_hdmi *enc_to_intel_hdmi(struct drm_encoder *encoder)
  65. {
  66. struct intel_digital_port *intel_dig_port =
  67. container_of(encoder, struct intel_digital_port, base.base);
  68. return &intel_dig_port->hdmi;
  69. }
  70. static struct intel_hdmi *intel_attached_hdmi(struct drm_connector *connector)
  71. {
  72. return enc_to_intel_hdmi(&intel_attached_encoder(connector)->base);
  73. }
  74. static u32 g4x_infoframe_index(unsigned int type)
  75. {
  76. switch (type) {
  77. case HDMI_INFOFRAME_TYPE_AVI:
  78. return VIDEO_DIP_SELECT_AVI;
  79. case HDMI_INFOFRAME_TYPE_SPD:
  80. return VIDEO_DIP_SELECT_SPD;
  81. case HDMI_INFOFRAME_TYPE_VENDOR:
  82. return VIDEO_DIP_SELECT_VENDOR;
  83. default:
  84. MISSING_CASE(type);
  85. return 0;
  86. }
  87. }
  88. static u32 g4x_infoframe_enable(unsigned int type)
  89. {
  90. switch (type) {
  91. case HDMI_INFOFRAME_TYPE_AVI:
  92. return VIDEO_DIP_ENABLE_AVI;
  93. case HDMI_INFOFRAME_TYPE_SPD:
  94. return VIDEO_DIP_ENABLE_SPD;
  95. case HDMI_INFOFRAME_TYPE_VENDOR:
  96. return VIDEO_DIP_ENABLE_VENDOR;
  97. default:
  98. MISSING_CASE(type);
  99. return 0;
  100. }
  101. }
  102. static u32 hsw_infoframe_enable(unsigned int type)
  103. {
  104. switch (type) {
  105. case DP_SDP_VSC:
  106. return VIDEO_DIP_ENABLE_VSC_HSW;
  107. case HDMI_INFOFRAME_TYPE_AVI:
  108. return VIDEO_DIP_ENABLE_AVI_HSW;
  109. case HDMI_INFOFRAME_TYPE_SPD:
  110. return VIDEO_DIP_ENABLE_SPD_HSW;
  111. case HDMI_INFOFRAME_TYPE_VENDOR:
  112. return VIDEO_DIP_ENABLE_VS_HSW;
  113. default:
  114. MISSING_CASE(type);
  115. return 0;
  116. }
  117. }
  118. static i915_reg_t
  119. hsw_dip_data_reg(struct drm_i915_private *dev_priv,
  120. enum transcoder cpu_transcoder,
  121. unsigned int type,
  122. int i)
  123. {
  124. switch (type) {
  125. case DP_SDP_VSC:
  126. return HSW_TVIDEO_DIP_VSC_DATA(cpu_transcoder, i);
  127. case HDMI_INFOFRAME_TYPE_AVI:
  128. return HSW_TVIDEO_DIP_AVI_DATA(cpu_transcoder, i);
  129. case HDMI_INFOFRAME_TYPE_SPD:
  130. return HSW_TVIDEO_DIP_SPD_DATA(cpu_transcoder, i);
  131. case HDMI_INFOFRAME_TYPE_VENDOR:
  132. return HSW_TVIDEO_DIP_VS_DATA(cpu_transcoder, i);
  133. default:
  134. MISSING_CASE(type);
  135. return INVALID_MMIO_REG;
  136. }
  137. }
  138. static void g4x_write_infoframe(struct drm_encoder *encoder,
  139. const struct intel_crtc_state *crtc_state,
  140. unsigned int type,
  141. const void *frame, ssize_t len)
  142. {
  143. const u32 *data = frame;
  144. struct drm_device *dev = encoder->dev;
  145. struct drm_i915_private *dev_priv = to_i915(dev);
  146. u32 val = I915_READ(VIDEO_DIP_CTL);
  147. int i;
  148. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  149. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  150. val |= g4x_infoframe_index(type);
  151. val &= ~g4x_infoframe_enable(type);
  152. I915_WRITE(VIDEO_DIP_CTL, val);
  153. mmiowb();
  154. for (i = 0; i < len; i += 4) {
  155. I915_WRITE(VIDEO_DIP_DATA, *data);
  156. data++;
  157. }
  158. /* Write every possible data byte to force correct ECC calculation. */
  159. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  160. I915_WRITE(VIDEO_DIP_DATA, 0);
  161. mmiowb();
  162. val |= g4x_infoframe_enable(type);
  163. val &= ~VIDEO_DIP_FREQ_MASK;
  164. val |= VIDEO_DIP_FREQ_VSYNC;
  165. I915_WRITE(VIDEO_DIP_CTL, val);
  166. POSTING_READ(VIDEO_DIP_CTL);
  167. }
  168. static bool g4x_infoframe_enabled(struct drm_encoder *encoder,
  169. const struct intel_crtc_state *pipe_config)
  170. {
  171. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  172. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  173. u32 val = I915_READ(VIDEO_DIP_CTL);
  174. if ((val & VIDEO_DIP_ENABLE) == 0)
  175. return false;
  176. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  177. return false;
  178. return val & (VIDEO_DIP_ENABLE_AVI |
  179. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  180. }
  181. static void ibx_write_infoframe(struct drm_encoder *encoder,
  182. const struct intel_crtc_state *crtc_state,
  183. unsigned int type,
  184. const void *frame, ssize_t len)
  185. {
  186. const u32 *data = frame;
  187. struct drm_device *dev = encoder->dev;
  188. struct drm_i915_private *dev_priv = to_i915(dev);
  189. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  190. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  191. u32 val = I915_READ(reg);
  192. int i;
  193. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  194. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  195. val |= g4x_infoframe_index(type);
  196. val &= ~g4x_infoframe_enable(type);
  197. I915_WRITE(reg, val);
  198. mmiowb();
  199. for (i = 0; i < len; i += 4) {
  200. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  201. data++;
  202. }
  203. /* Write every possible data byte to force correct ECC calculation. */
  204. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  205. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  206. mmiowb();
  207. val |= g4x_infoframe_enable(type);
  208. val &= ~VIDEO_DIP_FREQ_MASK;
  209. val |= VIDEO_DIP_FREQ_VSYNC;
  210. I915_WRITE(reg, val);
  211. POSTING_READ(reg);
  212. }
  213. static bool ibx_infoframe_enabled(struct drm_encoder *encoder,
  214. const struct intel_crtc_state *pipe_config)
  215. {
  216. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  217. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  218. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  219. i915_reg_t reg = TVIDEO_DIP_CTL(pipe);
  220. u32 val = I915_READ(reg);
  221. if ((val & VIDEO_DIP_ENABLE) == 0)
  222. return false;
  223. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  224. return false;
  225. return val & (VIDEO_DIP_ENABLE_AVI |
  226. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  227. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  228. }
  229. static void cpt_write_infoframe(struct drm_encoder *encoder,
  230. const struct intel_crtc_state *crtc_state,
  231. unsigned int type,
  232. const void *frame, ssize_t len)
  233. {
  234. const u32 *data = frame;
  235. struct drm_device *dev = encoder->dev;
  236. struct drm_i915_private *dev_priv = to_i915(dev);
  237. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  238. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  239. u32 val = I915_READ(reg);
  240. int i;
  241. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  242. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  243. val |= g4x_infoframe_index(type);
  244. /* The DIP control register spec says that we need to update the AVI
  245. * infoframe without clearing its enable bit */
  246. if (type != HDMI_INFOFRAME_TYPE_AVI)
  247. val &= ~g4x_infoframe_enable(type);
  248. I915_WRITE(reg, val);
  249. mmiowb();
  250. for (i = 0; i < len; i += 4) {
  251. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  252. data++;
  253. }
  254. /* Write every possible data byte to force correct ECC calculation. */
  255. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  256. I915_WRITE(TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  257. mmiowb();
  258. val |= g4x_infoframe_enable(type);
  259. val &= ~VIDEO_DIP_FREQ_MASK;
  260. val |= VIDEO_DIP_FREQ_VSYNC;
  261. I915_WRITE(reg, val);
  262. POSTING_READ(reg);
  263. }
  264. static bool cpt_infoframe_enabled(struct drm_encoder *encoder,
  265. const struct intel_crtc_state *pipe_config)
  266. {
  267. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  268. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  269. u32 val = I915_READ(TVIDEO_DIP_CTL(pipe));
  270. if ((val & VIDEO_DIP_ENABLE) == 0)
  271. return false;
  272. return val & (VIDEO_DIP_ENABLE_AVI |
  273. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  274. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  275. }
  276. static void vlv_write_infoframe(struct drm_encoder *encoder,
  277. const struct intel_crtc_state *crtc_state,
  278. unsigned int type,
  279. const void *frame, ssize_t len)
  280. {
  281. const u32 *data = frame;
  282. struct drm_device *dev = encoder->dev;
  283. struct drm_i915_private *dev_priv = to_i915(dev);
  284. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  285. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  286. u32 val = I915_READ(reg);
  287. int i;
  288. WARN(!(val & VIDEO_DIP_ENABLE), "Writing DIP with CTL reg disabled\n");
  289. val &= ~(VIDEO_DIP_SELECT_MASK | 0xf); /* clear DIP data offset */
  290. val |= g4x_infoframe_index(type);
  291. val &= ~g4x_infoframe_enable(type);
  292. I915_WRITE(reg, val);
  293. mmiowb();
  294. for (i = 0; i < len; i += 4) {
  295. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), *data);
  296. data++;
  297. }
  298. /* Write every possible data byte to force correct ECC calculation. */
  299. for (; i < VIDEO_DIP_DATA_SIZE; i += 4)
  300. I915_WRITE(VLV_TVIDEO_DIP_DATA(intel_crtc->pipe), 0);
  301. mmiowb();
  302. val |= g4x_infoframe_enable(type);
  303. val &= ~VIDEO_DIP_FREQ_MASK;
  304. val |= VIDEO_DIP_FREQ_VSYNC;
  305. I915_WRITE(reg, val);
  306. POSTING_READ(reg);
  307. }
  308. static bool vlv_infoframe_enabled(struct drm_encoder *encoder,
  309. const struct intel_crtc_state *pipe_config)
  310. {
  311. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  312. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  313. enum pipe pipe = to_intel_crtc(pipe_config->base.crtc)->pipe;
  314. u32 val = I915_READ(VLV_TVIDEO_DIP_CTL(pipe));
  315. if ((val & VIDEO_DIP_ENABLE) == 0)
  316. return false;
  317. if ((val & VIDEO_DIP_PORT_MASK) != VIDEO_DIP_PORT(intel_dig_port->base.port))
  318. return false;
  319. return val & (VIDEO_DIP_ENABLE_AVI |
  320. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  321. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  322. }
  323. static void hsw_write_infoframe(struct drm_encoder *encoder,
  324. const struct intel_crtc_state *crtc_state,
  325. unsigned int type,
  326. const void *frame, ssize_t len)
  327. {
  328. const u32 *data = frame;
  329. struct drm_device *dev = encoder->dev;
  330. struct drm_i915_private *dev_priv = to_i915(dev);
  331. enum transcoder cpu_transcoder = crtc_state->cpu_transcoder;
  332. i915_reg_t ctl_reg = HSW_TVIDEO_DIP_CTL(cpu_transcoder);
  333. int data_size = type == DP_SDP_VSC ?
  334. VIDEO_DIP_VSC_DATA_SIZE : VIDEO_DIP_DATA_SIZE;
  335. int i;
  336. u32 val = I915_READ(ctl_reg);
  337. val &= ~hsw_infoframe_enable(type);
  338. I915_WRITE(ctl_reg, val);
  339. mmiowb();
  340. for (i = 0; i < len; i += 4) {
  341. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  342. type, i >> 2), *data);
  343. data++;
  344. }
  345. /* Write every possible data byte to force correct ECC calculation. */
  346. for (; i < data_size; i += 4)
  347. I915_WRITE(hsw_dip_data_reg(dev_priv, cpu_transcoder,
  348. type, i >> 2), 0);
  349. mmiowb();
  350. val |= hsw_infoframe_enable(type);
  351. I915_WRITE(ctl_reg, val);
  352. POSTING_READ(ctl_reg);
  353. }
  354. static bool hsw_infoframe_enabled(struct drm_encoder *encoder,
  355. const struct intel_crtc_state *pipe_config)
  356. {
  357. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  358. u32 val = I915_READ(HSW_TVIDEO_DIP_CTL(pipe_config->cpu_transcoder));
  359. return val & (VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  360. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  361. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  362. }
  363. /*
  364. * The data we write to the DIP data buffer registers is 1 byte bigger than the
  365. * HDMI infoframe size because of an ECC/reserved byte at position 3 (starting
  366. * at 0). It's also a byte used by DisplayPort so the same DIP registers can be
  367. * used for both technologies.
  368. *
  369. * DW0: Reserved/ECC/DP | HB2 | HB1 | HB0
  370. * DW1: DB3 | DB2 | DB1 | DB0
  371. * DW2: DB7 | DB6 | DB5 | DB4
  372. * DW3: ...
  373. *
  374. * (HB is Header Byte, DB is Data Byte)
  375. *
  376. * The hdmi pack() functions don't know about that hardware specific hole so we
  377. * trick them by giving an offset into the buffer and moving back the header
  378. * bytes by one.
  379. */
  380. static void intel_write_infoframe(struct drm_encoder *encoder,
  381. const struct intel_crtc_state *crtc_state,
  382. union hdmi_infoframe *frame)
  383. {
  384. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  385. u8 buffer[VIDEO_DIP_DATA_SIZE];
  386. ssize_t len;
  387. /* see comment above for the reason for this offset */
  388. len = hdmi_infoframe_pack(frame, buffer + 1, sizeof(buffer) - 1);
  389. if (len < 0)
  390. return;
  391. /* Insert the 'hole' (see big comment above) at position 3 */
  392. buffer[0] = buffer[1];
  393. buffer[1] = buffer[2];
  394. buffer[2] = buffer[3];
  395. buffer[3] = 0;
  396. len++;
  397. intel_dig_port->write_infoframe(encoder, crtc_state, frame->any.type, buffer, len);
  398. }
  399. static void intel_hdmi_set_avi_infoframe(struct drm_encoder *encoder,
  400. const struct intel_crtc_state *crtc_state,
  401. const struct drm_connector_state *conn_state)
  402. {
  403. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  404. const struct drm_display_mode *adjusted_mode =
  405. &crtc_state->base.adjusted_mode;
  406. struct drm_connector *connector = &intel_hdmi->attached_connector->base;
  407. bool is_hdmi2_sink = connector->display_info.hdmi.scdc.supported;
  408. union hdmi_infoframe frame;
  409. int ret;
  410. ret = drm_hdmi_avi_infoframe_from_display_mode(&frame.avi,
  411. adjusted_mode,
  412. is_hdmi2_sink);
  413. if (ret < 0) {
  414. DRM_ERROR("couldn't fill AVI infoframe\n");
  415. return;
  416. }
  417. if (crtc_state->ycbcr420)
  418. frame.avi.colorspace = HDMI_COLORSPACE_YUV420;
  419. else
  420. frame.avi.colorspace = HDMI_COLORSPACE_RGB;
  421. drm_hdmi_avi_infoframe_quant_range(&frame.avi, adjusted_mode,
  422. crtc_state->limited_color_range ?
  423. HDMI_QUANTIZATION_RANGE_LIMITED :
  424. HDMI_QUANTIZATION_RANGE_FULL,
  425. intel_hdmi->rgb_quant_range_selectable,
  426. is_hdmi2_sink);
  427. drm_hdmi_avi_infoframe_content_type(&frame.avi,
  428. conn_state);
  429. /* TODO: handle pixel repetition for YCBCR420 outputs */
  430. intel_write_infoframe(encoder, crtc_state, &frame);
  431. }
  432. static void intel_hdmi_set_spd_infoframe(struct drm_encoder *encoder,
  433. const struct intel_crtc_state *crtc_state)
  434. {
  435. union hdmi_infoframe frame;
  436. int ret;
  437. ret = hdmi_spd_infoframe_init(&frame.spd, "Intel", "Integrated gfx");
  438. if (ret < 0) {
  439. DRM_ERROR("couldn't fill SPD infoframe\n");
  440. return;
  441. }
  442. frame.spd.sdi = HDMI_SPD_SDI_PC;
  443. intel_write_infoframe(encoder, crtc_state, &frame);
  444. }
  445. static void
  446. intel_hdmi_set_hdmi_infoframe(struct drm_encoder *encoder,
  447. const struct intel_crtc_state *crtc_state,
  448. const struct drm_connector_state *conn_state)
  449. {
  450. union hdmi_infoframe frame;
  451. int ret;
  452. ret = drm_hdmi_vendor_infoframe_from_display_mode(&frame.vendor.hdmi,
  453. conn_state->connector,
  454. &crtc_state->base.adjusted_mode);
  455. if (ret < 0)
  456. return;
  457. intel_write_infoframe(encoder, crtc_state, &frame);
  458. }
  459. static void g4x_set_infoframes(struct drm_encoder *encoder,
  460. bool enable,
  461. const struct intel_crtc_state *crtc_state,
  462. const struct drm_connector_state *conn_state)
  463. {
  464. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  465. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  466. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  467. i915_reg_t reg = VIDEO_DIP_CTL;
  468. u32 val = I915_READ(reg);
  469. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  470. assert_hdmi_port_disabled(intel_hdmi);
  471. /* If the registers were not initialized yet, they might be zeroes,
  472. * which means we're selecting the AVI DIP and we're setting its
  473. * frequency to once. This seems to really confuse the HW and make
  474. * things stop working (the register spec says the AVI always needs to
  475. * be sent every VSync). So here we avoid writing to the register more
  476. * than we need and also explicitly select the AVI DIP and explicitly
  477. * set its frequency to every VSync. Avoiding to write it twice seems to
  478. * be enough to solve the problem, but being defensive shouldn't hurt us
  479. * either. */
  480. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  481. if (!enable) {
  482. if (!(val & VIDEO_DIP_ENABLE))
  483. return;
  484. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  485. DRM_DEBUG_KMS("video DIP still enabled on port %c\n",
  486. (val & VIDEO_DIP_PORT_MASK) >> 29);
  487. return;
  488. }
  489. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  490. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  491. I915_WRITE(reg, val);
  492. POSTING_READ(reg);
  493. return;
  494. }
  495. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  496. if (val & VIDEO_DIP_ENABLE) {
  497. DRM_DEBUG_KMS("video DIP already enabled on port %c\n",
  498. (val & VIDEO_DIP_PORT_MASK) >> 29);
  499. return;
  500. }
  501. val &= ~VIDEO_DIP_PORT_MASK;
  502. val |= port;
  503. }
  504. val |= VIDEO_DIP_ENABLE;
  505. val &= ~(VIDEO_DIP_ENABLE_AVI |
  506. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_SPD);
  507. I915_WRITE(reg, val);
  508. POSTING_READ(reg);
  509. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  510. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  511. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  512. }
  513. static bool hdmi_sink_is_deep_color(const struct drm_connector_state *conn_state)
  514. {
  515. struct drm_connector *connector = conn_state->connector;
  516. /*
  517. * HDMI cloning is only supported on g4x which doesn't
  518. * support deep color or GCP infoframes anyway so no
  519. * need to worry about multiple HDMI sinks here.
  520. */
  521. return connector->display_info.bpc > 8;
  522. }
  523. /*
  524. * Determine if default_phase=1 can be indicated in the GCP infoframe.
  525. *
  526. * From HDMI specification 1.4a:
  527. * - The first pixel of each Video Data Period shall always have a pixel packing phase of 0
  528. * - The first pixel following each Video Data Period shall have a pixel packing phase of 0
  529. * - The PP bits shall be constant for all GCPs and will be equal to the last packing phase
  530. * - The first pixel following every transition of HSYNC or VSYNC shall have a pixel packing
  531. * phase of 0
  532. */
  533. static bool gcp_default_phase_possible(int pipe_bpp,
  534. const struct drm_display_mode *mode)
  535. {
  536. unsigned int pixels_per_group;
  537. switch (pipe_bpp) {
  538. case 30:
  539. /* 4 pixels in 5 clocks */
  540. pixels_per_group = 4;
  541. break;
  542. case 36:
  543. /* 2 pixels in 3 clocks */
  544. pixels_per_group = 2;
  545. break;
  546. case 48:
  547. /* 1 pixel in 2 clocks */
  548. pixels_per_group = 1;
  549. break;
  550. default:
  551. /* phase information not relevant for 8bpc */
  552. return false;
  553. }
  554. return mode->crtc_hdisplay % pixels_per_group == 0 &&
  555. mode->crtc_htotal % pixels_per_group == 0 &&
  556. mode->crtc_hblank_start % pixels_per_group == 0 &&
  557. mode->crtc_hblank_end % pixels_per_group == 0 &&
  558. mode->crtc_hsync_start % pixels_per_group == 0 &&
  559. mode->crtc_hsync_end % pixels_per_group == 0 &&
  560. ((mode->flags & DRM_MODE_FLAG_INTERLACE) == 0 ||
  561. mode->crtc_htotal/2 % pixels_per_group == 0);
  562. }
  563. static bool intel_hdmi_set_gcp_infoframe(struct drm_encoder *encoder,
  564. const struct intel_crtc_state *crtc_state,
  565. const struct drm_connector_state *conn_state)
  566. {
  567. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  568. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  569. i915_reg_t reg;
  570. u32 val = 0;
  571. if (HAS_DDI(dev_priv))
  572. reg = HSW_TVIDEO_DIP_GCP(crtc_state->cpu_transcoder);
  573. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  574. reg = VLV_TVIDEO_DIP_GCP(crtc->pipe);
  575. else if (HAS_PCH_SPLIT(dev_priv))
  576. reg = TVIDEO_DIP_GCP(crtc->pipe);
  577. else
  578. return false;
  579. /* Indicate color depth whenever the sink supports deep color */
  580. if (hdmi_sink_is_deep_color(conn_state))
  581. val |= GCP_COLOR_INDICATION;
  582. /* Enable default_phase whenever the display mode is suitably aligned */
  583. if (gcp_default_phase_possible(crtc_state->pipe_bpp,
  584. &crtc_state->base.adjusted_mode))
  585. val |= GCP_DEFAULT_PHASE_ENABLE;
  586. I915_WRITE(reg, val);
  587. return val != 0;
  588. }
  589. static void ibx_set_infoframes(struct drm_encoder *encoder,
  590. bool enable,
  591. const struct intel_crtc_state *crtc_state,
  592. const struct drm_connector_state *conn_state)
  593. {
  594. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  595. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  596. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  597. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  598. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  599. u32 val = I915_READ(reg);
  600. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  601. assert_hdmi_port_disabled(intel_hdmi);
  602. /* See the big comment in g4x_set_infoframes() */
  603. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  604. if (!enable) {
  605. if (!(val & VIDEO_DIP_ENABLE))
  606. return;
  607. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  608. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  609. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  610. I915_WRITE(reg, val);
  611. POSTING_READ(reg);
  612. return;
  613. }
  614. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  615. WARN(val & VIDEO_DIP_ENABLE,
  616. "DIP already enabled on port %c\n",
  617. (val & VIDEO_DIP_PORT_MASK) >> 29);
  618. val &= ~VIDEO_DIP_PORT_MASK;
  619. val |= port;
  620. }
  621. val |= VIDEO_DIP_ENABLE;
  622. val &= ~(VIDEO_DIP_ENABLE_AVI |
  623. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  624. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  625. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  626. val |= VIDEO_DIP_ENABLE_GCP;
  627. I915_WRITE(reg, val);
  628. POSTING_READ(reg);
  629. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  630. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  631. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  632. }
  633. static void cpt_set_infoframes(struct drm_encoder *encoder,
  634. bool enable,
  635. const struct intel_crtc_state *crtc_state,
  636. const struct drm_connector_state *conn_state)
  637. {
  638. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  639. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  640. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  641. i915_reg_t reg = TVIDEO_DIP_CTL(intel_crtc->pipe);
  642. u32 val = I915_READ(reg);
  643. assert_hdmi_port_disabled(intel_hdmi);
  644. /* See the big comment in g4x_set_infoframes() */
  645. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  646. if (!enable) {
  647. if (!(val & VIDEO_DIP_ENABLE))
  648. return;
  649. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  650. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  651. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  652. I915_WRITE(reg, val);
  653. POSTING_READ(reg);
  654. return;
  655. }
  656. /* Set both together, unset both together: see the spec. */
  657. val |= VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI;
  658. val &= ~(VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  659. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  660. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  661. val |= VIDEO_DIP_ENABLE_GCP;
  662. I915_WRITE(reg, val);
  663. POSTING_READ(reg);
  664. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  665. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  666. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  667. }
  668. static void vlv_set_infoframes(struct drm_encoder *encoder,
  669. bool enable,
  670. const struct intel_crtc_state *crtc_state,
  671. const struct drm_connector_state *conn_state)
  672. {
  673. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  674. struct intel_digital_port *intel_dig_port = enc_to_dig_port(encoder);
  675. struct intel_crtc *intel_crtc = to_intel_crtc(crtc_state->base.crtc);
  676. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(encoder);
  677. i915_reg_t reg = VLV_TVIDEO_DIP_CTL(intel_crtc->pipe);
  678. u32 val = I915_READ(reg);
  679. u32 port = VIDEO_DIP_PORT(intel_dig_port->base.port);
  680. assert_hdmi_port_disabled(intel_hdmi);
  681. /* See the big comment in g4x_set_infoframes() */
  682. val |= VIDEO_DIP_SELECT_AVI | VIDEO_DIP_FREQ_VSYNC;
  683. if (!enable) {
  684. if (!(val & VIDEO_DIP_ENABLE))
  685. return;
  686. val &= ~(VIDEO_DIP_ENABLE | VIDEO_DIP_ENABLE_AVI |
  687. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  688. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  689. I915_WRITE(reg, val);
  690. POSTING_READ(reg);
  691. return;
  692. }
  693. if (port != (val & VIDEO_DIP_PORT_MASK)) {
  694. WARN(val & VIDEO_DIP_ENABLE,
  695. "DIP already enabled on port %c\n",
  696. (val & VIDEO_DIP_PORT_MASK) >> 29);
  697. val &= ~VIDEO_DIP_PORT_MASK;
  698. val |= port;
  699. }
  700. val |= VIDEO_DIP_ENABLE;
  701. val &= ~(VIDEO_DIP_ENABLE_AVI |
  702. VIDEO_DIP_ENABLE_VENDOR | VIDEO_DIP_ENABLE_GAMUT |
  703. VIDEO_DIP_ENABLE_SPD | VIDEO_DIP_ENABLE_GCP);
  704. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  705. val |= VIDEO_DIP_ENABLE_GCP;
  706. I915_WRITE(reg, val);
  707. POSTING_READ(reg);
  708. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  709. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  710. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  711. }
  712. static void hsw_set_infoframes(struct drm_encoder *encoder,
  713. bool enable,
  714. const struct intel_crtc_state *crtc_state,
  715. const struct drm_connector_state *conn_state)
  716. {
  717. struct drm_i915_private *dev_priv = to_i915(encoder->dev);
  718. i915_reg_t reg = HSW_TVIDEO_DIP_CTL(crtc_state->cpu_transcoder);
  719. u32 val = I915_READ(reg);
  720. assert_hdmi_transcoder_func_disabled(dev_priv,
  721. crtc_state->cpu_transcoder);
  722. val &= ~(VIDEO_DIP_ENABLE_VSC_HSW | VIDEO_DIP_ENABLE_AVI_HSW |
  723. VIDEO_DIP_ENABLE_GCP_HSW | VIDEO_DIP_ENABLE_VS_HSW |
  724. VIDEO_DIP_ENABLE_GMP_HSW | VIDEO_DIP_ENABLE_SPD_HSW);
  725. if (!enable) {
  726. I915_WRITE(reg, val);
  727. POSTING_READ(reg);
  728. return;
  729. }
  730. if (intel_hdmi_set_gcp_infoframe(encoder, crtc_state, conn_state))
  731. val |= VIDEO_DIP_ENABLE_GCP_HSW;
  732. I915_WRITE(reg, val);
  733. POSTING_READ(reg);
  734. intel_hdmi_set_avi_infoframe(encoder, crtc_state, conn_state);
  735. intel_hdmi_set_spd_infoframe(encoder, crtc_state);
  736. intel_hdmi_set_hdmi_infoframe(encoder, crtc_state, conn_state);
  737. }
  738. void intel_dp_dual_mode_set_tmds_output(struct intel_hdmi *hdmi, bool enable)
  739. {
  740. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  741. struct i2c_adapter *adapter =
  742. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  743. if (hdmi->dp_dual_mode.type < DRM_DP_DUAL_MODE_TYPE2_DVI)
  744. return;
  745. DRM_DEBUG_KMS("%s DP dual mode adaptor TMDS output\n",
  746. enable ? "Enabling" : "Disabling");
  747. drm_dp_dual_mode_set_tmds_output(hdmi->dp_dual_mode.type,
  748. adapter, enable);
  749. }
  750. static int intel_hdmi_hdcp_read(struct intel_digital_port *intel_dig_port,
  751. unsigned int offset, void *buffer, size_t size)
  752. {
  753. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  754. struct drm_i915_private *dev_priv =
  755. intel_dig_port->base.base.dev->dev_private;
  756. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  757. hdmi->ddc_bus);
  758. int ret;
  759. u8 start = offset & 0xff;
  760. struct i2c_msg msgs[] = {
  761. {
  762. .addr = DRM_HDCP_DDC_ADDR,
  763. .flags = 0,
  764. .len = 1,
  765. .buf = &start,
  766. },
  767. {
  768. .addr = DRM_HDCP_DDC_ADDR,
  769. .flags = I2C_M_RD,
  770. .len = size,
  771. .buf = buffer
  772. }
  773. };
  774. ret = i2c_transfer(adapter, msgs, ARRAY_SIZE(msgs));
  775. if (ret == ARRAY_SIZE(msgs))
  776. return 0;
  777. return ret >= 0 ? -EIO : ret;
  778. }
  779. static int intel_hdmi_hdcp_write(struct intel_digital_port *intel_dig_port,
  780. unsigned int offset, void *buffer, size_t size)
  781. {
  782. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  783. struct drm_i915_private *dev_priv =
  784. intel_dig_port->base.base.dev->dev_private;
  785. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  786. hdmi->ddc_bus);
  787. int ret;
  788. u8 *write_buf;
  789. struct i2c_msg msg;
  790. write_buf = kzalloc(size + 1, GFP_KERNEL);
  791. if (!write_buf)
  792. return -ENOMEM;
  793. write_buf[0] = offset & 0xff;
  794. memcpy(&write_buf[1], buffer, size);
  795. msg.addr = DRM_HDCP_DDC_ADDR;
  796. msg.flags = 0,
  797. msg.len = size + 1,
  798. msg.buf = write_buf;
  799. ret = i2c_transfer(adapter, &msg, 1);
  800. if (ret == 1)
  801. ret = 0;
  802. else if (ret >= 0)
  803. ret = -EIO;
  804. kfree(write_buf);
  805. return ret;
  806. }
  807. static
  808. int intel_hdmi_hdcp_write_an_aksv(struct intel_digital_port *intel_dig_port,
  809. u8 *an)
  810. {
  811. struct intel_hdmi *hdmi = &intel_dig_port->hdmi;
  812. struct drm_i915_private *dev_priv =
  813. intel_dig_port->base.base.dev->dev_private;
  814. struct i2c_adapter *adapter = intel_gmbus_get_adapter(dev_priv,
  815. hdmi->ddc_bus);
  816. int ret;
  817. ret = intel_hdmi_hdcp_write(intel_dig_port, DRM_HDCP_DDC_AN, an,
  818. DRM_HDCP_AN_LEN);
  819. if (ret) {
  820. DRM_ERROR("Write An over DDC failed (%d)\n", ret);
  821. return ret;
  822. }
  823. ret = intel_gmbus_output_aksv(adapter);
  824. if (ret < 0) {
  825. DRM_ERROR("Failed to output aksv (%d)\n", ret);
  826. return ret;
  827. }
  828. return 0;
  829. }
  830. static int intel_hdmi_hdcp_read_bksv(struct intel_digital_port *intel_dig_port,
  831. u8 *bksv)
  832. {
  833. int ret;
  834. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BKSV, bksv,
  835. DRM_HDCP_KSV_LEN);
  836. if (ret)
  837. DRM_ERROR("Read Bksv over DDC failed (%d)\n", ret);
  838. return ret;
  839. }
  840. static
  841. int intel_hdmi_hdcp_read_bstatus(struct intel_digital_port *intel_dig_port,
  842. u8 *bstatus)
  843. {
  844. int ret;
  845. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BSTATUS,
  846. bstatus, DRM_HDCP_BSTATUS_LEN);
  847. if (ret)
  848. DRM_ERROR("Read bstatus over DDC failed (%d)\n", ret);
  849. return ret;
  850. }
  851. static
  852. int intel_hdmi_hdcp_repeater_present(struct intel_digital_port *intel_dig_port,
  853. bool *repeater_present)
  854. {
  855. int ret;
  856. u8 val;
  857. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
  858. if (ret) {
  859. DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
  860. return ret;
  861. }
  862. *repeater_present = val & DRM_HDCP_DDC_BCAPS_REPEATER_PRESENT;
  863. return 0;
  864. }
  865. static
  866. int intel_hdmi_hdcp_read_ri_prime(struct intel_digital_port *intel_dig_port,
  867. u8 *ri_prime)
  868. {
  869. int ret;
  870. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_RI_PRIME,
  871. ri_prime, DRM_HDCP_RI_LEN);
  872. if (ret)
  873. DRM_ERROR("Read Ri' over DDC failed (%d)\n", ret);
  874. return ret;
  875. }
  876. static
  877. int intel_hdmi_hdcp_read_ksv_ready(struct intel_digital_port *intel_dig_port,
  878. bool *ksv_ready)
  879. {
  880. int ret;
  881. u8 val;
  882. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_BCAPS, &val, 1);
  883. if (ret) {
  884. DRM_ERROR("Read bcaps over DDC failed (%d)\n", ret);
  885. return ret;
  886. }
  887. *ksv_ready = val & DRM_HDCP_DDC_BCAPS_KSV_FIFO_READY;
  888. return 0;
  889. }
  890. static
  891. int intel_hdmi_hdcp_read_ksv_fifo(struct intel_digital_port *intel_dig_port,
  892. int num_downstream, u8 *ksv_fifo)
  893. {
  894. int ret;
  895. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_KSV_FIFO,
  896. ksv_fifo, num_downstream * DRM_HDCP_KSV_LEN);
  897. if (ret) {
  898. DRM_ERROR("Read ksv fifo over DDC failed (%d)\n", ret);
  899. return ret;
  900. }
  901. return 0;
  902. }
  903. static
  904. int intel_hdmi_hdcp_read_v_prime_part(struct intel_digital_port *intel_dig_port,
  905. int i, u32 *part)
  906. {
  907. int ret;
  908. if (i >= DRM_HDCP_V_PRIME_NUM_PARTS)
  909. return -EINVAL;
  910. ret = intel_hdmi_hdcp_read(intel_dig_port, DRM_HDCP_DDC_V_PRIME(i),
  911. part, DRM_HDCP_V_PRIME_PART_LEN);
  912. if (ret)
  913. DRM_ERROR("Read V'[%d] over DDC failed (%d)\n", i, ret);
  914. return ret;
  915. }
  916. static
  917. int intel_hdmi_hdcp_toggle_signalling(struct intel_digital_port *intel_dig_port,
  918. bool enable)
  919. {
  920. int ret;
  921. if (!enable)
  922. usleep_range(6, 60); /* Bspec says >= 6us */
  923. ret = intel_ddi_toggle_hdcp_signalling(&intel_dig_port->base, enable);
  924. if (ret) {
  925. DRM_ERROR("%s HDCP signalling failed (%d)\n",
  926. enable ? "Enable" : "Disable", ret);
  927. return ret;
  928. }
  929. return 0;
  930. }
  931. static
  932. bool intel_hdmi_hdcp_check_link(struct intel_digital_port *intel_dig_port)
  933. {
  934. struct drm_i915_private *dev_priv =
  935. intel_dig_port->base.base.dev->dev_private;
  936. enum port port = intel_dig_port->base.port;
  937. int ret;
  938. union {
  939. u32 reg;
  940. u8 shim[DRM_HDCP_RI_LEN];
  941. } ri;
  942. ret = intel_hdmi_hdcp_read_ri_prime(intel_dig_port, ri.shim);
  943. if (ret)
  944. return false;
  945. I915_WRITE(PORT_HDCP_RPRIME(port), ri.reg);
  946. /* Wait for Ri prime match */
  947. if (wait_for(I915_READ(PORT_HDCP_STATUS(port)) &
  948. (HDCP_STATUS_RI_MATCH | HDCP_STATUS_ENC), 1)) {
  949. DRM_ERROR("Ri' mismatch detected, link check failed (%x)\n",
  950. I915_READ(PORT_HDCP_STATUS(port)));
  951. return false;
  952. }
  953. return true;
  954. }
  955. static const struct intel_hdcp_shim intel_hdmi_hdcp_shim = {
  956. .write_an_aksv = intel_hdmi_hdcp_write_an_aksv,
  957. .read_bksv = intel_hdmi_hdcp_read_bksv,
  958. .read_bstatus = intel_hdmi_hdcp_read_bstatus,
  959. .repeater_present = intel_hdmi_hdcp_repeater_present,
  960. .read_ri_prime = intel_hdmi_hdcp_read_ri_prime,
  961. .read_ksv_ready = intel_hdmi_hdcp_read_ksv_ready,
  962. .read_ksv_fifo = intel_hdmi_hdcp_read_ksv_fifo,
  963. .read_v_prime_part = intel_hdmi_hdcp_read_v_prime_part,
  964. .toggle_signalling = intel_hdmi_hdcp_toggle_signalling,
  965. .check_link = intel_hdmi_hdcp_check_link,
  966. };
  967. static void intel_hdmi_prepare(struct intel_encoder *encoder,
  968. const struct intel_crtc_state *crtc_state)
  969. {
  970. struct drm_device *dev = encoder->base.dev;
  971. struct drm_i915_private *dev_priv = to_i915(dev);
  972. struct intel_crtc *crtc = to_intel_crtc(crtc_state->base.crtc);
  973. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  974. const struct drm_display_mode *adjusted_mode = &crtc_state->base.adjusted_mode;
  975. u32 hdmi_val;
  976. intel_dp_dual_mode_set_tmds_output(intel_hdmi, true);
  977. hdmi_val = SDVO_ENCODING_HDMI;
  978. if (!HAS_PCH_SPLIT(dev_priv) && crtc_state->limited_color_range)
  979. hdmi_val |= HDMI_COLOR_RANGE_16_235;
  980. if (adjusted_mode->flags & DRM_MODE_FLAG_PVSYNC)
  981. hdmi_val |= SDVO_VSYNC_ACTIVE_HIGH;
  982. if (adjusted_mode->flags & DRM_MODE_FLAG_PHSYNC)
  983. hdmi_val |= SDVO_HSYNC_ACTIVE_HIGH;
  984. if (crtc_state->pipe_bpp > 24)
  985. hdmi_val |= HDMI_COLOR_FORMAT_12bpc;
  986. else
  987. hdmi_val |= SDVO_COLOR_FORMAT_8bpc;
  988. if (crtc_state->has_hdmi_sink)
  989. hdmi_val |= HDMI_MODE_SELECT_HDMI;
  990. if (HAS_PCH_CPT(dev_priv))
  991. hdmi_val |= SDVO_PIPE_SEL_CPT(crtc->pipe);
  992. else if (IS_CHERRYVIEW(dev_priv))
  993. hdmi_val |= SDVO_PIPE_SEL_CHV(crtc->pipe);
  994. else
  995. hdmi_val |= SDVO_PIPE_SEL(crtc->pipe);
  996. I915_WRITE(intel_hdmi->hdmi_reg, hdmi_val);
  997. POSTING_READ(intel_hdmi->hdmi_reg);
  998. }
  999. static bool intel_hdmi_get_hw_state(struct intel_encoder *encoder,
  1000. enum pipe *pipe)
  1001. {
  1002. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1003. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1004. bool ret;
  1005. if (!intel_display_power_get_if_enabled(dev_priv,
  1006. encoder->power_domain))
  1007. return false;
  1008. ret = intel_sdvo_port_enabled(dev_priv, intel_hdmi->hdmi_reg, pipe);
  1009. intel_display_power_put(dev_priv, encoder->power_domain);
  1010. return ret;
  1011. }
  1012. static void intel_hdmi_get_config(struct intel_encoder *encoder,
  1013. struct intel_crtc_state *pipe_config)
  1014. {
  1015. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1016. struct intel_digital_port *intel_dig_port = hdmi_to_dig_port(intel_hdmi);
  1017. struct drm_device *dev = encoder->base.dev;
  1018. struct drm_i915_private *dev_priv = to_i915(dev);
  1019. u32 tmp, flags = 0;
  1020. int dotclock;
  1021. pipe_config->output_types |= BIT(INTEL_OUTPUT_HDMI);
  1022. tmp = I915_READ(intel_hdmi->hdmi_reg);
  1023. if (tmp & SDVO_HSYNC_ACTIVE_HIGH)
  1024. flags |= DRM_MODE_FLAG_PHSYNC;
  1025. else
  1026. flags |= DRM_MODE_FLAG_NHSYNC;
  1027. if (tmp & SDVO_VSYNC_ACTIVE_HIGH)
  1028. flags |= DRM_MODE_FLAG_PVSYNC;
  1029. else
  1030. flags |= DRM_MODE_FLAG_NVSYNC;
  1031. if (tmp & HDMI_MODE_SELECT_HDMI)
  1032. pipe_config->has_hdmi_sink = true;
  1033. if (intel_dig_port->infoframe_enabled(&encoder->base, pipe_config))
  1034. pipe_config->has_infoframe = true;
  1035. if (tmp & SDVO_AUDIO_ENABLE)
  1036. pipe_config->has_audio = true;
  1037. if (!HAS_PCH_SPLIT(dev_priv) &&
  1038. tmp & HDMI_COLOR_RANGE_16_235)
  1039. pipe_config->limited_color_range = true;
  1040. pipe_config->base.adjusted_mode.flags |= flags;
  1041. if ((tmp & SDVO_COLOR_FORMAT_MASK) == HDMI_COLOR_FORMAT_12bpc)
  1042. dotclock = pipe_config->port_clock * 2 / 3;
  1043. else
  1044. dotclock = pipe_config->port_clock;
  1045. if (pipe_config->pixel_multiplier)
  1046. dotclock /= pipe_config->pixel_multiplier;
  1047. pipe_config->base.adjusted_mode.crtc_clock = dotclock;
  1048. pipe_config->lane_count = 4;
  1049. }
  1050. static void intel_enable_hdmi_audio(struct intel_encoder *encoder,
  1051. const struct intel_crtc_state *pipe_config,
  1052. const struct drm_connector_state *conn_state)
  1053. {
  1054. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  1055. WARN_ON(!pipe_config->has_hdmi_sink);
  1056. DRM_DEBUG_DRIVER("Enabling HDMI audio on pipe %c\n",
  1057. pipe_name(crtc->pipe));
  1058. intel_audio_codec_enable(encoder, pipe_config, conn_state);
  1059. }
  1060. static void g4x_enable_hdmi(struct intel_encoder *encoder,
  1061. const struct intel_crtc_state *pipe_config,
  1062. const struct drm_connector_state *conn_state)
  1063. {
  1064. struct drm_device *dev = encoder->base.dev;
  1065. struct drm_i915_private *dev_priv = to_i915(dev);
  1066. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1067. u32 temp;
  1068. temp = I915_READ(intel_hdmi->hdmi_reg);
  1069. temp |= SDVO_ENABLE;
  1070. if (pipe_config->has_audio)
  1071. temp |= SDVO_AUDIO_ENABLE;
  1072. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1073. POSTING_READ(intel_hdmi->hdmi_reg);
  1074. if (pipe_config->has_audio)
  1075. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1076. }
  1077. static void ibx_enable_hdmi(struct intel_encoder *encoder,
  1078. const struct intel_crtc_state *pipe_config,
  1079. const struct drm_connector_state *conn_state)
  1080. {
  1081. struct drm_device *dev = encoder->base.dev;
  1082. struct drm_i915_private *dev_priv = to_i915(dev);
  1083. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1084. u32 temp;
  1085. temp = I915_READ(intel_hdmi->hdmi_reg);
  1086. temp |= SDVO_ENABLE;
  1087. if (pipe_config->has_audio)
  1088. temp |= SDVO_AUDIO_ENABLE;
  1089. /*
  1090. * HW workaround, need to write this twice for issue
  1091. * that may result in first write getting masked.
  1092. */
  1093. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1094. POSTING_READ(intel_hdmi->hdmi_reg);
  1095. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1096. POSTING_READ(intel_hdmi->hdmi_reg);
  1097. /*
  1098. * HW workaround, need to toggle enable bit off and on
  1099. * for 12bpc with pixel repeat.
  1100. *
  1101. * FIXME: BSpec says this should be done at the end of
  1102. * of the modeset sequence, so not sure if this isn't too soon.
  1103. */
  1104. if (pipe_config->pipe_bpp > 24 &&
  1105. pipe_config->pixel_multiplier > 1) {
  1106. I915_WRITE(intel_hdmi->hdmi_reg, temp & ~SDVO_ENABLE);
  1107. POSTING_READ(intel_hdmi->hdmi_reg);
  1108. /*
  1109. * HW workaround, need to write this twice for issue
  1110. * that may result in first write getting masked.
  1111. */
  1112. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1113. POSTING_READ(intel_hdmi->hdmi_reg);
  1114. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1115. POSTING_READ(intel_hdmi->hdmi_reg);
  1116. }
  1117. if (pipe_config->has_audio)
  1118. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1119. }
  1120. static void cpt_enable_hdmi(struct intel_encoder *encoder,
  1121. const struct intel_crtc_state *pipe_config,
  1122. const struct drm_connector_state *conn_state)
  1123. {
  1124. struct drm_device *dev = encoder->base.dev;
  1125. struct drm_i915_private *dev_priv = to_i915(dev);
  1126. struct intel_crtc *crtc = to_intel_crtc(pipe_config->base.crtc);
  1127. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1128. enum pipe pipe = crtc->pipe;
  1129. u32 temp;
  1130. temp = I915_READ(intel_hdmi->hdmi_reg);
  1131. temp |= SDVO_ENABLE;
  1132. if (pipe_config->has_audio)
  1133. temp |= SDVO_AUDIO_ENABLE;
  1134. /*
  1135. * WaEnableHDMI8bpcBefore12bpc:snb,ivb
  1136. *
  1137. * The procedure for 12bpc is as follows:
  1138. * 1. disable HDMI clock gating
  1139. * 2. enable HDMI with 8bpc
  1140. * 3. enable HDMI with 12bpc
  1141. * 4. enable HDMI clock gating
  1142. */
  1143. if (pipe_config->pipe_bpp > 24) {
  1144. I915_WRITE(TRANS_CHICKEN1(pipe),
  1145. I915_READ(TRANS_CHICKEN1(pipe)) |
  1146. TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  1147. temp &= ~SDVO_COLOR_FORMAT_MASK;
  1148. temp |= SDVO_COLOR_FORMAT_8bpc;
  1149. }
  1150. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1151. POSTING_READ(intel_hdmi->hdmi_reg);
  1152. if (pipe_config->pipe_bpp > 24) {
  1153. temp &= ~SDVO_COLOR_FORMAT_MASK;
  1154. temp |= HDMI_COLOR_FORMAT_12bpc;
  1155. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1156. POSTING_READ(intel_hdmi->hdmi_reg);
  1157. I915_WRITE(TRANS_CHICKEN1(pipe),
  1158. I915_READ(TRANS_CHICKEN1(pipe)) &
  1159. ~TRANS_CHICKEN1_HDMIUNIT_GC_DISABLE);
  1160. }
  1161. if (pipe_config->has_audio)
  1162. intel_enable_hdmi_audio(encoder, pipe_config, conn_state);
  1163. }
  1164. static void vlv_enable_hdmi(struct intel_encoder *encoder,
  1165. const struct intel_crtc_state *pipe_config,
  1166. const struct drm_connector_state *conn_state)
  1167. {
  1168. }
  1169. static void intel_disable_hdmi(struct intel_encoder *encoder,
  1170. const struct intel_crtc_state *old_crtc_state,
  1171. const struct drm_connector_state *old_conn_state)
  1172. {
  1173. struct drm_device *dev = encoder->base.dev;
  1174. struct drm_i915_private *dev_priv = to_i915(dev);
  1175. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1176. struct intel_digital_port *intel_dig_port =
  1177. hdmi_to_dig_port(intel_hdmi);
  1178. struct intel_crtc *crtc = to_intel_crtc(old_crtc_state->base.crtc);
  1179. u32 temp;
  1180. temp = I915_READ(intel_hdmi->hdmi_reg);
  1181. temp &= ~(SDVO_ENABLE | SDVO_AUDIO_ENABLE);
  1182. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1183. POSTING_READ(intel_hdmi->hdmi_reg);
  1184. /*
  1185. * HW workaround for IBX, we need to move the port
  1186. * to transcoder A after disabling it to allow the
  1187. * matching DP port to be enabled on transcoder A.
  1188. */
  1189. if (HAS_PCH_IBX(dev_priv) && crtc->pipe == PIPE_B) {
  1190. /*
  1191. * We get CPU/PCH FIFO underruns on the other pipe when
  1192. * doing the workaround. Sweep them under the rug.
  1193. */
  1194. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1195. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, false);
  1196. temp &= ~SDVO_PIPE_SEL_MASK;
  1197. temp |= SDVO_ENABLE | SDVO_PIPE_SEL(PIPE_A);
  1198. /*
  1199. * HW workaround, need to write this twice for issue
  1200. * that may result in first write getting masked.
  1201. */
  1202. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1203. POSTING_READ(intel_hdmi->hdmi_reg);
  1204. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1205. POSTING_READ(intel_hdmi->hdmi_reg);
  1206. temp &= ~SDVO_ENABLE;
  1207. I915_WRITE(intel_hdmi->hdmi_reg, temp);
  1208. POSTING_READ(intel_hdmi->hdmi_reg);
  1209. intel_wait_for_vblank_if_active(dev_priv, PIPE_A);
  1210. intel_set_cpu_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1211. intel_set_pch_fifo_underrun_reporting(dev_priv, PIPE_A, true);
  1212. }
  1213. intel_dig_port->set_infoframes(&encoder->base, false,
  1214. old_crtc_state, old_conn_state);
  1215. intel_dp_dual_mode_set_tmds_output(intel_hdmi, false);
  1216. }
  1217. static void g4x_disable_hdmi(struct intel_encoder *encoder,
  1218. const struct intel_crtc_state *old_crtc_state,
  1219. const struct drm_connector_state *old_conn_state)
  1220. {
  1221. if (old_crtc_state->has_audio)
  1222. intel_audio_codec_disable(encoder,
  1223. old_crtc_state, old_conn_state);
  1224. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1225. }
  1226. static void pch_disable_hdmi(struct intel_encoder *encoder,
  1227. const struct intel_crtc_state *old_crtc_state,
  1228. const struct drm_connector_state *old_conn_state)
  1229. {
  1230. if (old_crtc_state->has_audio)
  1231. intel_audio_codec_disable(encoder,
  1232. old_crtc_state, old_conn_state);
  1233. }
  1234. static void pch_post_disable_hdmi(struct intel_encoder *encoder,
  1235. const struct intel_crtc_state *old_crtc_state,
  1236. const struct drm_connector_state *old_conn_state)
  1237. {
  1238. intel_disable_hdmi(encoder, old_crtc_state, old_conn_state);
  1239. }
  1240. static int intel_hdmi_source_max_tmds_clock(struct intel_encoder *encoder)
  1241. {
  1242. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1243. const struct ddi_vbt_port_info *info =
  1244. &dev_priv->vbt.ddi_port_info[encoder->port];
  1245. int max_tmds_clock;
  1246. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  1247. max_tmds_clock = 594000;
  1248. else if (INTEL_GEN(dev_priv) >= 8 || IS_HASWELL(dev_priv))
  1249. max_tmds_clock = 300000;
  1250. else if (INTEL_GEN(dev_priv) >= 5)
  1251. max_tmds_clock = 225000;
  1252. else
  1253. max_tmds_clock = 165000;
  1254. if (info->max_tmds_clock)
  1255. max_tmds_clock = min(max_tmds_clock, info->max_tmds_clock);
  1256. return max_tmds_clock;
  1257. }
  1258. static int hdmi_port_clock_limit(struct intel_hdmi *hdmi,
  1259. bool respect_downstream_limits,
  1260. bool force_dvi)
  1261. {
  1262. struct intel_encoder *encoder = &hdmi_to_dig_port(hdmi)->base;
  1263. int max_tmds_clock = intel_hdmi_source_max_tmds_clock(encoder);
  1264. if (respect_downstream_limits) {
  1265. struct intel_connector *connector = hdmi->attached_connector;
  1266. const struct drm_display_info *info = &connector->base.display_info;
  1267. if (hdmi->dp_dual_mode.max_tmds_clock)
  1268. max_tmds_clock = min(max_tmds_clock,
  1269. hdmi->dp_dual_mode.max_tmds_clock);
  1270. if (info->max_tmds_clock)
  1271. max_tmds_clock = min(max_tmds_clock,
  1272. info->max_tmds_clock);
  1273. else if (!hdmi->has_hdmi_sink || force_dvi)
  1274. max_tmds_clock = min(max_tmds_clock, 165000);
  1275. }
  1276. return max_tmds_clock;
  1277. }
  1278. static enum drm_mode_status
  1279. hdmi_port_clock_valid(struct intel_hdmi *hdmi,
  1280. int clock, bool respect_downstream_limits,
  1281. bool force_dvi)
  1282. {
  1283. struct drm_i915_private *dev_priv = to_i915(intel_hdmi_to_dev(hdmi));
  1284. if (clock < 25000)
  1285. return MODE_CLOCK_LOW;
  1286. if (clock > hdmi_port_clock_limit(hdmi, respect_downstream_limits, force_dvi))
  1287. return MODE_CLOCK_HIGH;
  1288. /* BXT DPLL can't generate 223-240 MHz */
  1289. if (IS_GEN9_LP(dev_priv) && clock > 223333 && clock < 240000)
  1290. return MODE_CLOCK_RANGE;
  1291. /* CHV DPLL can't generate 216-240 MHz */
  1292. if (IS_CHERRYVIEW(dev_priv) && clock > 216000 && clock < 240000)
  1293. return MODE_CLOCK_RANGE;
  1294. return MODE_OK;
  1295. }
  1296. static enum drm_mode_status
  1297. intel_hdmi_mode_valid(struct drm_connector *connector,
  1298. struct drm_display_mode *mode)
  1299. {
  1300. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1301. struct drm_device *dev = intel_hdmi_to_dev(hdmi);
  1302. struct drm_i915_private *dev_priv = to_i915(dev);
  1303. enum drm_mode_status status;
  1304. int clock;
  1305. int max_dotclk = to_i915(connector->dev)->max_dotclk_freq;
  1306. bool force_dvi =
  1307. READ_ONCE(to_intel_digital_connector_state(connector->state)->force_audio) == HDMI_AUDIO_OFF_DVI;
  1308. if (mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1309. return MODE_NO_DBLESCAN;
  1310. clock = mode->clock;
  1311. if ((mode->flags & DRM_MODE_FLAG_3D_MASK) == DRM_MODE_FLAG_3D_FRAME_PACKING)
  1312. clock *= 2;
  1313. if (clock > max_dotclk)
  1314. return MODE_CLOCK_HIGH;
  1315. if (mode->flags & DRM_MODE_FLAG_DBLCLK)
  1316. clock *= 2;
  1317. if (drm_mode_is_420_only(&connector->display_info, mode))
  1318. clock /= 2;
  1319. /* check if we can do 8bpc */
  1320. status = hdmi_port_clock_valid(hdmi, clock, true, force_dvi);
  1321. if (hdmi->has_hdmi_sink && !force_dvi) {
  1322. /* if we can't do 8bpc we may still be able to do 12bpc */
  1323. if (status != MODE_OK && !HAS_GMCH_DISPLAY(dev_priv))
  1324. status = hdmi_port_clock_valid(hdmi, clock * 3 / 2,
  1325. true, force_dvi);
  1326. /* if we can't do 8,12bpc we may still be able to do 10bpc */
  1327. if (status != MODE_OK && INTEL_GEN(dev_priv) >= 11)
  1328. status = hdmi_port_clock_valid(hdmi, clock * 5 / 4,
  1329. true, force_dvi);
  1330. }
  1331. return status;
  1332. }
  1333. static bool hdmi_deep_color_possible(const struct intel_crtc_state *crtc_state,
  1334. int bpc)
  1335. {
  1336. struct drm_i915_private *dev_priv =
  1337. to_i915(crtc_state->base.crtc->dev);
  1338. struct drm_atomic_state *state = crtc_state->base.state;
  1339. struct drm_connector_state *connector_state;
  1340. struct drm_connector *connector;
  1341. int i;
  1342. if (HAS_GMCH_DISPLAY(dev_priv))
  1343. return false;
  1344. if (bpc == 10 && INTEL_GEN(dev_priv) < 11)
  1345. return false;
  1346. if (crtc_state->pipe_bpp <= 8*3)
  1347. return false;
  1348. if (!crtc_state->has_hdmi_sink)
  1349. return false;
  1350. /*
  1351. * HDMI deep color affects the clocks, so it's only possible
  1352. * when not cloning with other encoder types.
  1353. */
  1354. if (crtc_state->output_types != 1 << INTEL_OUTPUT_HDMI)
  1355. return false;
  1356. for_each_new_connector_in_state(state, connector, connector_state, i) {
  1357. const struct drm_display_info *info = &connector->display_info;
  1358. if (connector_state->crtc != crtc_state->base.crtc)
  1359. continue;
  1360. if (crtc_state->ycbcr420) {
  1361. const struct drm_hdmi_info *hdmi = &info->hdmi;
  1362. if (bpc == 12 && !(hdmi->y420_dc_modes &
  1363. DRM_EDID_YCBCR420_DC_36))
  1364. return false;
  1365. else if (bpc == 10 && !(hdmi->y420_dc_modes &
  1366. DRM_EDID_YCBCR420_DC_30))
  1367. return false;
  1368. } else {
  1369. if (bpc == 12 && !(info->edid_hdmi_dc_modes &
  1370. DRM_EDID_HDMI_DC_36))
  1371. return false;
  1372. else if (bpc == 10 && !(info->edid_hdmi_dc_modes &
  1373. DRM_EDID_HDMI_DC_30))
  1374. return false;
  1375. }
  1376. }
  1377. /* Display WA #1139: glk */
  1378. if (bpc == 12 && IS_GLK_REVID(dev_priv, 0, GLK_REVID_A1) &&
  1379. crtc_state->base.adjusted_mode.htotal > 5460)
  1380. return false;
  1381. return true;
  1382. }
  1383. static bool
  1384. intel_hdmi_ycbcr420_config(struct drm_connector *connector,
  1385. struct intel_crtc_state *config,
  1386. int *clock_12bpc, int *clock_10bpc,
  1387. int *clock_8bpc)
  1388. {
  1389. struct intel_crtc *intel_crtc = to_intel_crtc(config->base.crtc);
  1390. if (!connector->ycbcr_420_allowed) {
  1391. DRM_ERROR("Platform doesn't support YCBCR420 output\n");
  1392. return false;
  1393. }
  1394. /* YCBCR420 TMDS rate requirement is half the pixel clock */
  1395. config->port_clock /= 2;
  1396. *clock_12bpc /= 2;
  1397. *clock_10bpc /= 2;
  1398. *clock_8bpc /= 2;
  1399. config->ycbcr420 = true;
  1400. /* YCBCR 420 output conversion needs a scaler */
  1401. if (skl_update_scaler_crtc(config)) {
  1402. DRM_DEBUG_KMS("Scaler allocation for output failed\n");
  1403. return false;
  1404. }
  1405. intel_pch_panel_fitting(intel_crtc, config,
  1406. DRM_MODE_SCALE_FULLSCREEN);
  1407. return true;
  1408. }
  1409. bool intel_hdmi_compute_config(struct intel_encoder *encoder,
  1410. struct intel_crtc_state *pipe_config,
  1411. struct drm_connector_state *conn_state)
  1412. {
  1413. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1414. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1415. struct drm_display_mode *adjusted_mode = &pipe_config->base.adjusted_mode;
  1416. struct drm_connector *connector = conn_state->connector;
  1417. struct drm_scdc *scdc = &connector->display_info.hdmi.scdc;
  1418. struct intel_digital_connector_state *intel_conn_state =
  1419. to_intel_digital_connector_state(conn_state);
  1420. int clock_8bpc = pipe_config->base.adjusted_mode.crtc_clock;
  1421. int clock_10bpc = clock_8bpc * 5 / 4;
  1422. int clock_12bpc = clock_8bpc * 3 / 2;
  1423. int desired_bpp;
  1424. bool force_dvi = intel_conn_state->force_audio == HDMI_AUDIO_OFF_DVI;
  1425. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLSCAN)
  1426. return false;
  1427. pipe_config->has_hdmi_sink = !force_dvi && intel_hdmi->has_hdmi_sink;
  1428. if (pipe_config->has_hdmi_sink)
  1429. pipe_config->has_infoframe = true;
  1430. if (intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_AUTO) {
  1431. /* See CEA-861-E - 5.1 Default Encoding Parameters */
  1432. pipe_config->limited_color_range =
  1433. pipe_config->has_hdmi_sink &&
  1434. drm_default_rgb_quant_range(adjusted_mode) ==
  1435. HDMI_QUANTIZATION_RANGE_LIMITED;
  1436. } else {
  1437. pipe_config->limited_color_range =
  1438. intel_conn_state->broadcast_rgb == INTEL_BROADCAST_RGB_LIMITED;
  1439. }
  1440. if (adjusted_mode->flags & DRM_MODE_FLAG_DBLCLK) {
  1441. pipe_config->pixel_multiplier = 2;
  1442. clock_8bpc *= 2;
  1443. clock_10bpc *= 2;
  1444. clock_12bpc *= 2;
  1445. }
  1446. if (drm_mode_is_420_only(&connector->display_info, adjusted_mode)) {
  1447. if (!intel_hdmi_ycbcr420_config(connector, pipe_config,
  1448. &clock_12bpc, &clock_10bpc,
  1449. &clock_8bpc)) {
  1450. DRM_ERROR("Can't support YCBCR420 output\n");
  1451. return false;
  1452. }
  1453. }
  1454. if (HAS_PCH_SPLIT(dev_priv) && !HAS_DDI(dev_priv))
  1455. pipe_config->has_pch_encoder = true;
  1456. if (pipe_config->has_hdmi_sink) {
  1457. if (intel_conn_state->force_audio == HDMI_AUDIO_AUTO)
  1458. pipe_config->has_audio = intel_hdmi->has_audio;
  1459. else
  1460. pipe_config->has_audio =
  1461. intel_conn_state->force_audio == HDMI_AUDIO_ON;
  1462. }
  1463. /*
  1464. * Note that g4x/vlv don't support 12bpc hdmi outputs. We also need
  1465. * to check that the higher clock still fits within limits.
  1466. */
  1467. if (hdmi_deep_color_possible(pipe_config, 12) &&
  1468. hdmi_port_clock_valid(intel_hdmi, clock_12bpc,
  1469. true, force_dvi) == MODE_OK) {
  1470. DRM_DEBUG_KMS("picking bpc to 12 for HDMI output\n");
  1471. desired_bpp = 12*3;
  1472. /* Need to adjust the port link by 1.5x for 12bpc. */
  1473. pipe_config->port_clock = clock_12bpc;
  1474. } else if (hdmi_deep_color_possible(pipe_config, 10) &&
  1475. hdmi_port_clock_valid(intel_hdmi, clock_10bpc,
  1476. true, force_dvi) == MODE_OK) {
  1477. DRM_DEBUG_KMS("picking bpc to 10 for HDMI output\n");
  1478. desired_bpp = 10 * 3;
  1479. /* Need to adjust the port link by 1.25x for 10bpc. */
  1480. pipe_config->port_clock = clock_10bpc;
  1481. } else {
  1482. DRM_DEBUG_KMS("picking bpc to 8 for HDMI output\n");
  1483. desired_bpp = 8*3;
  1484. pipe_config->port_clock = clock_8bpc;
  1485. }
  1486. if (!pipe_config->bw_constrained) {
  1487. DRM_DEBUG_KMS("forcing pipe bpp to %i for HDMI\n", desired_bpp);
  1488. pipe_config->pipe_bpp = desired_bpp;
  1489. }
  1490. if (hdmi_port_clock_valid(intel_hdmi, pipe_config->port_clock,
  1491. false, force_dvi) != MODE_OK) {
  1492. DRM_DEBUG_KMS("unsupported HDMI clock, rejecting mode\n");
  1493. return false;
  1494. }
  1495. /* Set user selected PAR to incoming mode's member */
  1496. adjusted_mode->picture_aspect_ratio = conn_state->picture_aspect_ratio;
  1497. pipe_config->lane_count = 4;
  1498. if (scdc->scrambling.supported && (INTEL_GEN(dev_priv) >= 10 ||
  1499. IS_GEMINILAKE(dev_priv))) {
  1500. if (scdc->scrambling.low_rates)
  1501. pipe_config->hdmi_scrambling = true;
  1502. if (pipe_config->port_clock > 340000) {
  1503. pipe_config->hdmi_scrambling = true;
  1504. pipe_config->hdmi_high_tmds_clock_ratio = true;
  1505. }
  1506. }
  1507. return true;
  1508. }
  1509. static void
  1510. intel_hdmi_unset_edid(struct drm_connector *connector)
  1511. {
  1512. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1513. intel_hdmi->has_hdmi_sink = false;
  1514. intel_hdmi->has_audio = false;
  1515. intel_hdmi->rgb_quant_range_selectable = false;
  1516. intel_hdmi->dp_dual_mode.type = DRM_DP_DUAL_MODE_NONE;
  1517. intel_hdmi->dp_dual_mode.max_tmds_clock = 0;
  1518. kfree(to_intel_connector(connector)->detect_edid);
  1519. to_intel_connector(connector)->detect_edid = NULL;
  1520. }
  1521. static void
  1522. intel_hdmi_dp_dual_mode_detect(struct drm_connector *connector, bool has_edid)
  1523. {
  1524. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1525. struct intel_hdmi *hdmi = intel_attached_hdmi(connector);
  1526. enum port port = hdmi_to_dig_port(hdmi)->base.port;
  1527. struct i2c_adapter *adapter =
  1528. intel_gmbus_get_adapter(dev_priv, hdmi->ddc_bus);
  1529. enum drm_dp_dual_mode_type type = drm_dp_dual_mode_detect(adapter);
  1530. /*
  1531. * Type 1 DVI adaptors are not required to implement any
  1532. * registers, so we can't always detect their presence.
  1533. * Ideally we should be able to check the state of the
  1534. * CONFIG1 pin, but no such luck on our hardware.
  1535. *
  1536. * The only method left to us is to check the VBT to see
  1537. * if the port is a dual mode capable DP port. But let's
  1538. * only do that when we sucesfully read the EDID, to avoid
  1539. * confusing log messages about DP dual mode adaptors when
  1540. * there's nothing connected to the port.
  1541. */
  1542. if (type == DRM_DP_DUAL_MODE_UNKNOWN) {
  1543. /* An overridden EDID imply that we want this port for testing.
  1544. * Make sure not to set limits for that port.
  1545. */
  1546. if (has_edid && !connector->override_edid &&
  1547. intel_bios_is_port_dp_dual_mode(dev_priv, port)) {
  1548. DRM_DEBUG_KMS("Assuming DP dual mode adaptor presence based on VBT\n");
  1549. type = DRM_DP_DUAL_MODE_TYPE1_DVI;
  1550. } else {
  1551. type = DRM_DP_DUAL_MODE_NONE;
  1552. }
  1553. }
  1554. if (type == DRM_DP_DUAL_MODE_NONE)
  1555. return;
  1556. hdmi->dp_dual_mode.type = type;
  1557. hdmi->dp_dual_mode.max_tmds_clock =
  1558. drm_dp_dual_mode_max_tmds_clock(type, adapter);
  1559. DRM_DEBUG_KMS("DP dual mode adaptor (%s) detected (max TMDS clock: %d kHz)\n",
  1560. drm_dp_get_dual_mode_type_name(type),
  1561. hdmi->dp_dual_mode.max_tmds_clock);
  1562. }
  1563. static bool
  1564. intel_hdmi_set_edid(struct drm_connector *connector)
  1565. {
  1566. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1567. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1568. struct edid *edid;
  1569. bool connected = false;
  1570. struct i2c_adapter *i2c;
  1571. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1572. i2c = intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
  1573. edid = drm_get_edid(connector, i2c);
  1574. if (!edid && !intel_gmbus_is_forced_bit(i2c)) {
  1575. DRM_DEBUG_KMS("HDMI GMBUS EDID read failed, retry using GPIO bit-banging\n");
  1576. intel_gmbus_force_bit(i2c, true);
  1577. edid = drm_get_edid(connector, i2c);
  1578. intel_gmbus_force_bit(i2c, false);
  1579. }
  1580. intel_hdmi_dp_dual_mode_detect(connector, edid != NULL);
  1581. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1582. to_intel_connector(connector)->detect_edid = edid;
  1583. if (edid && edid->input & DRM_EDID_INPUT_DIGITAL) {
  1584. intel_hdmi->rgb_quant_range_selectable =
  1585. drm_rgb_quant_range_selectable(edid);
  1586. intel_hdmi->has_audio = drm_detect_monitor_audio(edid);
  1587. intel_hdmi->has_hdmi_sink = drm_detect_hdmi_monitor(edid);
  1588. connected = true;
  1589. }
  1590. cec_notifier_set_phys_addr_from_edid(intel_hdmi->cec_notifier, edid);
  1591. return connected;
  1592. }
  1593. static enum drm_connector_status
  1594. intel_hdmi_detect(struct drm_connector *connector, bool force)
  1595. {
  1596. enum drm_connector_status status;
  1597. struct drm_i915_private *dev_priv = to_i915(connector->dev);
  1598. struct intel_hdmi *intel_hdmi = intel_attached_hdmi(connector);
  1599. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1600. connector->base.id, connector->name);
  1601. intel_display_power_get(dev_priv, POWER_DOMAIN_GMBUS);
  1602. intel_hdmi_unset_edid(connector);
  1603. if (intel_hdmi_set_edid(connector))
  1604. status = connector_status_connected;
  1605. else
  1606. status = connector_status_disconnected;
  1607. intel_display_power_put(dev_priv, POWER_DOMAIN_GMBUS);
  1608. if (status != connector_status_connected)
  1609. cec_notifier_phys_addr_invalidate(intel_hdmi->cec_notifier);
  1610. return status;
  1611. }
  1612. static void
  1613. intel_hdmi_force(struct drm_connector *connector)
  1614. {
  1615. DRM_DEBUG_KMS("[CONNECTOR:%d:%s]\n",
  1616. connector->base.id, connector->name);
  1617. intel_hdmi_unset_edid(connector);
  1618. if (connector->status != connector_status_connected)
  1619. return;
  1620. intel_hdmi_set_edid(connector);
  1621. }
  1622. static int intel_hdmi_get_modes(struct drm_connector *connector)
  1623. {
  1624. struct edid *edid;
  1625. edid = to_intel_connector(connector)->detect_edid;
  1626. if (edid == NULL)
  1627. return 0;
  1628. return intel_connector_update_modes(connector, edid);
  1629. }
  1630. static void intel_hdmi_pre_enable(struct intel_encoder *encoder,
  1631. const struct intel_crtc_state *pipe_config,
  1632. const struct drm_connector_state *conn_state)
  1633. {
  1634. struct intel_digital_port *intel_dig_port =
  1635. enc_to_dig_port(&encoder->base);
  1636. intel_hdmi_prepare(encoder, pipe_config);
  1637. intel_dig_port->set_infoframes(&encoder->base,
  1638. pipe_config->has_infoframe,
  1639. pipe_config, conn_state);
  1640. }
  1641. static void vlv_hdmi_pre_enable(struct intel_encoder *encoder,
  1642. const struct intel_crtc_state *pipe_config,
  1643. const struct drm_connector_state *conn_state)
  1644. {
  1645. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1646. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1647. vlv_phy_pre_encoder_enable(encoder, pipe_config);
  1648. /* HDMI 1.0V-2dB */
  1649. vlv_set_phy_signal_level(encoder, 0x2b245f5f, 0x00002000, 0x5578b83a,
  1650. 0x2b247878);
  1651. dport->set_infoframes(&encoder->base,
  1652. pipe_config->has_infoframe,
  1653. pipe_config, conn_state);
  1654. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1655. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1656. }
  1657. static void vlv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1658. const struct intel_crtc_state *pipe_config,
  1659. const struct drm_connector_state *conn_state)
  1660. {
  1661. intel_hdmi_prepare(encoder, pipe_config);
  1662. vlv_phy_pre_pll_enable(encoder, pipe_config);
  1663. }
  1664. static void chv_hdmi_pre_pll_enable(struct intel_encoder *encoder,
  1665. const struct intel_crtc_state *pipe_config,
  1666. const struct drm_connector_state *conn_state)
  1667. {
  1668. intel_hdmi_prepare(encoder, pipe_config);
  1669. chv_phy_pre_pll_enable(encoder, pipe_config);
  1670. }
  1671. static void chv_hdmi_post_pll_disable(struct intel_encoder *encoder,
  1672. const struct intel_crtc_state *old_crtc_state,
  1673. const struct drm_connector_state *old_conn_state)
  1674. {
  1675. chv_phy_post_pll_disable(encoder, old_crtc_state);
  1676. }
  1677. static void vlv_hdmi_post_disable(struct intel_encoder *encoder,
  1678. const struct intel_crtc_state *old_crtc_state,
  1679. const struct drm_connector_state *old_conn_state)
  1680. {
  1681. /* Reset lanes to avoid HDMI flicker (VLV w/a) */
  1682. vlv_phy_reset_lanes(encoder, old_crtc_state);
  1683. }
  1684. static void chv_hdmi_post_disable(struct intel_encoder *encoder,
  1685. const struct intel_crtc_state *old_crtc_state,
  1686. const struct drm_connector_state *old_conn_state)
  1687. {
  1688. struct drm_device *dev = encoder->base.dev;
  1689. struct drm_i915_private *dev_priv = to_i915(dev);
  1690. mutex_lock(&dev_priv->sb_lock);
  1691. /* Assert data lane reset */
  1692. chv_data_lane_soft_reset(encoder, old_crtc_state, true);
  1693. mutex_unlock(&dev_priv->sb_lock);
  1694. }
  1695. static void chv_hdmi_pre_enable(struct intel_encoder *encoder,
  1696. const struct intel_crtc_state *pipe_config,
  1697. const struct drm_connector_state *conn_state)
  1698. {
  1699. struct intel_digital_port *dport = enc_to_dig_port(&encoder->base);
  1700. struct drm_device *dev = encoder->base.dev;
  1701. struct drm_i915_private *dev_priv = to_i915(dev);
  1702. chv_phy_pre_encoder_enable(encoder, pipe_config);
  1703. /* FIXME: Program the support xxx V-dB */
  1704. /* Use 800mV-0dB */
  1705. chv_set_phy_signal_level(encoder, 128, 102, false);
  1706. dport->set_infoframes(&encoder->base,
  1707. pipe_config->has_infoframe,
  1708. pipe_config, conn_state);
  1709. g4x_enable_hdmi(encoder, pipe_config, conn_state);
  1710. vlv_wait_port_ready(dev_priv, dport, 0x0);
  1711. /* Second common lane will stay alive on its own now */
  1712. chv_phy_release_cl2_override(encoder);
  1713. }
  1714. static void intel_hdmi_destroy(struct drm_connector *connector)
  1715. {
  1716. if (intel_attached_hdmi(connector)->cec_notifier)
  1717. cec_notifier_put(intel_attached_hdmi(connector)->cec_notifier);
  1718. kfree(to_intel_connector(connector)->detect_edid);
  1719. drm_connector_cleanup(connector);
  1720. kfree(connector);
  1721. }
  1722. static const struct drm_connector_funcs intel_hdmi_connector_funcs = {
  1723. .detect = intel_hdmi_detect,
  1724. .force = intel_hdmi_force,
  1725. .fill_modes = drm_helper_probe_single_connector_modes,
  1726. .atomic_get_property = intel_digital_connector_atomic_get_property,
  1727. .atomic_set_property = intel_digital_connector_atomic_set_property,
  1728. .late_register = intel_connector_register,
  1729. .early_unregister = intel_connector_unregister,
  1730. .destroy = intel_hdmi_destroy,
  1731. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1732. .atomic_duplicate_state = intel_digital_connector_duplicate_state,
  1733. };
  1734. static const struct drm_connector_helper_funcs intel_hdmi_connector_helper_funcs = {
  1735. .get_modes = intel_hdmi_get_modes,
  1736. .mode_valid = intel_hdmi_mode_valid,
  1737. .atomic_check = intel_digital_connector_atomic_check,
  1738. };
  1739. static const struct drm_encoder_funcs intel_hdmi_enc_funcs = {
  1740. .destroy = intel_encoder_destroy,
  1741. };
  1742. static void
  1743. intel_hdmi_add_properties(struct intel_hdmi *intel_hdmi, struct drm_connector *connector)
  1744. {
  1745. intel_attach_force_audio_property(connector);
  1746. intel_attach_broadcast_rgb_property(connector);
  1747. intel_attach_aspect_ratio_property(connector);
  1748. drm_connector_attach_content_type_property(connector);
  1749. connector->state->picture_aspect_ratio = HDMI_PICTURE_ASPECT_NONE;
  1750. }
  1751. /*
  1752. * intel_hdmi_handle_sink_scrambling: handle sink scrambling/clock ratio setup
  1753. * @encoder: intel_encoder
  1754. * @connector: drm_connector
  1755. * @high_tmds_clock_ratio = bool to indicate if the function needs to set
  1756. * or reset the high tmds clock ratio for scrambling
  1757. * @scrambling: bool to Indicate if the function needs to set or reset
  1758. * sink scrambling
  1759. *
  1760. * This function handles scrambling on HDMI 2.0 capable sinks.
  1761. * If required clock rate is > 340 Mhz && scrambling is supported by sink
  1762. * it enables scrambling. This should be called before enabling the HDMI
  1763. * 2.0 port, as the sink can choose to disable the scrambling if it doesn't
  1764. * detect a scrambled clock within 100 ms.
  1765. *
  1766. * Returns:
  1767. * True on success, false on failure.
  1768. */
  1769. bool intel_hdmi_handle_sink_scrambling(struct intel_encoder *encoder,
  1770. struct drm_connector *connector,
  1771. bool high_tmds_clock_ratio,
  1772. bool scrambling)
  1773. {
  1774. struct drm_i915_private *dev_priv = to_i915(encoder->base.dev);
  1775. struct intel_hdmi *intel_hdmi = enc_to_intel_hdmi(&encoder->base);
  1776. struct drm_scrambling *sink_scrambling =
  1777. &connector->display_info.hdmi.scdc.scrambling;
  1778. struct i2c_adapter *adapter =
  1779. intel_gmbus_get_adapter(dev_priv, intel_hdmi->ddc_bus);
  1780. if (!sink_scrambling->supported)
  1781. return true;
  1782. DRM_DEBUG_KMS("[CONNECTOR:%d:%s] scrambling=%s, TMDS bit clock ratio=1/%d\n",
  1783. connector->base.id, connector->name,
  1784. yesno(scrambling), high_tmds_clock_ratio ? 40 : 10);
  1785. /* Set TMDS bit clock ratio to 1/40 or 1/10, and enable/disable scrambling */
  1786. return drm_scdc_set_high_tmds_clock_ratio(adapter,
  1787. high_tmds_clock_ratio) &&
  1788. drm_scdc_set_scrambling(adapter, scrambling);
  1789. }
  1790. static u8 chv_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1791. {
  1792. u8 ddc_pin;
  1793. switch (port) {
  1794. case PORT_B:
  1795. ddc_pin = GMBUS_PIN_DPB;
  1796. break;
  1797. case PORT_C:
  1798. ddc_pin = GMBUS_PIN_DPC;
  1799. break;
  1800. case PORT_D:
  1801. ddc_pin = GMBUS_PIN_DPD_CHV;
  1802. break;
  1803. default:
  1804. MISSING_CASE(port);
  1805. ddc_pin = GMBUS_PIN_DPB;
  1806. break;
  1807. }
  1808. return ddc_pin;
  1809. }
  1810. static u8 bxt_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1811. {
  1812. u8 ddc_pin;
  1813. switch (port) {
  1814. case PORT_B:
  1815. ddc_pin = GMBUS_PIN_1_BXT;
  1816. break;
  1817. case PORT_C:
  1818. ddc_pin = GMBUS_PIN_2_BXT;
  1819. break;
  1820. default:
  1821. MISSING_CASE(port);
  1822. ddc_pin = GMBUS_PIN_1_BXT;
  1823. break;
  1824. }
  1825. return ddc_pin;
  1826. }
  1827. static u8 cnp_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1828. enum port port)
  1829. {
  1830. u8 ddc_pin;
  1831. switch (port) {
  1832. case PORT_B:
  1833. ddc_pin = GMBUS_PIN_1_BXT;
  1834. break;
  1835. case PORT_C:
  1836. ddc_pin = GMBUS_PIN_2_BXT;
  1837. break;
  1838. case PORT_D:
  1839. ddc_pin = GMBUS_PIN_4_CNP;
  1840. break;
  1841. case PORT_F:
  1842. ddc_pin = GMBUS_PIN_3_BXT;
  1843. break;
  1844. default:
  1845. MISSING_CASE(port);
  1846. ddc_pin = GMBUS_PIN_1_BXT;
  1847. break;
  1848. }
  1849. return ddc_pin;
  1850. }
  1851. static u8 icl_port_to_ddc_pin(struct drm_i915_private *dev_priv, enum port port)
  1852. {
  1853. u8 ddc_pin;
  1854. switch (port) {
  1855. case PORT_A:
  1856. ddc_pin = GMBUS_PIN_1_BXT;
  1857. break;
  1858. case PORT_B:
  1859. ddc_pin = GMBUS_PIN_2_BXT;
  1860. break;
  1861. case PORT_C:
  1862. ddc_pin = GMBUS_PIN_9_TC1_ICP;
  1863. break;
  1864. case PORT_D:
  1865. ddc_pin = GMBUS_PIN_10_TC2_ICP;
  1866. break;
  1867. case PORT_E:
  1868. ddc_pin = GMBUS_PIN_11_TC3_ICP;
  1869. break;
  1870. case PORT_F:
  1871. ddc_pin = GMBUS_PIN_12_TC4_ICP;
  1872. break;
  1873. default:
  1874. MISSING_CASE(port);
  1875. ddc_pin = GMBUS_PIN_2_BXT;
  1876. break;
  1877. }
  1878. return ddc_pin;
  1879. }
  1880. static u8 g4x_port_to_ddc_pin(struct drm_i915_private *dev_priv,
  1881. enum port port)
  1882. {
  1883. u8 ddc_pin;
  1884. switch (port) {
  1885. case PORT_B:
  1886. ddc_pin = GMBUS_PIN_DPB;
  1887. break;
  1888. case PORT_C:
  1889. ddc_pin = GMBUS_PIN_DPC;
  1890. break;
  1891. case PORT_D:
  1892. ddc_pin = GMBUS_PIN_DPD;
  1893. break;
  1894. default:
  1895. MISSING_CASE(port);
  1896. ddc_pin = GMBUS_PIN_DPB;
  1897. break;
  1898. }
  1899. return ddc_pin;
  1900. }
  1901. static u8 intel_hdmi_ddc_pin(struct drm_i915_private *dev_priv,
  1902. enum port port)
  1903. {
  1904. const struct ddi_vbt_port_info *info =
  1905. &dev_priv->vbt.ddi_port_info[port];
  1906. u8 ddc_pin;
  1907. if (info->alternate_ddc_pin) {
  1908. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (VBT)\n",
  1909. info->alternate_ddc_pin, port_name(port));
  1910. return info->alternate_ddc_pin;
  1911. }
  1912. if (IS_CHERRYVIEW(dev_priv))
  1913. ddc_pin = chv_port_to_ddc_pin(dev_priv, port);
  1914. else if (IS_GEN9_LP(dev_priv))
  1915. ddc_pin = bxt_port_to_ddc_pin(dev_priv, port);
  1916. else if (HAS_PCH_CNP(dev_priv))
  1917. ddc_pin = cnp_port_to_ddc_pin(dev_priv, port);
  1918. else if (HAS_PCH_ICP(dev_priv))
  1919. ddc_pin = icl_port_to_ddc_pin(dev_priv, port);
  1920. else
  1921. ddc_pin = g4x_port_to_ddc_pin(dev_priv, port);
  1922. DRM_DEBUG_KMS("Using DDC pin 0x%x for port %c (platform default)\n",
  1923. ddc_pin, port_name(port));
  1924. return ddc_pin;
  1925. }
  1926. void intel_infoframe_init(struct intel_digital_port *intel_dig_port)
  1927. {
  1928. struct drm_i915_private *dev_priv =
  1929. to_i915(intel_dig_port->base.base.dev);
  1930. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) {
  1931. intel_dig_port->write_infoframe = vlv_write_infoframe;
  1932. intel_dig_port->set_infoframes = vlv_set_infoframes;
  1933. intel_dig_port->infoframe_enabled = vlv_infoframe_enabled;
  1934. } else if (IS_G4X(dev_priv)) {
  1935. intel_dig_port->write_infoframe = g4x_write_infoframe;
  1936. intel_dig_port->set_infoframes = g4x_set_infoframes;
  1937. intel_dig_port->infoframe_enabled = g4x_infoframe_enabled;
  1938. } else if (HAS_DDI(dev_priv)) {
  1939. intel_dig_port->write_infoframe = hsw_write_infoframe;
  1940. intel_dig_port->set_infoframes = hsw_set_infoframes;
  1941. intel_dig_port->infoframe_enabled = hsw_infoframe_enabled;
  1942. } else if (HAS_PCH_IBX(dev_priv)) {
  1943. intel_dig_port->write_infoframe = ibx_write_infoframe;
  1944. intel_dig_port->set_infoframes = ibx_set_infoframes;
  1945. intel_dig_port->infoframe_enabled = ibx_infoframe_enabled;
  1946. } else {
  1947. intel_dig_port->write_infoframe = cpt_write_infoframe;
  1948. intel_dig_port->set_infoframes = cpt_set_infoframes;
  1949. intel_dig_port->infoframe_enabled = cpt_infoframe_enabled;
  1950. }
  1951. }
  1952. void intel_hdmi_init_connector(struct intel_digital_port *intel_dig_port,
  1953. struct intel_connector *intel_connector)
  1954. {
  1955. struct drm_connector *connector = &intel_connector->base;
  1956. struct intel_hdmi *intel_hdmi = &intel_dig_port->hdmi;
  1957. struct intel_encoder *intel_encoder = &intel_dig_port->base;
  1958. struct drm_device *dev = intel_encoder->base.dev;
  1959. struct drm_i915_private *dev_priv = to_i915(dev);
  1960. enum port port = intel_encoder->port;
  1961. DRM_DEBUG_KMS("Adding HDMI connector on port %c\n",
  1962. port_name(port));
  1963. if (WARN(intel_dig_port->max_lanes < 4,
  1964. "Not enough lanes (%d) for HDMI on port %c\n",
  1965. intel_dig_port->max_lanes, port_name(port)))
  1966. return;
  1967. drm_connector_init(dev, connector, &intel_hdmi_connector_funcs,
  1968. DRM_MODE_CONNECTOR_HDMIA);
  1969. drm_connector_helper_add(connector, &intel_hdmi_connector_helper_funcs);
  1970. connector->interlace_allowed = 1;
  1971. connector->doublescan_allowed = 0;
  1972. connector->stereo_allowed = 1;
  1973. if (INTEL_GEN(dev_priv) >= 10 || IS_GEMINILAKE(dev_priv))
  1974. connector->ycbcr_420_allowed = true;
  1975. intel_hdmi->ddc_bus = intel_hdmi_ddc_pin(dev_priv, port);
  1976. if (WARN_ON(port == PORT_A))
  1977. return;
  1978. intel_encoder->hpd_pin = intel_hpd_pin_default(dev_priv, port);
  1979. if (HAS_DDI(dev_priv))
  1980. intel_connector->get_hw_state = intel_ddi_connector_get_hw_state;
  1981. else
  1982. intel_connector->get_hw_state = intel_connector_get_hw_state;
  1983. intel_hdmi_add_properties(intel_hdmi, connector);
  1984. if (is_hdcp_supported(dev_priv, port)) {
  1985. int ret = intel_hdcp_init(intel_connector,
  1986. &intel_hdmi_hdcp_shim);
  1987. if (ret)
  1988. DRM_DEBUG_KMS("HDCP init failed, skipping.\n");
  1989. }
  1990. intel_connector_attach_encoder(intel_connector, intel_encoder);
  1991. intel_hdmi->attached_connector = intel_connector;
  1992. /* For G4X desktop chip, PEG_BAND_GAP_DATA 3:0 must first be written
  1993. * 0xd. Failure to do so will result in spurious interrupts being
  1994. * generated on the port when a cable is not attached.
  1995. */
  1996. if (IS_G45(dev_priv)) {
  1997. u32 temp = I915_READ(PEG_BAND_GAP_DATA);
  1998. I915_WRITE(PEG_BAND_GAP_DATA, (temp & ~0xf) | 0xd);
  1999. }
  2000. intel_hdmi->cec_notifier = cec_notifier_get_conn(dev->dev,
  2001. port_identifier(port));
  2002. if (!intel_hdmi->cec_notifier)
  2003. DRM_DEBUG_KMS("CEC notifier get failed\n");
  2004. }
  2005. void intel_hdmi_init(struct drm_i915_private *dev_priv,
  2006. i915_reg_t hdmi_reg, enum port port)
  2007. {
  2008. struct intel_digital_port *intel_dig_port;
  2009. struct intel_encoder *intel_encoder;
  2010. struct intel_connector *intel_connector;
  2011. intel_dig_port = kzalloc(sizeof(*intel_dig_port), GFP_KERNEL);
  2012. if (!intel_dig_port)
  2013. return;
  2014. intel_connector = intel_connector_alloc();
  2015. if (!intel_connector) {
  2016. kfree(intel_dig_port);
  2017. return;
  2018. }
  2019. intel_encoder = &intel_dig_port->base;
  2020. drm_encoder_init(&dev_priv->drm, &intel_encoder->base,
  2021. &intel_hdmi_enc_funcs, DRM_MODE_ENCODER_TMDS,
  2022. "HDMI %c", port_name(port));
  2023. intel_encoder->hotplug = intel_encoder_hotplug;
  2024. intel_encoder->compute_config = intel_hdmi_compute_config;
  2025. if (HAS_PCH_SPLIT(dev_priv)) {
  2026. intel_encoder->disable = pch_disable_hdmi;
  2027. intel_encoder->post_disable = pch_post_disable_hdmi;
  2028. } else {
  2029. intel_encoder->disable = g4x_disable_hdmi;
  2030. }
  2031. intel_encoder->get_hw_state = intel_hdmi_get_hw_state;
  2032. intel_encoder->get_config = intel_hdmi_get_config;
  2033. if (IS_CHERRYVIEW(dev_priv)) {
  2034. intel_encoder->pre_pll_enable = chv_hdmi_pre_pll_enable;
  2035. intel_encoder->pre_enable = chv_hdmi_pre_enable;
  2036. intel_encoder->enable = vlv_enable_hdmi;
  2037. intel_encoder->post_disable = chv_hdmi_post_disable;
  2038. intel_encoder->post_pll_disable = chv_hdmi_post_pll_disable;
  2039. } else if (IS_VALLEYVIEW(dev_priv)) {
  2040. intel_encoder->pre_pll_enable = vlv_hdmi_pre_pll_enable;
  2041. intel_encoder->pre_enable = vlv_hdmi_pre_enable;
  2042. intel_encoder->enable = vlv_enable_hdmi;
  2043. intel_encoder->post_disable = vlv_hdmi_post_disable;
  2044. } else {
  2045. intel_encoder->pre_enable = intel_hdmi_pre_enable;
  2046. if (HAS_PCH_CPT(dev_priv))
  2047. intel_encoder->enable = cpt_enable_hdmi;
  2048. else if (HAS_PCH_IBX(dev_priv))
  2049. intel_encoder->enable = ibx_enable_hdmi;
  2050. else
  2051. intel_encoder->enable = g4x_enable_hdmi;
  2052. }
  2053. intel_encoder->type = INTEL_OUTPUT_HDMI;
  2054. intel_encoder->power_domain = intel_port_to_power_domain(port);
  2055. intel_encoder->port = port;
  2056. if (IS_CHERRYVIEW(dev_priv)) {
  2057. if (port == PORT_D)
  2058. intel_encoder->crtc_mask = 1 << 2;
  2059. else
  2060. intel_encoder->crtc_mask = (1 << 0) | (1 << 1);
  2061. } else {
  2062. intel_encoder->crtc_mask = (1 << 0) | (1 << 1) | (1 << 2);
  2063. }
  2064. intel_encoder->cloneable = 1 << INTEL_OUTPUT_ANALOG;
  2065. /*
  2066. * BSpec is unclear about HDMI+HDMI cloning on g4x, but it seems
  2067. * to work on real hardware. And since g4x can send infoframes to
  2068. * only one port anyway, nothing is lost by allowing it.
  2069. */
  2070. if (IS_G4X(dev_priv))
  2071. intel_encoder->cloneable |= 1 << INTEL_OUTPUT_HDMI;
  2072. intel_dig_port->hdmi.hdmi_reg = hdmi_reg;
  2073. intel_dig_port->dp.output_reg = INVALID_MMIO_REG;
  2074. intel_dig_port->max_lanes = 4;
  2075. intel_infoframe_init(intel_dig_port);
  2076. intel_hdmi_init_connector(intel_dig_port, intel_connector);
  2077. }