intel_cdclk.c 73 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870
  1. /*
  2. * Copyright © 2006-2017 Intel Corporation
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING
  20. * FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER
  21. * DEALINGS IN THE SOFTWARE.
  22. */
  23. #include "intel_drv.h"
  24. /**
  25. * DOC: CDCLK / RAWCLK
  26. *
  27. * The display engine uses several different clocks to do its work. There
  28. * are two main clocks involved that aren't directly related to the actual
  29. * pixel clock or any symbol/bit clock of the actual output port. These
  30. * are the core display clock (CDCLK) and RAWCLK.
  31. *
  32. * CDCLK clocks most of the display pipe logic, and thus its frequency
  33. * must be high enough to support the rate at which pixels are flowing
  34. * through the pipes. Downscaling must also be accounted as that increases
  35. * the effective pixel rate.
  36. *
  37. * On several platforms the CDCLK frequency can be changed dynamically
  38. * to minimize power consumption for a given display configuration.
  39. * Typically changes to the CDCLK frequency require all the display pipes
  40. * to be shut down while the frequency is being changed.
  41. *
  42. * On SKL+ the DMC will toggle the CDCLK off/on during DC5/6 entry/exit.
  43. * DMC will not change the active CDCLK frequency however, so that part
  44. * will still be performed by the driver directly.
  45. *
  46. * RAWCLK is a fixed frequency clock, often used by various auxiliary
  47. * blocks such as AUX CH or backlight PWM. Hence the only thing we
  48. * really need to know about RAWCLK is its frequency so that various
  49. * dividers can be programmed correctly.
  50. */
  51. static void fixed_133mhz_get_cdclk(struct drm_i915_private *dev_priv,
  52. struct intel_cdclk_state *cdclk_state)
  53. {
  54. cdclk_state->cdclk = 133333;
  55. }
  56. static void fixed_200mhz_get_cdclk(struct drm_i915_private *dev_priv,
  57. struct intel_cdclk_state *cdclk_state)
  58. {
  59. cdclk_state->cdclk = 200000;
  60. }
  61. static void fixed_266mhz_get_cdclk(struct drm_i915_private *dev_priv,
  62. struct intel_cdclk_state *cdclk_state)
  63. {
  64. cdclk_state->cdclk = 266667;
  65. }
  66. static void fixed_333mhz_get_cdclk(struct drm_i915_private *dev_priv,
  67. struct intel_cdclk_state *cdclk_state)
  68. {
  69. cdclk_state->cdclk = 333333;
  70. }
  71. static void fixed_400mhz_get_cdclk(struct drm_i915_private *dev_priv,
  72. struct intel_cdclk_state *cdclk_state)
  73. {
  74. cdclk_state->cdclk = 400000;
  75. }
  76. static void fixed_450mhz_get_cdclk(struct drm_i915_private *dev_priv,
  77. struct intel_cdclk_state *cdclk_state)
  78. {
  79. cdclk_state->cdclk = 450000;
  80. }
  81. static void i85x_get_cdclk(struct drm_i915_private *dev_priv,
  82. struct intel_cdclk_state *cdclk_state)
  83. {
  84. struct pci_dev *pdev = dev_priv->drm.pdev;
  85. u16 hpllcc = 0;
  86. /*
  87. * 852GM/852GMV only supports 133 MHz and the HPLLCC
  88. * encoding is different :(
  89. * FIXME is this the right way to detect 852GM/852GMV?
  90. */
  91. if (pdev->revision == 0x1) {
  92. cdclk_state->cdclk = 133333;
  93. return;
  94. }
  95. pci_bus_read_config_word(pdev->bus,
  96. PCI_DEVFN(0, 3), HPLLCC, &hpllcc);
  97. /* Assume that the hardware is in the high speed state. This
  98. * should be the default.
  99. */
  100. switch (hpllcc & GC_CLOCK_CONTROL_MASK) {
  101. case GC_CLOCK_133_200:
  102. case GC_CLOCK_133_200_2:
  103. case GC_CLOCK_100_200:
  104. cdclk_state->cdclk = 200000;
  105. break;
  106. case GC_CLOCK_166_250:
  107. cdclk_state->cdclk = 250000;
  108. break;
  109. case GC_CLOCK_100_133:
  110. cdclk_state->cdclk = 133333;
  111. break;
  112. case GC_CLOCK_133_266:
  113. case GC_CLOCK_133_266_2:
  114. case GC_CLOCK_166_266:
  115. cdclk_state->cdclk = 266667;
  116. break;
  117. }
  118. }
  119. static void i915gm_get_cdclk(struct drm_i915_private *dev_priv,
  120. struct intel_cdclk_state *cdclk_state)
  121. {
  122. struct pci_dev *pdev = dev_priv->drm.pdev;
  123. u16 gcfgc = 0;
  124. pci_read_config_word(pdev, GCFGC, &gcfgc);
  125. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  126. cdclk_state->cdclk = 133333;
  127. return;
  128. }
  129. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  130. case GC_DISPLAY_CLOCK_333_320_MHZ:
  131. cdclk_state->cdclk = 333333;
  132. break;
  133. default:
  134. case GC_DISPLAY_CLOCK_190_200_MHZ:
  135. cdclk_state->cdclk = 190000;
  136. break;
  137. }
  138. }
  139. static void i945gm_get_cdclk(struct drm_i915_private *dev_priv,
  140. struct intel_cdclk_state *cdclk_state)
  141. {
  142. struct pci_dev *pdev = dev_priv->drm.pdev;
  143. u16 gcfgc = 0;
  144. pci_read_config_word(pdev, GCFGC, &gcfgc);
  145. if (gcfgc & GC_LOW_FREQUENCY_ENABLE) {
  146. cdclk_state->cdclk = 133333;
  147. return;
  148. }
  149. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  150. case GC_DISPLAY_CLOCK_333_320_MHZ:
  151. cdclk_state->cdclk = 320000;
  152. break;
  153. default:
  154. case GC_DISPLAY_CLOCK_190_200_MHZ:
  155. cdclk_state->cdclk = 200000;
  156. break;
  157. }
  158. }
  159. static unsigned int intel_hpll_vco(struct drm_i915_private *dev_priv)
  160. {
  161. static const unsigned int blb_vco[8] = {
  162. [0] = 3200000,
  163. [1] = 4000000,
  164. [2] = 5333333,
  165. [3] = 4800000,
  166. [4] = 6400000,
  167. };
  168. static const unsigned int pnv_vco[8] = {
  169. [0] = 3200000,
  170. [1] = 4000000,
  171. [2] = 5333333,
  172. [3] = 4800000,
  173. [4] = 2666667,
  174. };
  175. static const unsigned int cl_vco[8] = {
  176. [0] = 3200000,
  177. [1] = 4000000,
  178. [2] = 5333333,
  179. [3] = 6400000,
  180. [4] = 3333333,
  181. [5] = 3566667,
  182. [6] = 4266667,
  183. };
  184. static const unsigned int elk_vco[8] = {
  185. [0] = 3200000,
  186. [1] = 4000000,
  187. [2] = 5333333,
  188. [3] = 4800000,
  189. };
  190. static const unsigned int ctg_vco[8] = {
  191. [0] = 3200000,
  192. [1] = 4000000,
  193. [2] = 5333333,
  194. [3] = 6400000,
  195. [4] = 2666667,
  196. [5] = 4266667,
  197. };
  198. const unsigned int *vco_table;
  199. unsigned int vco;
  200. uint8_t tmp = 0;
  201. /* FIXME other chipsets? */
  202. if (IS_GM45(dev_priv))
  203. vco_table = ctg_vco;
  204. else if (IS_G45(dev_priv))
  205. vco_table = elk_vco;
  206. else if (IS_I965GM(dev_priv))
  207. vco_table = cl_vco;
  208. else if (IS_PINEVIEW(dev_priv))
  209. vco_table = pnv_vco;
  210. else if (IS_G33(dev_priv))
  211. vco_table = blb_vco;
  212. else
  213. return 0;
  214. tmp = I915_READ(IS_MOBILE(dev_priv) ? HPLLVCO_MOBILE : HPLLVCO);
  215. vco = vco_table[tmp & 0x7];
  216. if (vco == 0)
  217. DRM_ERROR("Bad HPLL VCO (HPLLVCO=0x%02x)\n", tmp);
  218. else
  219. DRM_DEBUG_KMS("HPLL VCO %u kHz\n", vco);
  220. return vco;
  221. }
  222. static void g33_get_cdclk(struct drm_i915_private *dev_priv,
  223. struct intel_cdclk_state *cdclk_state)
  224. {
  225. struct pci_dev *pdev = dev_priv->drm.pdev;
  226. static const uint8_t div_3200[] = { 12, 10, 8, 7, 5, 16 };
  227. static const uint8_t div_4000[] = { 14, 12, 10, 8, 6, 20 };
  228. static const uint8_t div_4800[] = { 20, 14, 12, 10, 8, 24 };
  229. static const uint8_t div_5333[] = { 20, 16, 12, 12, 8, 28 };
  230. const uint8_t *div_table;
  231. unsigned int cdclk_sel;
  232. uint16_t tmp = 0;
  233. cdclk_state->vco = intel_hpll_vco(dev_priv);
  234. pci_read_config_word(pdev, GCFGC, &tmp);
  235. cdclk_sel = (tmp >> 4) & 0x7;
  236. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  237. goto fail;
  238. switch (cdclk_state->vco) {
  239. case 3200000:
  240. div_table = div_3200;
  241. break;
  242. case 4000000:
  243. div_table = div_4000;
  244. break;
  245. case 4800000:
  246. div_table = div_4800;
  247. break;
  248. case 5333333:
  249. div_table = div_5333;
  250. break;
  251. default:
  252. goto fail;
  253. }
  254. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  255. div_table[cdclk_sel]);
  256. return;
  257. fail:
  258. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%08x\n",
  259. cdclk_state->vco, tmp);
  260. cdclk_state->cdclk = 190476;
  261. }
  262. static void pnv_get_cdclk(struct drm_i915_private *dev_priv,
  263. struct intel_cdclk_state *cdclk_state)
  264. {
  265. struct pci_dev *pdev = dev_priv->drm.pdev;
  266. u16 gcfgc = 0;
  267. pci_read_config_word(pdev, GCFGC, &gcfgc);
  268. switch (gcfgc & GC_DISPLAY_CLOCK_MASK) {
  269. case GC_DISPLAY_CLOCK_267_MHZ_PNV:
  270. cdclk_state->cdclk = 266667;
  271. break;
  272. case GC_DISPLAY_CLOCK_333_MHZ_PNV:
  273. cdclk_state->cdclk = 333333;
  274. break;
  275. case GC_DISPLAY_CLOCK_444_MHZ_PNV:
  276. cdclk_state->cdclk = 444444;
  277. break;
  278. case GC_DISPLAY_CLOCK_200_MHZ_PNV:
  279. cdclk_state->cdclk = 200000;
  280. break;
  281. default:
  282. DRM_ERROR("Unknown pnv display core clock 0x%04x\n", gcfgc);
  283. /* fall through */
  284. case GC_DISPLAY_CLOCK_133_MHZ_PNV:
  285. cdclk_state->cdclk = 133333;
  286. break;
  287. case GC_DISPLAY_CLOCK_167_MHZ_PNV:
  288. cdclk_state->cdclk = 166667;
  289. break;
  290. }
  291. }
  292. static void i965gm_get_cdclk(struct drm_i915_private *dev_priv,
  293. struct intel_cdclk_state *cdclk_state)
  294. {
  295. struct pci_dev *pdev = dev_priv->drm.pdev;
  296. static const uint8_t div_3200[] = { 16, 10, 8 };
  297. static const uint8_t div_4000[] = { 20, 12, 10 };
  298. static const uint8_t div_5333[] = { 24, 16, 14 };
  299. const uint8_t *div_table;
  300. unsigned int cdclk_sel;
  301. uint16_t tmp = 0;
  302. cdclk_state->vco = intel_hpll_vco(dev_priv);
  303. pci_read_config_word(pdev, GCFGC, &tmp);
  304. cdclk_sel = ((tmp >> 8) & 0x1f) - 1;
  305. if (cdclk_sel >= ARRAY_SIZE(div_3200))
  306. goto fail;
  307. switch (cdclk_state->vco) {
  308. case 3200000:
  309. div_table = div_3200;
  310. break;
  311. case 4000000:
  312. div_table = div_4000;
  313. break;
  314. case 5333333:
  315. div_table = div_5333;
  316. break;
  317. default:
  318. goto fail;
  319. }
  320. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco,
  321. div_table[cdclk_sel]);
  322. return;
  323. fail:
  324. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u kHz, CFGC=0x%04x\n",
  325. cdclk_state->vco, tmp);
  326. cdclk_state->cdclk = 200000;
  327. }
  328. static void gm45_get_cdclk(struct drm_i915_private *dev_priv,
  329. struct intel_cdclk_state *cdclk_state)
  330. {
  331. struct pci_dev *pdev = dev_priv->drm.pdev;
  332. unsigned int cdclk_sel;
  333. uint16_t tmp = 0;
  334. cdclk_state->vco = intel_hpll_vco(dev_priv);
  335. pci_read_config_word(pdev, GCFGC, &tmp);
  336. cdclk_sel = (tmp >> 12) & 0x1;
  337. switch (cdclk_state->vco) {
  338. case 2666667:
  339. case 4000000:
  340. case 5333333:
  341. cdclk_state->cdclk = cdclk_sel ? 333333 : 222222;
  342. break;
  343. case 3200000:
  344. cdclk_state->cdclk = cdclk_sel ? 320000 : 228571;
  345. break;
  346. default:
  347. DRM_ERROR("Unable to determine CDCLK. HPLL VCO=%u, CFGC=0x%04x\n",
  348. cdclk_state->vco, tmp);
  349. cdclk_state->cdclk = 222222;
  350. break;
  351. }
  352. }
  353. static void hsw_get_cdclk(struct drm_i915_private *dev_priv,
  354. struct intel_cdclk_state *cdclk_state)
  355. {
  356. uint32_t lcpll = I915_READ(LCPLL_CTL);
  357. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  358. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  359. cdclk_state->cdclk = 800000;
  360. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  361. cdclk_state->cdclk = 450000;
  362. else if (freq == LCPLL_CLK_FREQ_450)
  363. cdclk_state->cdclk = 450000;
  364. else if (IS_HSW_ULT(dev_priv))
  365. cdclk_state->cdclk = 337500;
  366. else
  367. cdclk_state->cdclk = 540000;
  368. }
  369. static int vlv_calc_cdclk(struct drm_i915_private *dev_priv, int min_cdclk)
  370. {
  371. int freq_320 = (dev_priv->hpll_freq << 1) % 320000 != 0 ?
  372. 333333 : 320000;
  373. /*
  374. * We seem to get an unstable or solid color picture at 200MHz.
  375. * Not sure what's wrong. For now use 200MHz only when all pipes
  376. * are off.
  377. */
  378. if (IS_VALLEYVIEW(dev_priv) && min_cdclk > freq_320)
  379. return 400000;
  380. else if (min_cdclk > 266667)
  381. return freq_320;
  382. else if (min_cdclk > 0)
  383. return 266667;
  384. else
  385. return 200000;
  386. }
  387. static u8 vlv_calc_voltage_level(struct drm_i915_private *dev_priv, int cdclk)
  388. {
  389. if (IS_VALLEYVIEW(dev_priv)) {
  390. if (cdclk >= 320000) /* jump to highest voltage for 400MHz too */
  391. return 2;
  392. else if (cdclk >= 266667)
  393. return 1;
  394. else
  395. return 0;
  396. } else {
  397. /*
  398. * Specs are full of misinformation, but testing on actual
  399. * hardware has shown that we just need to write the desired
  400. * CCK divider into the Punit register.
  401. */
  402. return DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1, cdclk) - 1;
  403. }
  404. }
  405. static void vlv_get_cdclk(struct drm_i915_private *dev_priv,
  406. struct intel_cdclk_state *cdclk_state)
  407. {
  408. u32 val;
  409. cdclk_state->vco = vlv_get_hpll_vco(dev_priv);
  410. cdclk_state->cdclk = vlv_get_cck_clock(dev_priv, "cdclk",
  411. CCK_DISPLAY_CLOCK_CONTROL,
  412. cdclk_state->vco);
  413. mutex_lock(&dev_priv->pcu_lock);
  414. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  415. mutex_unlock(&dev_priv->pcu_lock);
  416. if (IS_VALLEYVIEW(dev_priv))
  417. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK) >>
  418. DSPFREQGUAR_SHIFT;
  419. else
  420. cdclk_state->voltage_level = (val & DSPFREQGUAR_MASK_CHV) >>
  421. DSPFREQGUAR_SHIFT_CHV;
  422. }
  423. static void vlv_program_pfi_credits(struct drm_i915_private *dev_priv)
  424. {
  425. unsigned int credits, default_credits;
  426. if (IS_CHERRYVIEW(dev_priv))
  427. default_credits = PFI_CREDIT(12);
  428. else
  429. default_credits = PFI_CREDIT(8);
  430. if (dev_priv->cdclk.hw.cdclk >= dev_priv->czclk_freq) {
  431. /* CHV suggested value is 31 or 63 */
  432. if (IS_CHERRYVIEW(dev_priv))
  433. credits = PFI_CREDIT_63;
  434. else
  435. credits = PFI_CREDIT(15);
  436. } else {
  437. credits = default_credits;
  438. }
  439. /*
  440. * WA - write default credits before re-programming
  441. * FIXME: should we also set the resend bit here?
  442. */
  443. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  444. default_credits);
  445. I915_WRITE(GCI_CONTROL, VGA_FAST_MODE_DISABLE |
  446. credits | PFI_CREDIT_RESEND);
  447. /*
  448. * FIXME is this guaranteed to clear
  449. * immediately or should we poll for it?
  450. */
  451. WARN_ON(I915_READ(GCI_CONTROL) & PFI_CREDIT_RESEND);
  452. }
  453. static void vlv_set_cdclk(struct drm_i915_private *dev_priv,
  454. const struct intel_cdclk_state *cdclk_state)
  455. {
  456. int cdclk = cdclk_state->cdclk;
  457. u32 val, cmd = cdclk_state->voltage_level;
  458. switch (cdclk) {
  459. case 400000:
  460. case 333333:
  461. case 320000:
  462. case 266667:
  463. case 200000:
  464. break;
  465. default:
  466. MISSING_CASE(cdclk);
  467. return;
  468. }
  469. /* There are cases where we can end up here with power domains
  470. * off and a CDCLK frequency other than the minimum, like when
  471. * issuing a modeset without actually changing any display after
  472. * a system suspend. So grab the PIPE-A domain, which covers
  473. * the HW blocks needed for the following programming.
  474. */
  475. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  476. mutex_lock(&dev_priv->pcu_lock);
  477. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  478. val &= ~DSPFREQGUAR_MASK;
  479. val |= (cmd << DSPFREQGUAR_SHIFT);
  480. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  481. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  482. DSPFREQSTAT_MASK) == (cmd << DSPFREQSTAT_SHIFT),
  483. 50)) {
  484. DRM_ERROR("timed out waiting for CDclk change\n");
  485. }
  486. mutex_unlock(&dev_priv->pcu_lock);
  487. mutex_lock(&dev_priv->sb_lock);
  488. if (cdclk == 400000) {
  489. u32 divider;
  490. divider = DIV_ROUND_CLOSEST(dev_priv->hpll_freq << 1,
  491. cdclk) - 1;
  492. /* adjust cdclk divider */
  493. val = vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL);
  494. val &= ~CCK_FREQUENCY_VALUES;
  495. val |= divider;
  496. vlv_cck_write(dev_priv, CCK_DISPLAY_CLOCK_CONTROL, val);
  497. if (wait_for((vlv_cck_read(dev_priv, CCK_DISPLAY_CLOCK_CONTROL) &
  498. CCK_FREQUENCY_STATUS) == (divider << CCK_FREQUENCY_STATUS_SHIFT),
  499. 50))
  500. DRM_ERROR("timed out waiting for CDclk change\n");
  501. }
  502. /* adjust self-refresh exit latency value */
  503. val = vlv_bunit_read(dev_priv, BUNIT_REG_BISOC);
  504. val &= ~0x7f;
  505. /*
  506. * For high bandwidth configs, we set a higher latency in the bunit
  507. * so that the core display fetch happens in time to avoid underruns.
  508. */
  509. if (cdclk == 400000)
  510. val |= 4500 / 250; /* 4.5 usec */
  511. else
  512. val |= 3000 / 250; /* 3.0 usec */
  513. vlv_bunit_write(dev_priv, BUNIT_REG_BISOC, val);
  514. mutex_unlock(&dev_priv->sb_lock);
  515. intel_update_cdclk(dev_priv);
  516. vlv_program_pfi_credits(dev_priv);
  517. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  518. }
  519. static void chv_set_cdclk(struct drm_i915_private *dev_priv,
  520. const struct intel_cdclk_state *cdclk_state)
  521. {
  522. int cdclk = cdclk_state->cdclk;
  523. u32 val, cmd = cdclk_state->voltage_level;
  524. switch (cdclk) {
  525. case 333333:
  526. case 320000:
  527. case 266667:
  528. case 200000:
  529. break;
  530. default:
  531. MISSING_CASE(cdclk);
  532. return;
  533. }
  534. /* There are cases where we can end up here with power domains
  535. * off and a CDCLK frequency other than the minimum, like when
  536. * issuing a modeset without actually changing any display after
  537. * a system suspend. So grab the PIPE-A domain, which covers
  538. * the HW blocks needed for the following programming.
  539. */
  540. intel_display_power_get(dev_priv, POWER_DOMAIN_PIPE_A);
  541. mutex_lock(&dev_priv->pcu_lock);
  542. val = vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ);
  543. val &= ~DSPFREQGUAR_MASK_CHV;
  544. val |= (cmd << DSPFREQGUAR_SHIFT_CHV);
  545. vlv_punit_write(dev_priv, PUNIT_REG_DSPFREQ, val);
  546. if (wait_for((vlv_punit_read(dev_priv, PUNIT_REG_DSPFREQ) &
  547. DSPFREQSTAT_MASK_CHV) == (cmd << DSPFREQSTAT_SHIFT_CHV),
  548. 50)) {
  549. DRM_ERROR("timed out waiting for CDclk change\n");
  550. }
  551. mutex_unlock(&dev_priv->pcu_lock);
  552. intel_update_cdclk(dev_priv);
  553. vlv_program_pfi_credits(dev_priv);
  554. intel_display_power_put(dev_priv, POWER_DOMAIN_PIPE_A);
  555. }
  556. static int bdw_calc_cdclk(int min_cdclk)
  557. {
  558. if (min_cdclk > 540000)
  559. return 675000;
  560. else if (min_cdclk > 450000)
  561. return 540000;
  562. else if (min_cdclk > 337500)
  563. return 450000;
  564. else
  565. return 337500;
  566. }
  567. static u8 bdw_calc_voltage_level(int cdclk)
  568. {
  569. switch (cdclk) {
  570. default:
  571. case 337500:
  572. return 2;
  573. case 450000:
  574. return 0;
  575. case 540000:
  576. return 1;
  577. case 675000:
  578. return 3;
  579. }
  580. }
  581. static void bdw_get_cdclk(struct drm_i915_private *dev_priv,
  582. struct intel_cdclk_state *cdclk_state)
  583. {
  584. uint32_t lcpll = I915_READ(LCPLL_CTL);
  585. uint32_t freq = lcpll & LCPLL_CLK_FREQ_MASK;
  586. if (lcpll & LCPLL_CD_SOURCE_FCLK)
  587. cdclk_state->cdclk = 800000;
  588. else if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  589. cdclk_state->cdclk = 450000;
  590. else if (freq == LCPLL_CLK_FREQ_450)
  591. cdclk_state->cdclk = 450000;
  592. else if (freq == LCPLL_CLK_FREQ_54O_BDW)
  593. cdclk_state->cdclk = 540000;
  594. else if (freq == LCPLL_CLK_FREQ_337_5_BDW)
  595. cdclk_state->cdclk = 337500;
  596. else
  597. cdclk_state->cdclk = 675000;
  598. /*
  599. * Can't read this out :( Let's assume it's
  600. * at least what the CDCLK frequency requires.
  601. */
  602. cdclk_state->voltage_level =
  603. bdw_calc_voltage_level(cdclk_state->cdclk);
  604. }
  605. static void bdw_set_cdclk(struct drm_i915_private *dev_priv,
  606. const struct intel_cdclk_state *cdclk_state)
  607. {
  608. int cdclk = cdclk_state->cdclk;
  609. uint32_t val;
  610. int ret;
  611. if (WARN((I915_READ(LCPLL_CTL) &
  612. (LCPLL_PLL_DISABLE | LCPLL_PLL_LOCK |
  613. LCPLL_CD_CLOCK_DISABLE | LCPLL_ROOT_CD_CLOCK_DISABLE |
  614. LCPLL_CD2X_CLOCK_DISABLE | LCPLL_POWER_DOWN_ALLOW |
  615. LCPLL_CD_SOURCE_FCLK)) != LCPLL_PLL_LOCK,
  616. "trying to change cdclk frequency with cdclk not enabled\n"))
  617. return;
  618. mutex_lock(&dev_priv->pcu_lock);
  619. ret = sandybridge_pcode_write(dev_priv,
  620. BDW_PCODE_DISPLAY_FREQ_CHANGE_REQ, 0x0);
  621. mutex_unlock(&dev_priv->pcu_lock);
  622. if (ret) {
  623. DRM_ERROR("failed to inform pcode about cdclk change\n");
  624. return;
  625. }
  626. val = I915_READ(LCPLL_CTL);
  627. val |= LCPLL_CD_SOURCE_FCLK;
  628. I915_WRITE(LCPLL_CTL, val);
  629. /*
  630. * According to the spec, it should be enough to poll for this 1 us.
  631. * However, extensive testing shows that this can take longer.
  632. */
  633. if (wait_for_us(I915_READ(LCPLL_CTL) &
  634. LCPLL_CD_SOURCE_FCLK_DONE, 100))
  635. DRM_ERROR("Switching to FCLK failed\n");
  636. val = I915_READ(LCPLL_CTL);
  637. val &= ~LCPLL_CLK_FREQ_MASK;
  638. switch (cdclk) {
  639. default:
  640. MISSING_CASE(cdclk);
  641. /* fall through */
  642. case 337500:
  643. val |= LCPLL_CLK_FREQ_337_5_BDW;
  644. break;
  645. case 450000:
  646. val |= LCPLL_CLK_FREQ_450;
  647. break;
  648. case 540000:
  649. val |= LCPLL_CLK_FREQ_54O_BDW;
  650. break;
  651. case 675000:
  652. val |= LCPLL_CLK_FREQ_675_BDW;
  653. break;
  654. }
  655. I915_WRITE(LCPLL_CTL, val);
  656. val = I915_READ(LCPLL_CTL);
  657. val &= ~LCPLL_CD_SOURCE_FCLK;
  658. I915_WRITE(LCPLL_CTL, val);
  659. if (wait_for_us((I915_READ(LCPLL_CTL) &
  660. LCPLL_CD_SOURCE_FCLK_DONE) == 0, 1))
  661. DRM_ERROR("Switching back to LCPLL failed\n");
  662. mutex_lock(&dev_priv->pcu_lock);
  663. sandybridge_pcode_write(dev_priv, HSW_PCODE_DE_WRITE_FREQ_REQ,
  664. cdclk_state->voltage_level);
  665. mutex_unlock(&dev_priv->pcu_lock);
  666. I915_WRITE(CDCLK_FREQ, DIV_ROUND_CLOSEST(cdclk, 1000) - 1);
  667. intel_update_cdclk(dev_priv);
  668. }
  669. static int skl_calc_cdclk(int min_cdclk, int vco)
  670. {
  671. if (vco == 8640000) {
  672. if (min_cdclk > 540000)
  673. return 617143;
  674. else if (min_cdclk > 432000)
  675. return 540000;
  676. else if (min_cdclk > 308571)
  677. return 432000;
  678. else
  679. return 308571;
  680. } else {
  681. if (min_cdclk > 540000)
  682. return 675000;
  683. else if (min_cdclk > 450000)
  684. return 540000;
  685. else if (min_cdclk > 337500)
  686. return 450000;
  687. else
  688. return 337500;
  689. }
  690. }
  691. static u8 skl_calc_voltage_level(int cdclk)
  692. {
  693. switch (cdclk) {
  694. default:
  695. case 308571:
  696. case 337500:
  697. return 0;
  698. case 450000:
  699. case 432000:
  700. return 1;
  701. case 540000:
  702. return 2;
  703. case 617143:
  704. case 675000:
  705. return 3;
  706. }
  707. }
  708. static void skl_dpll0_update(struct drm_i915_private *dev_priv,
  709. struct intel_cdclk_state *cdclk_state)
  710. {
  711. u32 val;
  712. cdclk_state->ref = 24000;
  713. cdclk_state->vco = 0;
  714. val = I915_READ(LCPLL1_CTL);
  715. if ((val & LCPLL_PLL_ENABLE) == 0)
  716. return;
  717. if (WARN_ON((val & LCPLL_PLL_LOCK) == 0))
  718. return;
  719. val = I915_READ(DPLL_CTRL1);
  720. if (WARN_ON((val & (DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) |
  721. DPLL_CTRL1_SSC(SKL_DPLL0) |
  722. DPLL_CTRL1_OVERRIDE(SKL_DPLL0))) !=
  723. DPLL_CTRL1_OVERRIDE(SKL_DPLL0)))
  724. return;
  725. switch (val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0)) {
  726. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810, SKL_DPLL0):
  727. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1350, SKL_DPLL0):
  728. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1620, SKL_DPLL0):
  729. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2700, SKL_DPLL0):
  730. cdclk_state->vco = 8100000;
  731. break;
  732. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080, SKL_DPLL0):
  733. case DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_2160, SKL_DPLL0):
  734. cdclk_state->vco = 8640000;
  735. break;
  736. default:
  737. MISSING_CASE(val & DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  738. break;
  739. }
  740. }
  741. static void skl_get_cdclk(struct drm_i915_private *dev_priv,
  742. struct intel_cdclk_state *cdclk_state)
  743. {
  744. u32 cdctl;
  745. skl_dpll0_update(dev_priv, cdclk_state);
  746. cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
  747. if (cdclk_state->vco == 0)
  748. goto out;
  749. cdctl = I915_READ(CDCLK_CTL);
  750. if (cdclk_state->vco == 8640000) {
  751. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  752. case CDCLK_FREQ_450_432:
  753. cdclk_state->cdclk = 432000;
  754. break;
  755. case CDCLK_FREQ_337_308:
  756. cdclk_state->cdclk = 308571;
  757. break;
  758. case CDCLK_FREQ_540:
  759. cdclk_state->cdclk = 540000;
  760. break;
  761. case CDCLK_FREQ_675_617:
  762. cdclk_state->cdclk = 617143;
  763. break;
  764. default:
  765. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  766. break;
  767. }
  768. } else {
  769. switch (cdctl & CDCLK_FREQ_SEL_MASK) {
  770. case CDCLK_FREQ_450_432:
  771. cdclk_state->cdclk = 450000;
  772. break;
  773. case CDCLK_FREQ_337_308:
  774. cdclk_state->cdclk = 337500;
  775. break;
  776. case CDCLK_FREQ_540:
  777. cdclk_state->cdclk = 540000;
  778. break;
  779. case CDCLK_FREQ_675_617:
  780. cdclk_state->cdclk = 675000;
  781. break;
  782. default:
  783. MISSING_CASE(cdctl & CDCLK_FREQ_SEL_MASK);
  784. break;
  785. }
  786. }
  787. out:
  788. /*
  789. * Can't read this out :( Let's assume it's
  790. * at least what the CDCLK frequency requires.
  791. */
  792. cdclk_state->voltage_level =
  793. skl_calc_voltage_level(cdclk_state->cdclk);
  794. }
  795. /* convert from kHz to .1 fixpoint MHz with -1MHz offset */
  796. static int skl_cdclk_decimal(int cdclk)
  797. {
  798. return DIV_ROUND_CLOSEST(cdclk - 1000, 500);
  799. }
  800. static void skl_set_preferred_cdclk_vco(struct drm_i915_private *dev_priv,
  801. int vco)
  802. {
  803. bool changed = dev_priv->skl_preferred_vco_freq != vco;
  804. dev_priv->skl_preferred_vco_freq = vco;
  805. if (changed)
  806. intel_update_max_cdclk(dev_priv);
  807. }
  808. static void skl_dpll0_enable(struct drm_i915_private *dev_priv, int vco)
  809. {
  810. u32 val;
  811. WARN_ON(vco != 8100000 && vco != 8640000);
  812. /*
  813. * We always enable DPLL0 with the lowest link rate possible, but still
  814. * taking into account the VCO required to operate the eDP panel at the
  815. * desired frequency. The usual DP link rates operate with a VCO of
  816. * 8100 while the eDP 1.4 alternate link rates need a VCO of 8640.
  817. * The modeset code is responsible for the selection of the exact link
  818. * rate later on, with the constraint of choosing a frequency that
  819. * works with vco.
  820. */
  821. val = I915_READ(DPLL_CTRL1);
  822. val &= ~(DPLL_CTRL1_HDMI_MODE(SKL_DPLL0) | DPLL_CTRL1_SSC(SKL_DPLL0) |
  823. DPLL_CTRL1_LINK_RATE_MASK(SKL_DPLL0));
  824. val |= DPLL_CTRL1_OVERRIDE(SKL_DPLL0);
  825. if (vco == 8640000)
  826. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_1080,
  827. SKL_DPLL0);
  828. else
  829. val |= DPLL_CTRL1_LINK_RATE(DPLL_CTRL1_LINK_RATE_810,
  830. SKL_DPLL0);
  831. I915_WRITE(DPLL_CTRL1, val);
  832. POSTING_READ(DPLL_CTRL1);
  833. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) | LCPLL_PLL_ENABLE);
  834. if (intel_wait_for_register(dev_priv,
  835. LCPLL1_CTL, LCPLL_PLL_LOCK, LCPLL_PLL_LOCK,
  836. 5))
  837. DRM_ERROR("DPLL0 not locked\n");
  838. dev_priv->cdclk.hw.vco = vco;
  839. /* We'll want to keep using the current vco from now on. */
  840. skl_set_preferred_cdclk_vco(dev_priv, vco);
  841. }
  842. static void skl_dpll0_disable(struct drm_i915_private *dev_priv)
  843. {
  844. I915_WRITE(LCPLL1_CTL, I915_READ(LCPLL1_CTL) & ~LCPLL_PLL_ENABLE);
  845. if (intel_wait_for_register(dev_priv,
  846. LCPLL1_CTL, LCPLL_PLL_LOCK, 0,
  847. 1))
  848. DRM_ERROR("Couldn't disable DPLL0\n");
  849. dev_priv->cdclk.hw.vco = 0;
  850. }
  851. static void skl_set_cdclk(struct drm_i915_private *dev_priv,
  852. const struct intel_cdclk_state *cdclk_state)
  853. {
  854. int cdclk = cdclk_state->cdclk;
  855. int vco = cdclk_state->vco;
  856. u32 freq_select, cdclk_ctl;
  857. int ret;
  858. /*
  859. * Based on WA#1183 CDCLK rates 308 and 617MHz CDCLK rates are
  860. * unsupported on SKL. In theory this should never happen since only
  861. * the eDP1.4 2.16 and 4.32Gbps rates require it, but eDP1.4 is not
  862. * supported on SKL either, see the above WA. WARN whenever trying to
  863. * use the corresponding VCO freq as that always leads to using the
  864. * minimum 308MHz CDCLK.
  865. */
  866. WARN_ON_ONCE(IS_SKYLAKE(dev_priv) && vco == 8640000);
  867. mutex_lock(&dev_priv->pcu_lock);
  868. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  869. SKL_CDCLK_PREPARE_FOR_CHANGE,
  870. SKL_CDCLK_READY_FOR_CHANGE,
  871. SKL_CDCLK_READY_FOR_CHANGE, 3);
  872. mutex_unlock(&dev_priv->pcu_lock);
  873. if (ret) {
  874. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  875. ret);
  876. return;
  877. }
  878. /* Choose frequency for this cdclk */
  879. switch (cdclk) {
  880. default:
  881. WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
  882. WARN_ON(vco != 0);
  883. /* fall through */
  884. case 308571:
  885. case 337500:
  886. freq_select = CDCLK_FREQ_337_308;
  887. break;
  888. case 450000:
  889. case 432000:
  890. freq_select = CDCLK_FREQ_450_432;
  891. break;
  892. case 540000:
  893. freq_select = CDCLK_FREQ_540;
  894. break;
  895. case 617143:
  896. case 675000:
  897. freq_select = CDCLK_FREQ_675_617;
  898. break;
  899. }
  900. if (dev_priv->cdclk.hw.vco != 0 &&
  901. dev_priv->cdclk.hw.vco != vco)
  902. skl_dpll0_disable(dev_priv);
  903. cdclk_ctl = I915_READ(CDCLK_CTL);
  904. if (dev_priv->cdclk.hw.vco != vco) {
  905. /* Wa Display #1183: skl,kbl,cfl */
  906. cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
  907. cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
  908. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  909. }
  910. /* Wa Display #1183: skl,kbl,cfl */
  911. cdclk_ctl |= CDCLK_DIVMUX_CD_OVERRIDE;
  912. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  913. POSTING_READ(CDCLK_CTL);
  914. if (dev_priv->cdclk.hw.vco != vco)
  915. skl_dpll0_enable(dev_priv, vco);
  916. /* Wa Display #1183: skl,kbl,cfl */
  917. cdclk_ctl &= ~(CDCLK_FREQ_SEL_MASK | CDCLK_FREQ_DECIMAL_MASK);
  918. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  919. cdclk_ctl |= freq_select | skl_cdclk_decimal(cdclk);
  920. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  921. /* Wa Display #1183: skl,kbl,cfl */
  922. cdclk_ctl &= ~CDCLK_DIVMUX_CD_OVERRIDE;
  923. I915_WRITE(CDCLK_CTL, cdclk_ctl);
  924. POSTING_READ(CDCLK_CTL);
  925. /* inform PCU of the change */
  926. mutex_lock(&dev_priv->pcu_lock);
  927. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  928. cdclk_state->voltage_level);
  929. mutex_unlock(&dev_priv->pcu_lock);
  930. intel_update_cdclk(dev_priv);
  931. }
  932. static void skl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  933. {
  934. uint32_t cdctl, expected;
  935. /*
  936. * check if the pre-os initialized the display
  937. * There is SWF18 scratchpad register defined which is set by the
  938. * pre-os which can be used by the OS drivers to check the status
  939. */
  940. if ((I915_READ(SWF_ILK(0x18)) & 0x00FFFFFF) == 0)
  941. goto sanitize;
  942. intel_update_cdclk(dev_priv);
  943. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  944. /* Is PLL enabled and locked ? */
  945. if (dev_priv->cdclk.hw.vco == 0 ||
  946. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
  947. goto sanitize;
  948. /* DPLL okay; verify the cdclock
  949. *
  950. * Noticed in some instances that the freq selection is correct but
  951. * decimal part is programmed wrong from BIOS where pre-os does not
  952. * enable display. Verify the same as well.
  953. */
  954. cdctl = I915_READ(CDCLK_CTL);
  955. expected = (cdctl & CDCLK_FREQ_SEL_MASK) |
  956. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  957. if (cdctl == expected)
  958. /* All well; nothing to sanitize */
  959. return;
  960. sanitize:
  961. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  962. /* force cdclk programming */
  963. dev_priv->cdclk.hw.cdclk = 0;
  964. /* force full PLL disable + enable */
  965. dev_priv->cdclk.hw.vco = -1;
  966. }
  967. /**
  968. * skl_init_cdclk - Initialize CDCLK on SKL
  969. * @dev_priv: i915 device
  970. *
  971. * Initialize CDCLK for SKL and derivatives. This is generally
  972. * done only during the display core initialization sequence,
  973. * after which the DMC will take care of turning CDCLK off/on
  974. * as needed.
  975. */
  976. void skl_init_cdclk(struct drm_i915_private *dev_priv)
  977. {
  978. struct intel_cdclk_state cdclk_state;
  979. skl_sanitize_cdclk(dev_priv);
  980. if (dev_priv->cdclk.hw.cdclk != 0 &&
  981. dev_priv->cdclk.hw.vco != 0) {
  982. /*
  983. * Use the current vco as our initial
  984. * guess as to what the preferred vco is.
  985. */
  986. if (dev_priv->skl_preferred_vco_freq == 0)
  987. skl_set_preferred_cdclk_vco(dev_priv,
  988. dev_priv->cdclk.hw.vco);
  989. return;
  990. }
  991. cdclk_state = dev_priv->cdclk.hw;
  992. cdclk_state.vco = dev_priv->skl_preferred_vco_freq;
  993. if (cdclk_state.vco == 0)
  994. cdclk_state.vco = 8100000;
  995. cdclk_state.cdclk = skl_calc_cdclk(0, cdclk_state.vco);
  996. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  997. skl_set_cdclk(dev_priv, &cdclk_state);
  998. }
  999. /**
  1000. * skl_uninit_cdclk - Uninitialize CDCLK on SKL
  1001. * @dev_priv: i915 device
  1002. *
  1003. * Uninitialize CDCLK for SKL and derivatives. This is done only
  1004. * during the display core uninitialization sequence.
  1005. */
  1006. void skl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1007. {
  1008. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1009. cdclk_state.cdclk = cdclk_state.bypass;
  1010. cdclk_state.vco = 0;
  1011. cdclk_state.voltage_level = skl_calc_voltage_level(cdclk_state.cdclk);
  1012. skl_set_cdclk(dev_priv, &cdclk_state);
  1013. }
  1014. static int bxt_calc_cdclk(int min_cdclk)
  1015. {
  1016. if (min_cdclk > 576000)
  1017. return 624000;
  1018. else if (min_cdclk > 384000)
  1019. return 576000;
  1020. else if (min_cdclk > 288000)
  1021. return 384000;
  1022. else if (min_cdclk > 144000)
  1023. return 288000;
  1024. else
  1025. return 144000;
  1026. }
  1027. static int glk_calc_cdclk(int min_cdclk)
  1028. {
  1029. if (min_cdclk > 158400)
  1030. return 316800;
  1031. else if (min_cdclk > 79200)
  1032. return 158400;
  1033. else
  1034. return 79200;
  1035. }
  1036. static u8 bxt_calc_voltage_level(int cdclk)
  1037. {
  1038. return DIV_ROUND_UP(cdclk, 25000);
  1039. }
  1040. static int bxt_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1041. {
  1042. int ratio;
  1043. if (cdclk == dev_priv->cdclk.hw.bypass)
  1044. return 0;
  1045. switch (cdclk) {
  1046. default:
  1047. MISSING_CASE(cdclk);
  1048. /* fall through */
  1049. case 144000:
  1050. case 288000:
  1051. case 384000:
  1052. case 576000:
  1053. ratio = 60;
  1054. break;
  1055. case 624000:
  1056. ratio = 65;
  1057. break;
  1058. }
  1059. return dev_priv->cdclk.hw.ref * ratio;
  1060. }
  1061. static int glk_de_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1062. {
  1063. int ratio;
  1064. if (cdclk == dev_priv->cdclk.hw.bypass)
  1065. return 0;
  1066. switch (cdclk) {
  1067. default:
  1068. MISSING_CASE(cdclk);
  1069. /* fall through */
  1070. case 79200:
  1071. case 158400:
  1072. case 316800:
  1073. ratio = 33;
  1074. break;
  1075. }
  1076. return dev_priv->cdclk.hw.ref * ratio;
  1077. }
  1078. static void bxt_de_pll_update(struct drm_i915_private *dev_priv,
  1079. struct intel_cdclk_state *cdclk_state)
  1080. {
  1081. u32 val;
  1082. cdclk_state->ref = 19200;
  1083. cdclk_state->vco = 0;
  1084. val = I915_READ(BXT_DE_PLL_ENABLE);
  1085. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1086. return;
  1087. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1088. return;
  1089. val = I915_READ(BXT_DE_PLL_CTL);
  1090. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  1091. }
  1092. static void bxt_get_cdclk(struct drm_i915_private *dev_priv,
  1093. struct intel_cdclk_state *cdclk_state)
  1094. {
  1095. u32 divider;
  1096. int div;
  1097. bxt_de_pll_update(dev_priv, cdclk_state);
  1098. cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
  1099. if (cdclk_state->vco == 0)
  1100. goto out;
  1101. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1102. switch (divider) {
  1103. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1104. div = 2;
  1105. break;
  1106. case BXT_CDCLK_CD2X_DIV_SEL_1_5:
  1107. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1108. div = 3;
  1109. break;
  1110. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1111. div = 4;
  1112. break;
  1113. case BXT_CDCLK_CD2X_DIV_SEL_4:
  1114. div = 8;
  1115. break;
  1116. default:
  1117. MISSING_CASE(divider);
  1118. return;
  1119. }
  1120. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1121. out:
  1122. /*
  1123. * Can't read this out :( Let's assume it's
  1124. * at least what the CDCLK frequency requires.
  1125. */
  1126. cdclk_state->voltage_level =
  1127. bxt_calc_voltage_level(cdclk_state->cdclk);
  1128. }
  1129. static void bxt_de_pll_disable(struct drm_i915_private *dev_priv)
  1130. {
  1131. I915_WRITE(BXT_DE_PLL_ENABLE, 0);
  1132. /* Timeout 200us */
  1133. if (intel_wait_for_register(dev_priv,
  1134. BXT_DE_PLL_ENABLE, BXT_DE_PLL_LOCK, 0,
  1135. 1))
  1136. DRM_ERROR("timeout waiting for DE PLL unlock\n");
  1137. dev_priv->cdclk.hw.vco = 0;
  1138. }
  1139. static void bxt_de_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1140. {
  1141. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1142. u32 val;
  1143. val = I915_READ(BXT_DE_PLL_CTL);
  1144. val &= ~BXT_DE_PLL_RATIO_MASK;
  1145. val |= BXT_DE_PLL_RATIO(ratio);
  1146. I915_WRITE(BXT_DE_PLL_CTL, val);
  1147. I915_WRITE(BXT_DE_PLL_ENABLE, BXT_DE_PLL_PLL_ENABLE);
  1148. /* Timeout 200us */
  1149. if (intel_wait_for_register(dev_priv,
  1150. BXT_DE_PLL_ENABLE,
  1151. BXT_DE_PLL_LOCK,
  1152. BXT_DE_PLL_LOCK,
  1153. 1))
  1154. DRM_ERROR("timeout waiting for DE PLL lock\n");
  1155. dev_priv->cdclk.hw.vco = vco;
  1156. }
  1157. static void bxt_set_cdclk(struct drm_i915_private *dev_priv,
  1158. const struct intel_cdclk_state *cdclk_state)
  1159. {
  1160. int cdclk = cdclk_state->cdclk;
  1161. int vco = cdclk_state->vco;
  1162. u32 val, divider;
  1163. int ret;
  1164. /* cdclk = vco / 2 / div{1,1.5,2,4} */
  1165. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1166. default:
  1167. WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
  1168. WARN_ON(vco != 0);
  1169. /* fall through */
  1170. case 2:
  1171. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1172. break;
  1173. case 3:
  1174. WARN(IS_GEMINILAKE(dev_priv), "Unsupported divider\n");
  1175. divider = BXT_CDCLK_CD2X_DIV_SEL_1_5;
  1176. break;
  1177. case 4:
  1178. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1179. break;
  1180. case 8:
  1181. divider = BXT_CDCLK_CD2X_DIV_SEL_4;
  1182. break;
  1183. }
  1184. /*
  1185. * Inform power controller of upcoming frequency change. BSpec
  1186. * requires us to wait up to 150usec, but that leads to timeouts;
  1187. * the 2ms used here is based on experiment.
  1188. */
  1189. mutex_lock(&dev_priv->pcu_lock);
  1190. ret = sandybridge_pcode_write_timeout(dev_priv,
  1191. HSW_PCODE_DE_WRITE_FREQ_REQ,
  1192. 0x80000000, 150, 2);
  1193. mutex_unlock(&dev_priv->pcu_lock);
  1194. if (ret) {
  1195. DRM_ERROR("PCode CDCLK freq change notify failed (err %d, freq %d)\n",
  1196. ret, cdclk);
  1197. return;
  1198. }
  1199. if (dev_priv->cdclk.hw.vco != 0 &&
  1200. dev_priv->cdclk.hw.vco != vco)
  1201. bxt_de_pll_disable(dev_priv);
  1202. if (dev_priv->cdclk.hw.vco != vco)
  1203. bxt_de_pll_enable(dev_priv, vco);
  1204. val = divider | skl_cdclk_decimal(cdclk);
  1205. /*
  1206. * FIXME if only the cd2x divider needs changing, it could be done
  1207. * without shutting off the pipe (if only one pipe is active).
  1208. */
  1209. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1210. /*
  1211. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1212. * enable otherwise.
  1213. */
  1214. if (cdclk >= 500000)
  1215. val |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1216. I915_WRITE(CDCLK_CTL, val);
  1217. mutex_lock(&dev_priv->pcu_lock);
  1218. /*
  1219. * The timeout isn't specified, the 2ms used here is based on
  1220. * experiment.
  1221. * FIXME: Waiting for the request completion could be delayed until
  1222. * the next PCODE request based on BSpec.
  1223. */
  1224. ret = sandybridge_pcode_write_timeout(dev_priv,
  1225. HSW_PCODE_DE_WRITE_FREQ_REQ,
  1226. cdclk_state->voltage_level, 150, 2);
  1227. mutex_unlock(&dev_priv->pcu_lock);
  1228. if (ret) {
  1229. DRM_ERROR("PCode CDCLK freq set failed, (err %d, freq %d)\n",
  1230. ret, cdclk);
  1231. return;
  1232. }
  1233. intel_update_cdclk(dev_priv);
  1234. }
  1235. static void bxt_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1236. {
  1237. u32 cdctl, expected;
  1238. intel_update_cdclk(dev_priv);
  1239. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1240. if (dev_priv->cdclk.hw.vco == 0 ||
  1241. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
  1242. goto sanitize;
  1243. /* DPLL okay; verify the cdclock
  1244. *
  1245. * Some BIOS versions leave an incorrect decimal frequency value and
  1246. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1247. * so sanitize this register.
  1248. */
  1249. cdctl = I915_READ(CDCLK_CTL);
  1250. /*
  1251. * Let's ignore the pipe field, since BIOS could have configured the
  1252. * dividers both synching to an active pipe, or asynchronously
  1253. * (PIPE_NONE).
  1254. */
  1255. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1256. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1257. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1258. /*
  1259. * Disable SSA Precharge when CD clock frequency < 500 MHz,
  1260. * enable otherwise.
  1261. */
  1262. if (dev_priv->cdclk.hw.cdclk >= 500000)
  1263. expected |= BXT_CDCLK_SSA_PRECHARGE_ENABLE;
  1264. if (cdctl == expected)
  1265. /* All well; nothing to sanitize */
  1266. return;
  1267. sanitize:
  1268. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1269. /* force cdclk programming */
  1270. dev_priv->cdclk.hw.cdclk = 0;
  1271. /* force full PLL disable + enable */
  1272. dev_priv->cdclk.hw.vco = -1;
  1273. }
  1274. /**
  1275. * bxt_init_cdclk - Initialize CDCLK on BXT
  1276. * @dev_priv: i915 device
  1277. *
  1278. * Initialize CDCLK for BXT and derivatives. This is generally
  1279. * done only during the display core initialization sequence,
  1280. * after which the DMC will take care of turning CDCLK off/on
  1281. * as needed.
  1282. */
  1283. void bxt_init_cdclk(struct drm_i915_private *dev_priv)
  1284. {
  1285. struct intel_cdclk_state cdclk_state;
  1286. bxt_sanitize_cdclk(dev_priv);
  1287. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1288. dev_priv->cdclk.hw.vco != 0)
  1289. return;
  1290. cdclk_state = dev_priv->cdclk.hw;
  1291. /*
  1292. * FIXME:
  1293. * - The initial CDCLK needs to be read from VBT.
  1294. * Need to make this change after VBT has changes for BXT.
  1295. */
  1296. if (IS_GEMINILAKE(dev_priv)) {
  1297. cdclk_state.cdclk = glk_calc_cdclk(0);
  1298. cdclk_state.vco = glk_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1299. } else {
  1300. cdclk_state.cdclk = bxt_calc_cdclk(0);
  1301. cdclk_state.vco = bxt_de_pll_vco(dev_priv, cdclk_state.cdclk);
  1302. }
  1303. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1304. bxt_set_cdclk(dev_priv, &cdclk_state);
  1305. }
  1306. /**
  1307. * bxt_uninit_cdclk - Uninitialize CDCLK on BXT
  1308. * @dev_priv: i915 device
  1309. *
  1310. * Uninitialize CDCLK for BXT and derivatives. This is done only
  1311. * during the display core uninitialization sequence.
  1312. */
  1313. void bxt_uninit_cdclk(struct drm_i915_private *dev_priv)
  1314. {
  1315. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1316. cdclk_state.cdclk = cdclk_state.bypass;
  1317. cdclk_state.vco = 0;
  1318. cdclk_state.voltage_level = bxt_calc_voltage_level(cdclk_state.cdclk);
  1319. bxt_set_cdclk(dev_priv, &cdclk_state);
  1320. }
  1321. static int cnl_calc_cdclk(int min_cdclk)
  1322. {
  1323. if (min_cdclk > 336000)
  1324. return 528000;
  1325. else if (min_cdclk > 168000)
  1326. return 336000;
  1327. else
  1328. return 168000;
  1329. }
  1330. static u8 cnl_calc_voltage_level(int cdclk)
  1331. {
  1332. switch (cdclk) {
  1333. default:
  1334. case 168000:
  1335. return 0;
  1336. case 336000:
  1337. return 1;
  1338. case 528000:
  1339. return 2;
  1340. }
  1341. }
  1342. static void cnl_cdclk_pll_update(struct drm_i915_private *dev_priv,
  1343. struct intel_cdclk_state *cdclk_state)
  1344. {
  1345. u32 val;
  1346. if (I915_READ(SKL_DSSM) & CNL_DSSM_CDCLK_PLL_REFCLK_24MHz)
  1347. cdclk_state->ref = 24000;
  1348. else
  1349. cdclk_state->ref = 19200;
  1350. cdclk_state->vco = 0;
  1351. val = I915_READ(BXT_DE_PLL_ENABLE);
  1352. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0)
  1353. return;
  1354. if (WARN_ON((val & BXT_DE_PLL_LOCK) == 0))
  1355. return;
  1356. cdclk_state->vco = (val & CNL_CDCLK_PLL_RATIO_MASK) * cdclk_state->ref;
  1357. }
  1358. static void cnl_get_cdclk(struct drm_i915_private *dev_priv,
  1359. struct intel_cdclk_state *cdclk_state)
  1360. {
  1361. u32 divider;
  1362. int div;
  1363. cnl_cdclk_pll_update(dev_priv, cdclk_state);
  1364. cdclk_state->cdclk = cdclk_state->bypass = cdclk_state->ref;
  1365. if (cdclk_state->vco == 0)
  1366. goto out;
  1367. divider = I915_READ(CDCLK_CTL) & BXT_CDCLK_CD2X_DIV_SEL_MASK;
  1368. switch (divider) {
  1369. case BXT_CDCLK_CD2X_DIV_SEL_1:
  1370. div = 2;
  1371. break;
  1372. case BXT_CDCLK_CD2X_DIV_SEL_2:
  1373. div = 4;
  1374. break;
  1375. default:
  1376. MISSING_CASE(divider);
  1377. return;
  1378. }
  1379. cdclk_state->cdclk = DIV_ROUND_CLOSEST(cdclk_state->vco, div);
  1380. out:
  1381. /*
  1382. * Can't read this out :( Let's assume it's
  1383. * at least what the CDCLK frequency requires.
  1384. */
  1385. cdclk_state->voltage_level =
  1386. cnl_calc_voltage_level(cdclk_state->cdclk);
  1387. }
  1388. static void cnl_cdclk_pll_disable(struct drm_i915_private *dev_priv)
  1389. {
  1390. u32 val;
  1391. val = I915_READ(BXT_DE_PLL_ENABLE);
  1392. val &= ~BXT_DE_PLL_PLL_ENABLE;
  1393. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1394. /* Timeout 200us */
  1395. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) == 0, 1))
  1396. DRM_ERROR("timeout waiting for CDCLK PLL unlock\n");
  1397. dev_priv->cdclk.hw.vco = 0;
  1398. }
  1399. static void cnl_cdclk_pll_enable(struct drm_i915_private *dev_priv, int vco)
  1400. {
  1401. int ratio = DIV_ROUND_CLOSEST(vco, dev_priv->cdclk.hw.ref);
  1402. u32 val;
  1403. val = CNL_CDCLK_PLL_RATIO(ratio);
  1404. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1405. val |= BXT_DE_PLL_PLL_ENABLE;
  1406. I915_WRITE(BXT_DE_PLL_ENABLE, val);
  1407. /* Timeout 200us */
  1408. if (wait_for((I915_READ(BXT_DE_PLL_ENABLE) & BXT_DE_PLL_LOCK) != 0, 1))
  1409. DRM_ERROR("timeout waiting for CDCLK PLL lock\n");
  1410. dev_priv->cdclk.hw.vco = vco;
  1411. }
  1412. static void cnl_set_cdclk(struct drm_i915_private *dev_priv,
  1413. const struct intel_cdclk_state *cdclk_state)
  1414. {
  1415. int cdclk = cdclk_state->cdclk;
  1416. int vco = cdclk_state->vco;
  1417. u32 val, divider;
  1418. int ret;
  1419. mutex_lock(&dev_priv->pcu_lock);
  1420. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1421. SKL_CDCLK_PREPARE_FOR_CHANGE,
  1422. SKL_CDCLK_READY_FOR_CHANGE,
  1423. SKL_CDCLK_READY_FOR_CHANGE, 3);
  1424. mutex_unlock(&dev_priv->pcu_lock);
  1425. if (ret) {
  1426. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  1427. ret);
  1428. return;
  1429. }
  1430. /* cdclk = vco / 2 / div{1,2} */
  1431. switch (DIV_ROUND_CLOSEST(vco, cdclk)) {
  1432. default:
  1433. WARN_ON(cdclk != dev_priv->cdclk.hw.bypass);
  1434. WARN_ON(vco != 0);
  1435. /* fall through */
  1436. case 2:
  1437. divider = BXT_CDCLK_CD2X_DIV_SEL_1;
  1438. break;
  1439. case 4:
  1440. divider = BXT_CDCLK_CD2X_DIV_SEL_2;
  1441. break;
  1442. }
  1443. if (dev_priv->cdclk.hw.vco != 0 &&
  1444. dev_priv->cdclk.hw.vco != vco)
  1445. cnl_cdclk_pll_disable(dev_priv);
  1446. if (dev_priv->cdclk.hw.vco != vco)
  1447. cnl_cdclk_pll_enable(dev_priv, vco);
  1448. val = divider | skl_cdclk_decimal(cdclk);
  1449. /*
  1450. * FIXME if only the cd2x divider needs changing, it could be done
  1451. * without shutting off the pipe (if only one pipe is active).
  1452. */
  1453. val |= BXT_CDCLK_CD2X_PIPE_NONE;
  1454. I915_WRITE(CDCLK_CTL, val);
  1455. /* inform PCU of the change */
  1456. mutex_lock(&dev_priv->pcu_lock);
  1457. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1458. cdclk_state->voltage_level);
  1459. mutex_unlock(&dev_priv->pcu_lock);
  1460. intel_update_cdclk(dev_priv);
  1461. /*
  1462. * Can't read out the voltage level :(
  1463. * Let's just assume everything is as expected.
  1464. */
  1465. dev_priv->cdclk.hw.voltage_level = cdclk_state->voltage_level;
  1466. }
  1467. static int cnl_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1468. {
  1469. int ratio;
  1470. if (cdclk == dev_priv->cdclk.hw.bypass)
  1471. return 0;
  1472. switch (cdclk) {
  1473. default:
  1474. MISSING_CASE(cdclk);
  1475. /* fall through */
  1476. case 168000:
  1477. case 336000:
  1478. ratio = dev_priv->cdclk.hw.ref == 19200 ? 35 : 28;
  1479. break;
  1480. case 528000:
  1481. ratio = dev_priv->cdclk.hw.ref == 19200 ? 55 : 44;
  1482. break;
  1483. }
  1484. return dev_priv->cdclk.hw.ref * ratio;
  1485. }
  1486. static void cnl_sanitize_cdclk(struct drm_i915_private *dev_priv)
  1487. {
  1488. u32 cdctl, expected;
  1489. intel_update_cdclk(dev_priv);
  1490. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1491. if (dev_priv->cdclk.hw.vco == 0 ||
  1492. dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
  1493. goto sanitize;
  1494. /* DPLL okay; verify the cdclock
  1495. *
  1496. * Some BIOS versions leave an incorrect decimal frequency value and
  1497. * set reserved MBZ bits in CDCLK_CTL at least during exiting from S4,
  1498. * so sanitize this register.
  1499. */
  1500. cdctl = I915_READ(CDCLK_CTL);
  1501. /*
  1502. * Let's ignore the pipe field, since BIOS could have configured the
  1503. * dividers both synching to an active pipe, or asynchronously
  1504. * (PIPE_NONE).
  1505. */
  1506. cdctl &= ~BXT_CDCLK_CD2X_PIPE_NONE;
  1507. expected = (cdctl & BXT_CDCLK_CD2X_DIV_SEL_MASK) |
  1508. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk);
  1509. if (cdctl == expected)
  1510. /* All well; nothing to sanitize */
  1511. return;
  1512. sanitize:
  1513. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1514. /* force cdclk programming */
  1515. dev_priv->cdclk.hw.cdclk = 0;
  1516. /* force full PLL disable + enable */
  1517. dev_priv->cdclk.hw.vco = -1;
  1518. }
  1519. static int icl_calc_cdclk(int min_cdclk, unsigned int ref)
  1520. {
  1521. int ranges_24[] = { 312000, 552000, 648000 };
  1522. int ranges_19_38[] = { 307200, 556800, 652800 };
  1523. int *ranges;
  1524. switch (ref) {
  1525. default:
  1526. MISSING_CASE(ref);
  1527. /* fall through */
  1528. case 24000:
  1529. ranges = ranges_24;
  1530. break;
  1531. case 19200:
  1532. case 38400:
  1533. ranges = ranges_19_38;
  1534. break;
  1535. }
  1536. if (min_cdclk > ranges[1])
  1537. return ranges[2];
  1538. else if (min_cdclk > ranges[0])
  1539. return ranges[1];
  1540. else
  1541. return ranges[0];
  1542. }
  1543. static int icl_calc_cdclk_pll_vco(struct drm_i915_private *dev_priv, int cdclk)
  1544. {
  1545. int ratio;
  1546. if (cdclk == dev_priv->cdclk.hw.bypass)
  1547. return 0;
  1548. switch (cdclk) {
  1549. default:
  1550. MISSING_CASE(cdclk);
  1551. /* fall through */
  1552. case 307200:
  1553. case 556800:
  1554. case 652800:
  1555. WARN_ON(dev_priv->cdclk.hw.ref != 19200 &&
  1556. dev_priv->cdclk.hw.ref != 38400);
  1557. break;
  1558. case 312000:
  1559. case 552000:
  1560. case 648000:
  1561. WARN_ON(dev_priv->cdclk.hw.ref != 24000);
  1562. }
  1563. ratio = cdclk / (dev_priv->cdclk.hw.ref / 2);
  1564. return dev_priv->cdclk.hw.ref * ratio;
  1565. }
  1566. static void icl_set_cdclk(struct drm_i915_private *dev_priv,
  1567. const struct intel_cdclk_state *cdclk_state)
  1568. {
  1569. unsigned int cdclk = cdclk_state->cdclk;
  1570. unsigned int vco = cdclk_state->vco;
  1571. int ret;
  1572. mutex_lock(&dev_priv->pcu_lock);
  1573. ret = skl_pcode_request(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1574. SKL_CDCLK_PREPARE_FOR_CHANGE,
  1575. SKL_CDCLK_READY_FOR_CHANGE,
  1576. SKL_CDCLK_READY_FOR_CHANGE, 3);
  1577. mutex_unlock(&dev_priv->pcu_lock);
  1578. if (ret) {
  1579. DRM_ERROR("Failed to inform PCU about cdclk change (%d)\n",
  1580. ret);
  1581. return;
  1582. }
  1583. if (dev_priv->cdclk.hw.vco != 0 &&
  1584. dev_priv->cdclk.hw.vco != vco)
  1585. cnl_cdclk_pll_disable(dev_priv);
  1586. if (dev_priv->cdclk.hw.vco != vco)
  1587. cnl_cdclk_pll_enable(dev_priv, vco);
  1588. I915_WRITE(CDCLK_CTL, ICL_CDCLK_CD2X_PIPE_NONE |
  1589. skl_cdclk_decimal(cdclk));
  1590. mutex_lock(&dev_priv->pcu_lock);
  1591. sandybridge_pcode_write(dev_priv, SKL_PCODE_CDCLK_CONTROL,
  1592. cdclk_state->voltage_level);
  1593. mutex_unlock(&dev_priv->pcu_lock);
  1594. intel_update_cdclk(dev_priv);
  1595. /*
  1596. * Can't read out the voltage level :(
  1597. * Let's just assume everything is as expected.
  1598. */
  1599. dev_priv->cdclk.hw.voltage_level = cdclk_state->voltage_level;
  1600. }
  1601. static u8 icl_calc_voltage_level(int cdclk)
  1602. {
  1603. switch (cdclk) {
  1604. case 50000:
  1605. case 307200:
  1606. case 312000:
  1607. return 0;
  1608. case 556800:
  1609. case 552000:
  1610. return 1;
  1611. default:
  1612. MISSING_CASE(cdclk);
  1613. /* fall through */
  1614. case 652800:
  1615. case 648000:
  1616. return 2;
  1617. }
  1618. }
  1619. static void icl_get_cdclk(struct drm_i915_private *dev_priv,
  1620. struct intel_cdclk_state *cdclk_state)
  1621. {
  1622. u32 val;
  1623. cdclk_state->bypass = 50000;
  1624. val = I915_READ(SKL_DSSM);
  1625. switch (val & ICL_DSSM_CDCLK_PLL_REFCLK_MASK) {
  1626. default:
  1627. MISSING_CASE(val);
  1628. /* fall through */
  1629. case ICL_DSSM_CDCLK_PLL_REFCLK_24MHz:
  1630. cdclk_state->ref = 24000;
  1631. break;
  1632. case ICL_DSSM_CDCLK_PLL_REFCLK_19_2MHz:
  1633. cdclk_state->ref = 19200;
  1634. break;
  1635. case ICL_DSSM_CDCLK_PLL_REFCLK_38_4MHz:
  1636. cdclk_state->ref = 38400;
  1637. break;
  1638. }
  1639. val = I915_READ(BXT_DE_PLL_ENABLE);
  1640. if ((val & BXT_DE_PLL_PLL_ENABLE) == 0 ||
  1641. (val & BXT_DE_PLL_LOCK) == 0) {
  1642. /*
  1643. * CDCLK PLL is disabled, the VCO/ratio doesn't matter, but
  1644. * setting it to zero is a way to signal that.
  1645. */
  1646. cdclk_state->vco = 0;
  1647. cdclk_state->cdclk = cdclk_state->bypass;
  1648. goto out;
  1649. }
  1650. cdclk_state->vco = (val & BXT_DE_PLL_RATIO_MASK) * cdclk_state->ref;
  1651. val = I915_READ(CDCLK_CTL);
  1652. WARN_ON((val & BXT_CDCLK_CD2X_DIV_SEL_MASK) != 0);
  1653. cdclk_state->cdclk = cdclk_state->vco / 2;
  1654. out:
  1655. /*
  1656. * Can't read this out :( Let's assume it's
  1657. * at least what the CDCLK frequency requires.
  1658. */
  1659. cdclk_state->voltage_level =
  1660. icl_calc_voltage_level(cdclk_state->cdclk);
  1661. }
  1662. /**
  1663. * icl_init_cdclk - Initialize CDCLK on ICL
  1664. * @dev_priv: i915 device
  1665. *
  1666. * Initialize CDCLK for ICL. This consists mainly of initializing
  1667. * dev_priv->cdclk.hw and sanitizing the state of the hardware if needed. This
  1668. * is generally done only during the display core initialization sequence, after
  1669. * which the DMC will take care of turning CDCLK off/on as needed.
  1670. */
  1671. void icl_init_cdclk(struct drm_i915_private *dev_priv)
  1672. {
  1673. struct intel_cdclk_state sanitized_state;
  1674. u32 val;
  1675. /* This sets dev_priv->cdclk.hw. */
  1676. intel_update_cdclk(dev_priv);
  1677. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "Current CDCLK");
  1678. /* This means CDCLK disabled. */
  1679. if (dev_priv->cdclk.hw.cdclk == dev_priv->cdclk.hw.bypass)
  1680. goto sanitize;
  1681. val = I915_READ(CDCLK_CTL);
  1682. if ((val & BXT_CDCLK_CD2X_DIV_SEL_MASK) != 0)
  1683. goto sanitize;
  1684. if ((val & CDCLK_FREQ_DECIMAL_MASK) !=
  1685. skl_cdclk_decimal(dev_priv->cdclk.hw.cdclk))
  1686. goto sanitize;
  1687. return;
  1688. sanitize:
  1689. DRM_DEBUG_KMS("Sanitizing cdclk programmed by pre-os\n");
  1690. sanitized_state.ref = dev_priv->cdclk.hw.ref;
  1691. sanitized_state.cdclk = icl_calc_cdclk(0, sanitized_state.ref);
  1692. sanitized_state.vco = icl_calc_cdclk_pll_vco(dev_priv,
  1693. sanitized_state.cdclk);
  1694. sanitized_state.voltage_level =
  1695. icl_calc_voltage_level(sanitized_state.cdclk);
  1696. icl_set_cdclk(dev_priv, &sanitized_state);
  1697. }
  1698. /**
  1699. * icl_uninit_cdclk - Uninitialize CDCLK on ICL
  1700. * @dev_priv: i915 device
  1701. *
  1702. * Uninitialize CDCLK for ICL. This is done only during the display core
  1703. * uninitialization sequence.
  1704. */
  1705. void icl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1706. {
  1707. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1708. cdclk_state.cdclk = cdclk_state.bypass;
  1709. cdclk_state.vco = 0;
  1710. cdclk_state.voltage_level = icl_calc_voltage_level(cdclk_state.cdclk);
  1711. icl_set_cdclk(dev_priv, &cdclk_state);
  1712. }
  1713. /**
  1714. * cnl_init_cdclk - Initialize CDCLK on CNL
  1715. * @dev_priv: i915 device
  1716. *
  1717. * Initialize CDCLK for CNL. This is generally
  1718. * done only during the display core initialization sequence,
  1719. * after which the DMC will take care of turning CDCLK off/on
  1720. * as needed.
  1721. */
  1722. void cnl_init_cdclk(struct drm_i915_private *dev_priv)
  1723. {
  1724. struct intel_cdclk_state cdclk_state;
  1725. cnl_sanitize_cdclk(dev_priv);
  1726. if (dev_priv->cdclk.hw.cdclk != 0 &&
  1727. dev_priv->cdclk.hw.vco != 0)
  1728. return;
  1729. cdclk_state = dev_priv->cdclk.hw;
  1730. cdclk_state.cdclk = cnl_calc_cdclk(0);
  1731. cdclk_state.vco = cnl_cdclk_pll_vco(dev_priv, cdclk_state.cdclk);
  1732. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1733. cnl_set_cdclk(dev_priv, &cdclk_state);
  1734. }
  1735. /**
  1736. * cnl_uninit_cdclk - Uninitialize CDCLK on CNL
  1737. * @dev_priv: i915 device
  1738. *
  1739. * Uninitialize CDCLK for CNL. This is done only
  1740. * during the display core uninitialization sequence.
  1741. */
  1742. void cnl_uninit_cdclk(struct drm_i915_private *dev_priv)
  1743. {
  1744. struct intel_cdclk_state cdclk_state = dev_priv->cdclk.hw;
  1745. cdclk_state.cdclk = cdclk_state.bypass;
  1746. cdclk_state.vco = 0;
  1747. cdclk_state.voltage_level = cnl_calc_voltage_level(cdclk_state.cdclk);
  1748. cnl_set_cdclk(dev_priv, &cdclk_state);
  1749. }
  1750. /**
  1751. * intel_cdclk_needs_modeset - Determine if two CDCLK states require a modeset on all pipes
  1752. * @a: first CDCLK state
  1753. * @b: second CDCLK state
  1754. *
  1755. * Returns:
  1756. * True if the CDCLK states require pipes to be off during reprogramming, false if not.
  1757. */
  1758. bool intel_cdclk_needs_modeset(const struct intel_cdclk_state *a,
  1759. const struct intel_cdclk_state *b)
  1760. {
  1761. return a->cdclk != b->cdclk ||
  1762. a->vco != b->vco ||
  1763. a->ref != b->ref;
  1764. }
  1765. /**
  1766. * intel_cdclk_changed - Determine if two CDCLK states are different
  1767. * @a: first CDCLK state
  1768. * @b: second CDCLK state
  1769. *
  1770. * Returns:
  1771. * True if the CDCLK states don't match, false if they do.
  1772. */
  1773. bool intel_cdclk_changed(const struct intel_cdclk_state *a,
  1774. const struct intel_cdclk_state *b)
  1775. {
  1776. return intel_cdclk_needs_modeset(a, b) ||
  1777. a->voltage_level != b->voltage_level;
  1778. }
  1779. void intel_dump_cdclk_state(const struct intel_cdclk_state *cdclk_state,
  1780. const char *context)
  1781. {
  1782. DRM_DEBUG_DRIVER("%s %d kHz, VCO %d kHz, ref %d kHz, bypass %d kHz, voltage level %d\n",
  1783. context, cdclk_state->cdclk, cdclk_state->vco,
  1784. cdclk_state->ref, cdclk_state->bypass,
  1785. cdclk_state->voltage_level);
  1786. }
  1787. /**
  1788. * intel_set_cdclk - Push the CDCLK state to the hardware
  1789. * @dev_priv: i915 device
  1790. * @cdclk_state: new CDCLK state
  1791. *
  1792. * Program the hardware based on the passed in CDCLK state,
  1793. * if necessary.
  1794. */
  1795. void intel_set_cdclk(struct drm_i915_private *dev_priv,
  1796. const struct intel_cdclk_state *cdclk_state)
  1797. {
  1798. if (!intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state))
  1799. return;
  1800. if (WARN_ON_ONCE(!dev_priv->display.set_cdclk))
  1801. return;
  1802. intel_dump_cdclk_state(cdclk_state, "Changing CDCLK to");
  1803. dev_priv->display.set_cdclk(dev_priv, cdclk_state);
  1804. if (WARN(intel_cdclk_changed(&dev_priv->cdclk.hw, cdclk_state),
  1805. "cdclk state doesn't match!\n")) {
  1806. intel_dump_cdclk_state(&dev_priv->cdclk.hw, "[hw state]");
  1807. intel_dump_cdclk_state(cdclk_state, "[sw state]");
  1808. }
  1809. }
  1810. static int intel_pixel_rate_to_cdclk(struct drm_i915_private *dev_priv,
  1811. int pixel_rate)
  1812. {
  1813. if (INTEL_GEN(dev_priv) >= 10)
  1814. return DIV_ROUND_UP(pixel_rate, 2);
  1815. else if (IS_GEMINILAKE(dev_priv))
  1816. /*
  1817. * FIXME: Avoid using a pixel clock that is more than 99% of the cdclk
  1818. * as a temporary workaround. Use a higher cdclk instead. (Note that
  1819. * intel_compute_max_dotclk() limits the max pixel clock to 99% of max
  1820. * cdclk.)
  1821. */
  1822. return DIV_ROUND_UP(pixel_rate * 100, 2 * 99);
  1823. else if (IS_GEN9(dev_priv) ||
  1824. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  1825. return pixel_rate;
  1826. else if (IS_CHERRYVIEW(dev_priv))
  1827. return DIV_ROUND_UP(pixel_rate * 100, 95);
  1828. else
  1829. return DIV_ROUND_UP(pixel_rate * 100, 90);
  1830. }
  1831. int intel_crtc_compute_min_cdclk(const struct intel_crtc_state *crtc_state)
  1832. {
  1833. struct drm_i915_private *dev_priv =
  1834. to_i915(crtc_state->base.crtc->dev);
  1835. int min_cdclk;
  1836. if (!crtc_state->base.enable)
  1837. return 0;
  1838. min_cdclk = intel_pixel_rate_to_cdclk(dev_priv, crtc_state->pixel_rate);
  1839. /* pixel rate mustn't exceed 95% of cdclk with IPS on BDW */
  1840. if (IS_BROADWELL(dev_priv) && hsw_crtc_state_ips_capable(crtc_state))
  1841. min_cdclk = DIV_ROUND_UP(min_cdclk * 100, 95);
  1842. /* BSpec says "Do not use DisplayPort with CDCLK less than 432 MHz,
  1843. * audio enabled, port width x4, and link rate HBR2 (5.4 GHz), or else
  1844. * there may be audio corruption or screen corruption." This cdclk
  1845. * restriction for GLK is 316.8 MHz.
  1846. */
  1847. if (intel_crtc_has_dp_encoder(crtc_state) &&
  1848. crtc_state->has_audio &&
  1849. crtc_state->port_clock >= 540000 &&
  1850. crtc_state->lane_count == 4) {
  1851. if (IS_CANNONLAKE(dev_priv) || IS_GEMINILAKE(dev_priv)) {
  1852. /* Display WA #1145: glk,cnl */
  1853. min_cdclk = max(316800, min_cdclk);
  1854. } else if (IS_GEN9(dev_priv) || IS_BROADWELL(dev_priv)) {
  1855. /* Display WA #1144: skl,bxt */
  1856. min_cdclk = max(432000, min_cdclk);
  1857. }
  1858. }
  1859. /*
  1860. * According to BSpec, "The CD clock frequency must be at least twice
  1861. * the frequency of the Azalia BCLK." and BCLK is 96 MHz by default.
  1862. *
  1863. * FIXME: Check the actual, not default, BCLK being used.
  1864. *
  1865. * FIXME: This does not depend on ->has_audio because the higher CDCLK
  1866. * is required for audio probe, also when there are no audio capable
  1867. * displays connected at probe time. This leads to unnecessarily high
  1868. * CDCLK when audio is not required.
  1869. *
  1870. * FIXME: This limit is only applied when there are displays connected
  1871. * at probe time. If we probe without displays, we'll still end up using
  1872. * the platform minimum CDCLK, failing audio probe.
  1873. */
  1874. if (INTEL_GEN(dev_priv) >= 9)
  1875. min_cdclk = max(2 * 96000, min_cdclk);
  1876. /*
  1877. * "For DP audio configuration, cdclk frequency shall be set to
  1878. * meet the following requirements:
  1879. * DP Link Frequency(MHz) | Cdclk frequency(MHz)
  1880. * 270 | 320 or higher
  1881. * 162 | 200 or higher"
  1882. */
  1883. if ((IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv)) &&
  1884. intel_crtc_has_dp_encoder(crtc_state) && crtc_state->has_audio)
  1885. min_cdclk = max(crtc_state->port_clock, min_cdclk);
  1886. /*
  1887. * On Valleyview some DSI panels lose (v|h)sync when the clock is lower
  1888. * than 320000KHz.
  1889. */
  1890. if (intel_crtc_has_type(crtc_state, INTEL_OUTPUT_DSI) &&
  1891. IS_VALLEYVIEW(dev_priv))
  1892. min_cdclk = max(320000, min_cdclk);
  1893. if (min_cdclk > dev_priv->max_cdclk_freq) {
  1894. DRM_DEBUG_KMS("required cdclk (%d kHz) exceeds max (%d kHz)\n",
  1895. min_cdclk, dev_priv->max_cdclk_freq);
  1896. return -EINVAL;
  1897. }
  1898. return min_cdclk;
  1899. }
  1900. static int intel_compute_min_cdclk(struct drm_atomic_state *state)
  1901. {
  1902. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1903. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1904. struct intel_crtc *crtc;
  1905. struct intel_crtc_state *crtc_state;
  1906. int min_cdclk, i;
  1907. enum pipe pipe;
  1908. memcpy(intel_state->min_cdclk, dev_priv->min_cdclk,
  1909. sizeof(intel_state->min_cdclk));
  1910. for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
  1911. min_cdclk = intel_crtc_compute_min_cdclk(crtc_state);
  1912. if (min_cdclk < 0)
  1913. return min_cdclk;
  1914. intel_state->min_cdclk[i] = min_cdclk;
  1915. }
  1916. min_cdclk = 0;
  1917. for_each_pipe(dev_priv, pipe)
  1918. min_cdclk = max(intel_state->min_cdclk[pipe], min_cdclk);
  1919. return min_cdclk;
  1920. }
  1921. /*
  1922. * Note that this functions assumes that 0 is
  1923. * the lowest voltage value, and higher values
  1924. * correspond to increasingly higher voltages.
  1925. *
  1926. * Should that relationship no longer hold on
  1927. * future platforms this code will need to be
  1928. * adjusted.
  1929. */
  1930. static u8 cnl_compute_min_voltage_level(struct intel_atomic_state *state)
  1931. {
  1932. struct drm_i915_private *dev_priv = to_i915(state->base.dev);
  1933. struct intel_crtc *crtc;
  1934. struct intel_crtc_state *crtc_state;
  1935. u8 min_voltage_level;
  1936. int i;
  1937. enum pipe pipe;
  1938. memcpy(state->min_voltage_level, dev_priv->min_voltage_level,
  1939. sizeof(state->min_voltage_level));
  1940. for_each_new_intel_crtc_in_state(state, crtc, crtc_state, i) {
  1941. if (crtc_state->base.enable)
  1942. state->min_voltage_level[i] =
  1943. crtc_state->min_voltage_level;
  1944. else
  1945. state->min_voltage_level[i] = 0;
  1946. }
  1947. min_voltage_level = 0;
  1948. for_each_pipe(dev_priv, pipe)
  1949. min_voltage_level = max(state->min_voltage_level[pipe],
  1950. min_voltage_level);
  1951. return min_voltage_level;
  1952. }
  1953. static int vlv_modeset_calc_cdclk(struct drm_atomic_state *state)
  1954. {
  1955. struct drm_i915_private *dev_priv = to_i915(state->dev);
  1956. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1957. int min_cdclk, cdclk;
  1958. min_cdclk = intel_compute_min_cdclk(state);
  1959. if (min_cdclk < 0)
  1960. return min_cdclk;
  1961. cdclk = vlv_calc_cdclk(dev_priv, min_cdclk);
  1962. intel_state->cdclk.logical.cdclk = cdclk;
  1963. intel_state->cdclk.logical.voltage_level =
  1964. vlv_calc_voltage_level(dev_priv, cdclk);
  1965. if (!intel_state->active_crtcs) {
  1966. cdclk = vlv_calc_cdclk(dev_priv, 0);
  1967. intel_state->cdclk.actual.cdclk = cdclk;
  1968. intel_state->cdclk.actual.voltage_level =
  1969. vlv_calc_voltage_level(dev_priv, cdclk);
  1970. } else {
  1971. intel_state->cdclk.actual =
  1972. intel_state->cdclk.logical;
  1973. }
  1974. return 0;
  1975. }
  1976. static int bdw_modeset_calc_cdclk(struct drm_atomic_state *state)
  1977. {
  1978. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  1979. int min_cdclk, cdclk;
  1980. min_cdclk = intel_compute_min_cdclk(state);
  1981. if (min_cdclk < 0)
  1982. return min_cdclk;
  1983. /*
  1984. * FIXME should also account for plane ratio
  1985. * once 64bpp pixel formats are supported.
  1986. */
  1987. cdclk = bdw_calc_cdclk(min_cdclk);
  1988. intel_state->cdclk.logical.cdclk = cdclk;
  1989. intel_state->cdclk.logical.voltage_level =
  1990. bdw_calc_voltage_level(cdclk);
  1991. if (!intel_state->active_crtcs) {
  1992. cdclk = bdw_calc_cdclk(0);
  1993. intel_state->cdclk.actual.cdclk = cdclk;
  1994. intel_state->cdclk.actual.voltage_level =
  1995. bdw_calc_voltage_level(cdclk);
  1996. } else {
  1997. intel_state->cdclk.actual =
  1998. intel_state->cdclk.logical;
  1999. }
  2000. return 0;
  2001. }
  2002. static int skl_dpll0_vco(struct intel_atomic_state *intel_state)
  2003. {
  2004. struct drm_i915_private *dev_priv = to_i915(intel_state->base.dev);
  2005. struct intel_crtc *crtc;
  2006. struct intel_crtc_state *crtc_state;
  2007. int vco, i;
  2008. vco = intel_state->cdclk.logical.vco;
  2009. if (!vco)
  2010. vco = dev_priv->skl_preferred_vco_freq;
  2011. for_each_new_intel_crtc_in_state(intel_state, crtc, crtc_state, i) {
  2012. if (!crtc_state->base.enable)
  2013. continue;
  2014. if (!intel_crtc_has_type(crtc_state, INTEL_OUTPUT_EDP))
  2015. continue;
  2016. /*
  2017. * DPLL0 VCO may need to be adjusted to get the correct
  2018. * clock for eDP. This will affect cdclk as well.
  2019. */
  2020. switch (crtc_state->port_clock / 2) {
  2021. case 108000:
  2022. case 216000:
  2023. vco = 8640000;
  2024. break;
  2025. default:
  2026. vco = 8100000;
  2027. break;
  2028. }
  2029. }
  2030. return vco;
  2031. }
  2032. static int skl_modeset_calc_cdclk(struct drm_atomic_state *state)
  2033. {
  2034. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  2035. int min_cdclk, cdclk, vco;
  2036. min_cdclk = intel_compute_min_cdclk(state);
  2037. if (min_cdclk < 0)
  2038. return min_cdclk;
  2039. vco = skl_dpll0_vco(intel_state);
  2040. /*
  2041. * FIXME should also account for plane ratio
  2042. * once 64bpp pixel formats are supported.
  2043. */
  2044. cdclk = skl_calc_cdclk(min_cdclk, vco);
  2045. intel_state->cdclk.logical.vco = vco;
  2046. intel_state->cdclk.logical.cdclk = cdclk;
  2047. intel_state->cdclk.logical.voltage_level =
  2048. skl_calc_voltage_level(cdclk);
  2049. if (!intel_state->active_crtcs) {
  2050. cdclk = skl_calc_cdclk(0, vco);
  2051. intel_state->cdclk.actual.vco = vco;
  2052. intel_state->cdclk.actual.cdclk = cdclk;
  2053. intel_state->cdclk.actual.voltage_level =
  2054. skl_calc_voltage_level(cdclk);
  2055. } else {
  2056. intel_state->cdclk.actual =
  2057. intel_state->cdclk.logical;
  2058. }
  2059. return 0;
  2060. }
  2061. static int bxt_modeset_calc_cdclk(struct drm_atomic_state *state)
  2062. {
  2063. struct drm_i915_private *dev_priv = to_i915(state->dev);
  2064. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  2065. int min_cdclk, cdclk, vco;
  2066. min_cdclk = intel_compute_min_cdclk(state);
  2067. if (min_cdclk < 0)
  2068. return min_cdclk;
  2069. if (IS_GEMINILAKE(dev_priv)) {
  2070. cdclk = glk_calc_cdclk(min_cdclk);
  2071. vco = glk_de_pll_vco(dev_priv, cdclk);
  2072. } else {
  2073. cdclk = bxt_calc_cdclk(min_cdclk);
  2074. vco = bxt_de_pll_vco(dev_priv, cdclk);
  2075. }
  2076. intel_state->cdclk.logical.vco = vco;
  2077. intel_state->cdclk.logical.cdclk = cdclk;
  2078. intel_state->cdclk.logical.voltage_level =
  2079. bxt_calc_voltage_level(cdclk);
  2080. if (!intel_state->active_crtcs) {
  2081. if (IS_GEMINILAKE(dev_priv)) {
  2082. cdclk = glk_calc_cdclk(0);
  2083. vco = glk_de_pll_vco(dev_priv, cdclk);
  2084. } else {
  2085. cdclk = bxt_calc_cdclk(0);
  2086. vco = bxt_de_pll_vco(dev_priv, cdclk);
  2087. }
  2088. intel_state->cdclk.actual.vco = vco;
  2089. intel_state->cdclk.actual.cdclk = cdclk;
  2090. intel_state->cdclk.actual.voltage_level =
  2091. bxt_calc_voltage_level(cdclk);
  2092. } else {
  2093. intel_state->cdclk.actual =
  2094. intel_state->cdclk.logical;
  2095. }
  2096. return 0;
  2097. }
  2098. static int cnl_modeset_calc_cdclk(struct drm_atomic_state *state)
  2099. {
  2100. struct drm_i915_private *dev_priv = to_i915(state->dev);
  2101. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  2102. int min_cdclk, cdclk, vco;
  2103. min_cdclk = intel_compute_min_cdclk(state);
  2104. if (min_cdclk < 0)
  2105. return min_cdclk;
  2106. cdclk = cnl_calc_cdclk(min_cdclk);
  2107. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  2108. intel_state->cdclk.logical.vco = vco;
  2109. intel_state->cdclk.logical.cdclk = cdclk;
  2110. intel_state->cdclk.logical.voltage_level =
  2111. max(cnl_calc_voltage_level(cdclk),
  2112. cnl_compute_min_voltage_level(intel_state));
  2113. if (!intel_state->active_crtcs) {
  2114. cdclk = cnl_calc_cdclk(0);
  2115. vco = cnl_cdclk_pll_vco(dev_priv, cdclk);
  2116. intel_state->cdclk.actual.vco = vco;
  2117. intel_state->cdclk.actual.cdclk = cdclk;
  2118. intel_state->cdclk.actual.voltage_level =
  2119. cnl_calc_voltage_level(cdclk);
  2120. } else {
  2121. intel_state->cdclk.actual =
  2122. intel_state->cdclk.logical;
  2123. }
  2124. return 0;
  2125. }
  2126. static int icl_modeset_calc_cdclk(struct drm_atomic_state *state)
  2127. {
  2128. struct drm_i915_private *dev_priv = to_i915(state->dev);
  2129. struct intel_atomic_state *intel_state = to_intel_atomic_state(state);
  2130. unsigned int ref = intel_state->cdclk.logical.ref;
  2131. int min_cdclk, cdclk, vco;
  2132. min_cdclk = intel_compute_min_cdclk(state);
  2133. if (min_cdclk < 0)
  2134. return min_cdclk;
  2135. cdclk = icl_calc_cdclk(min_cdclk, ref);
  2136. vco = icl_calc_cdclk_pll_vco(dev_priv, cdclk);
  2137. intel_state->cdclk.logical.vco = vco;
  2138. intel_state->cdclk.logical.cdclk = cdclk;
  2139. intel_state->cdclk.logical.voltage_level =
  2140. max(icl_calc_voltage_level(cdclk),
  2141. cnl_compute_min_voltage_level(intel_state));
  2142. if (!intel_state->active_crtcs) {
  2143. cdclk = icl_calc_cdclk(0, ref);
  2144. vco = icl_calc_cdclk_pll_vco(dev_priv, cdclk);
  2145. intel_state->cdclk.actual.vco = vco;
  2146. intel_state->cdclk.actual.cdclk = cdclk;
  2147. intel_state->cdclk.actual.voltage_level =
  2148. icl_calc_voltage_level(cdclk);
  2149. } else {
  2150. intel_state->cdclk.actual = intel_state->cdclk.logical;
  2151. }
  2152. return 0;
  2153. }
  2154. static int intel_compute_max_dotclk(struct drm_i915_private *dev_priv)
  2155. {
  2156. int max_cdclk_freq = dev_priv->max_cdclk_freq;
  2157. if (INTEL_GEN(dev_priv) >= 10)
  2158. return 2 * max_cdclk_freq;
  2159. else if (IS_GEMINILAKE(dev_priv))
  2160. /*
  2161. * FIXME: Limiting to 99% as a temporary workaround. See
  2162. * intel_min_cdclk() for details.
  2163. */
  2164. return 2 * max_cdclk_freq * 99 / 100;
  2165. else if (IS_GEN9(dev_priv) ||
  2166. IS_BROADWELL(dev_priv) || IS_HASWELL(dev_priv))
  2167. return max_cdclk_freq;
  2168. else if (IS_CHERRYVIEW(dev_priv))
  2169. return max_cdclk_freq*95/100;
  2170. else if (INTEL_GEN(dev_priv) < 4)
  2171. return 2*max_cdclk_freq*90/100;
  2172. else
  2173. return max_cdclk_freq*90/100;
  2174. }
  2175. /**
  2176. * intel_update_max_cdclk - Determine the maximum support CDCLK frequency
  2177. * @dev_priv: i915 device
  2178. *
  2179. * Determine the maximum CDCLK frequency the platform supports, and also
  2180. * derive the maximum dot clock frequency the maximum CDCLK frequency
  2181. * allows.
  2182. */
  2183. void intel_update_max_cdclk(struct drm_i915_private *dev_priv)
  2184. {
  2185. if (IS_ICELAKE(dev_priv)) {
  2186. if (dev_priv->cdclk.hw.ref == 24000)
  2187. dev_priv->max_cdclk_freq = 648000;
  2188. else
  2189. dev_priv->max_cdclk_freq = 652800;
  2190. } else if (IS_CANNONLAKE(dev_priv)) {
  2191. dev_priv->max_cdclk_freq = 528000;
  2192. } else if (IS_GEN9_BC(dev_priv)) {
  2193. u32 limit = I915_READ(SKL_DFSM) & SKL_DFSM_CDCLK_LIMIT_MASK;
  2194. int max_cdclk, vco;
  2195. vco = dev_priv->skl_preferred_vco_freq;
  2196. WARN_ON(vco != 8100000 && vco != 8640000);
  2197. /*
  2198. * Use the lower (vco 8640) cdclk values as a
  2199. * first guess. skl_calc_cdclk() will correct it
  2200. * if the preferred vco is 8100 instead.
  2201. */
  2202. if (limit == SKL_DFSM_CDCLK_LIMIT_675)
  2203. max_cdclk = 617143;
  2204. else if (limit == SKL_DFSM_CDCLK_LIMIT_540)
  2205. max_cdclk = 540000;
  2206. else if (limit == SKL_DFSM_CDCLK_LIMIT_450)
  2207. max_cdclk = 432000;
  2208. else
  2209. max_cdclk = 308571;
  2210. dev_priv->max_cdclk_freq = skl_calc_cdclk(max_cdclk, vco);
  2211. } else if (IS_GEMINILAKE(dev_priv)) {
  2212. dev_priv->max_cdclk_freq = 316800;
  2213. } else if (IS_BROXTON(dev_priv)) {
  2214. dev_priv->max_cdclk_freq = 624000;
  2215. } else if (IS_BROADWELL(dev_priv)) {
  2216. /*
  2217. * FIXME with extra cooling we can allow
  2218. * 540 MHz for ULX and 675 Mhz for ULT.
  2219. * How can we know if extra cooling is
  2220. * available? PCI ID, VTB, something else?
  2221. */
  2222. if (I915_READ(FUSE_STRAP) & HSW_CDCLK_LIMIT)
  2223. dev_priv->max_cdclk_freq = 450000;
  2224. else if (IS_BDW_ULX(dev_priv))
  2225. dev_priv->max_cdclk_freq = 450000;
  2226. else if (IS_BDW_ULT(dev_priv))
  2227. dev_priv->max_cdclk_freq = 540000;
  2228. else
  2229. dev_priv->max_cdclk_freq = 675000;
  2230. } else if (IS_CHERRYVIEW(dev_priv)) {
  2231. dev_priv->max_cdclk_freq = 320000;
  2232. } else if (IS_VALLEYVIEW(dev_priv)) {
  2233. dev_priv->max_cdclk_freq = 400000;
  2234. } else {
  2235. /* otherwise assume cdclk is fixed */
  2236. dev_priv->max_cdclk_freq = dev_priv->cdclk.hw.cdclk;
  2237. }
  2238. dev_priv->max_dotclk_freq = intel_compute_max_dotclk(dev_priv);
  2239. DRM_DEBUG_DRIVER("Max CD clock rate: %d kHz\n",
  2240. dev_priv->max_cdclk_freq);
  2241. DRM_DEBUG_DRIVER("Max dotclock rate: %d kHz\n",
  2242. dev_priv->max_dotclk_freq);
  2243. }
  2244. /**
  2245. * intel_update_cdclk - Determine the current CDCLK frequency
  2246. * @dev_priv: i915 device
  2247. *
  2248. * Determine the current CDCLK frequency.
  2249. */
  2250. void intel_update_cdclk(struct drm_i915_private *dev_priv)
  2251. {
  2252. dev_priv->display.get_cdclk(dev_priv, &dev_priv->cdclk.hw);
  2253. /*
  2254. * 9:0 CMBUS [sic] CDCLK frequency (cdfreq):
  2255. * Programmng [sic] note: bit[9:2] should be programmed to the number
  2256. * of cdclk that generates 4MHz reference clock freq which is used to
  2257. * generate GMBus clock. This will vary with the cdclk freq.
  2258. */
  2259. if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2260. I915_WRITE(GMBUSFREQ_VLV,
  2261. DIV_ROUND_UP(dev_priv->cdclk.hw.cdclk, 1000));
  2262. }
  2263. static int cnp_rawclk(struct drm_i915_private *dev_priv)
  2264. {
  2265. u32 rawclk;
  2266. int divider, fraction;
  2267. if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
  2268. /* 24 MHz */
  2269. divider = 24000;
  2270. fraction = 0;
  2271. } else {
  2272. /* 19.2 MHz */
  2273. divider = 19000;
  2274. fraction = 200;
  2275. }
  2276. rawclk = CNP_RAWCLK_DIV((divider / 1000) - 1);
  2277. if (fraction)
  2278. rawclk |= CNP_RAWCLK_FRAC(DIV_ROUND_CLOSEST(1000,
  2279. fraction) - 1);
  2280. I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
  2281. return divider + fraction;
  2282. }
  2283. static int icp_rawclk(struct drm_i915_private *dev_priv)
  2284. {
  2285. u32 rawclk;
  2286. int divider, numerator, denominator, frequency;
  2287. if (I915_READ(SFUSE_STRAP) & SFUSE_STRAP_RAW_FREQUENCY) {
  2288. frequency = 24000;
  2289. divider = 23;
  2290. numerator = 0;
  2291. denominator = 0;
  2292. } else {
  2293. frequency = 19200;
  2294. divider = 18;
  2295. numerator = 1;
  2296. denominator = 4;
  2297. }
  2298. rawclk = CNP_RAWCLK_DIV(divider) | ICP_RAWCLK_NUM(numerator) |
  2299. ICP_RAWCLK_DEN(denominator);
  2300. I915_WRITE(PCH_RAWCLK_FREQ, rawclk);
  2301. return frequency;
  2302. }
  2303. static int pch_rawclk(struct drm_i915_private *dev_priv)
  2304. {
  2305. return (I915_READ(PCH_RAWCLK_FREQ) & RAWCLK_FREQ_MASK) * 1000;
  2306. }
  2307. static int vlv_hrawclk(struct drm_i915_private *dev_priv)
  2308. {
  2309. /* RAWCLK_FREQ_VLV register updated from power well code */
  2310. return vlv_get_cck_clock_hpll(dev_priv, "hrawclk",
  2311. CCK_DISPLAY_REF_CLOCK_CONTROL);
  2312. }
  2313. static int g4x_hrawclk(struct drm_i915_private *dev_priv)
  2314. {
  2315. uint32_t clkcfg;
  2316. /* hrawclock is 1/4 the FSB frequency */
  2317. clkcfg = I915_READ(CLKCFG);
  2318. switch (clkcfg & CLKCFG_FSB_MASK) {
  2319. case CLKCFG_FSB_400:
  2320. return 100000;
  2321. case CLKCFG_FSB_533:
  2322. return 133333;
  2323. case CLKCFG_FSB_667:
  2324. return 166667;
  2325. case CLKCFG_FSB_800:
  2326. return 200000;
  2327. case CLKCFG_FSB_1067:
  2328. case CLKCFG_FSB_1067_ALT:
  2329. return 266667;
  2330. case CLKCFG_FSB_1333:
  2331. case CLKCFG_FSB_1333_ALT:
  2332. return 333333;
  2333. default:
  2334. return 133333;
  2335. }
  2336. }
  2337. /**
  2338. * intel_update_rawclk - Determine the current RAWCLK frequency
  2339. * @dev_priv: i915 device
  2340. *
  2341. * Determine the current RAWCLK frequency. RAWCLK is a fixed
  2342. * frequency clock so this needs to done only once.
  2343. */
  2344. void intel_update_rawclk(struct drm_i915_private *dev_priv)
  2345. {
  2346. if (HAS_PCH_ICP(dev_priv))
  2347. dev_priv->rawclk_freq = icp_rawclk(dev_priv);
  2348. else if (HAS_PCH_CNP(dev_priv))
  2349. dev_priv->rawclk_freq = cnp_rawclk(dev_priv);
  2350. else if (HAS_PCH_SPLIT(dev_priv))
  2351. dev_priv->rawclk_freq = pch_rawclk(dev_priv);
  2352. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2353. dev_priv->rawclk_freq = vlv_hrawclk(dev_priv);
  2354. else if (IS_G4X(dev_priv) || IS_PINEVIEW(dev_priv))
  2355. dev_priv->rawclk_freq = g4x_hrawclk(dev_priv);
  2356. else
  2357. /* no rawclk on other platforms, or no need to know it */
  2358. return;
  2359. DRM_DEBUG_DRIVER("rawclk rate: %d kHz\n", dev_priv->rawclk_freq);
  2360. }
  2361. /**
  2362. * intel_init_cdclk_hooks - Initialize CDCLK related modesetting hooks
  2363. * @dev_priv: i915 device
  2364. */
  2365. void intel_init_cdclk_hooks(struct drm_i915_private *dev_priv)
  2366. {
  2367. if (IS_CHERRYVIEW(dev_priv)) {
  2368. dev_priv->display.set_cdclk = chv_set_cdclk;
  2369. dev_priv->display.modeset_calc_cdclk =
  2370. vlv_modeset_calc_cdclk;
  2371. } else if (IS_VALLEYVIEW(dev_priv)) {
  2372. dev_priv->display.set_cdclk = vlv_set_cdclk;
  2373. dev_priv->display.modeset_calc_cdclk =
  2374. vlv_modeset_calc_cdclk;
  2375. } else if (IS_BROADWELL(dev_priv)) {
  2376. dev_priv->display.set_cdclk = bdw_set_cdclk;
  2377. dev_priv->display.modeset_calc_cdclk =
  2378. bdw_modeset_calc_cdclk;
  2379. } else if (IS_GEN9_LP(dev_priv)) {
  2380. dev_priv->display.set_cdclk = bxt_set_cdclk;
  2381. dev_priv->display.modeset_calc_cdclk =
  2382. bxt_modeset_calc_cdclk;
  2383. } else if (IS_GEN9_BC(dev_priv)) {
  2384. dev_priv->display.set_cdclk = skl_set_cdclk;
  2385. dev_priv->display.modeset_calc_cdclk =
  2386. skl_modeset_calc_cdclk;
  2387. } else if (IS_CANNONLAKE(dev_priv)) {
  2388. dev_priv->display.set_cdclk = cnl_set_cdclk;
  2389. dev_priv->display.modeset_calc_cdclk =
  2390. cnl_modeset_calc_cdclk;
  2391. } else if (IS_ICELAKE(dev_priv)) {
  2392. dev_priv->display.set_cdclk = icl_set_cdclk;
  2393. dev_priv->display.modeset_calc_cdclk = icl_modeset_calc_cdclk;
  2394. }
  2395. if (IS_ICELAKE(dev_priv))
  2396. dev_priv->display.get_cdclk = icl_get_cdclk;
  2397. else if (IS_CANNONLAKE(dev_priv))
  2398. dev_priv->display.get_cdclk = cnl_get_cdclk;
  2399. else if (IS_GEN9_BC(dev_priv))
  2400. dev_priv->display.get_cdclk = skl_get_cdclk;
  2401. else if (IS_GEN9_LP(dev_priv))
  2402. dev_priv->display.get_cdclk = bxt_get_cdclk;
  2403. else if (IS_BROADWELL(dev_priv))
  2404. dev_priv->display.get_cdclk = bdw_get_cdclk;
  2405. else if (IS_HASWELL(dev_priv))
  2406. dev_priv->display.get_cdclk = hsw_get_cdclk;
  2407. else if (IS_VALLEYVIEW(dev_priv) || IS_CHERRYVIEW(dev_priv))
  2408. dev_priv->display.get_cdclk = vlv_get_cdclk;
  2409. else if (IS_GEN6(dev_priv) || IS_IVYBRIDGE(dev_priv))
  2410. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2411. else if (IS_GEN5(dev_priv))
  2412. dev_priv->display.get_cdclk = fixed_450mhz_get_cdclk;
  2413. else if (IS_GM45(dev_priv))
  2414. dev_priv->display.get_cdclk = gm45_get_cdclk;
  2415. else if (IS_G45(dev_priv))
  2416. dev_priv->display.get_cdclk = g33_get_cdclk;
  2417. else if (IS_I965GM(dev_priv))
  2418. dev_priv->display.get_cdclk = i965gm_get_cdclk;
  2419. else if (IS_I965G(dev_priv))
  2420. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2421. else if (IS_PINEVIEW(dev_priv))
  2422. dev_priv->display.get_cdclk = pnv_get_cdclk;
  2423. else if (IS_G33(dev_priv))
  2424. dev_priv->display.get_cdclk = g33_get_cdclk;
  2425. else if (IS_I945GM(dev_priv))
  2426. dev_priv->display.get_cdclk = i945gm_get_cdclk;
  2427. else if (IS_I945G(dev_priv))
  2428. dev_priv->display.get_cdclk = fixed_400mhz_get_cdclk;
  2429. else if (IS_I915GM(dev_priv))
  2430. dev_priv->display.get_cdclk = i915gm_get_cdclk;
  2431. else if (IS_I915G(dev_priv))
  2432. dev_priv->display.get_cdclk = fixed_333mhz_get_cdclk;
  2433. else if (IS_I865G(dev_priv))
  2434. dev_priv->display.get_cdclk = fixed_266mhz_get_cdclk;
  2435. else if (IS_I85X(dev_priv))
  2436. dev_priv->display.get_cdclk = i85x_get_cdclk;
  2437. else if (IS_I845G(dev_priv))
  2438. dev_priv->display.get_cdclk = fixed_200mhz_get_cdclk;
  2439. else { /* 830 */
  2440. WARN(!IS_I830(dev_priv),
  2441. "Unknown platform. Assuming 133 MHz CDCLK\n");
  2442. dev_priv->display.get_cdclk = fixed_133mhz_get_cdclk;
  2443. }
  2444. }