i915_pvinfo.h 3.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121
  1. /*
  2. * Copyright(c) 2011-2016 Intel Corporation. All rights reserved.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice (including the next
  12. * paragraph) shall be included in all copies or substantial portions of the
  13. * Software.
  14. *
  15. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  16. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  17. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  18. * THE AUTHORS OR COPYRIGHT HOLDERS BE LIABLE FOR ANY CLAIM, DAMAGES OR OTHER
  19. * LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE, ARISING FROM,
  20. * OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE
  21. * SOFTWARE.
  22. */
  23. #ifndef _I915_PVINFO_H_
  24. #define _I915_PVINFO_H_
  25. /* The MMIO offset of the shared info between guest and host emulator */
  26. #define VGT_PVINFO_PAGE 0x78000
  27. #define VGT_PVINFO_SIZE 0x1000
  28. /*
  29. * The following structure pages are defined in GEN MMIO space
  30. * for virtualization. (One page for now)
  31. */
  32. #define VGT_MAGIC 0x4776544776544776ULL /* 'vGTvGTvG' */
  33. #define VGT_VERSION_MAJOR 1
  34. #define VGT_VERSION_MINOR 0
  35. /*
  36. * notifications from guest to vgpu device model
  37. */
  38. enum vgt_g2v_type {
  39. VGT_G2V_PPGTT_L3_PAGE_TABLE_CREATE = 2,
  40. VGT_G2V_PPGTT_L3_PAGE_TABLE_DESTROY,
  41. VGT_G2V_PPGTT_L4_PAGE_TABLE_CREATE,
  42. VGT_G2V_PPGTT_L4_PAGE_TABLE_DESTROY,
  43. VGT_G2V_EXECLIST_CONTEXT_CREATE,
  44. VGT_G2V_EXECLIST_CONTEXT_DESTROY,
  45. VGT_G2V_MAX,
  46. };
  47. /*
  48. * VGT capabilities type
  49. */
  50. #define VGT_CAPS_FULL_48BIT_PPGTT BIT(2)
  51. #define VGT_CAPS_HWSP_EMULATION BIT(3)
  52. #define VGT_CAPS_HUGE_GTT BIT(4)
  53. struct vgt_if {
  54. u64 magic; /* VGT_MAGIC */
  55. u16 version_major;
  56. u16 version_minor;
  57. u32 vgt_id; /* ID of vGT instance */
  58. u32 vgt_caps; /* VGT capabilities */
  59. u32 rsv1[11]; /* pad to offset 0x40 */
  60. /*
  61. * Data structure to describe the balooning info of resources.
  62. * Each VM can only have one portion of continuous area for now.
  63. * (May support scattered resource in future)
  64. * (starting from offset 0x40)
  65. */
  66. struct {
  67. /* Aperture register balooning */
  68. struct {
  69. u32 base;
  70. u32 size;
  71. } mappable_gmadr; /* aperture */
  72. /* GMADR register balooning */
  73. struct {
  74. u32 base;
  75. u32 size;
  76. } nonmappable_gmadr; /* non aperture */
  77. /* allowed fence registers */
  78. u32 fence_num;
  79. u32 rsv2[3];
  80. } avail_rs; /* available/assigned resource */
  81. u32 rsv3[0x200 - 24]; /* pad to half page */
  82. /*
  83. * The bottom half page is for response from Gfx driver to hypervisor.
  84. */
  85. u32 rsv4;
  86. u32 display_ready; /* ready for display owner switch */
  87. u32 rsv5[4];
  88. u32 g2v_notify;
  89. u32 rsv6[5];
  90. u32 cursor_x_hot;
  91. u32 cursor_y_hot;
  92. struct {
  93. u32 lo;
  94. u32 hi;
  95. } pdp[4];
  96. u32 execlist_context_descriptor_lo;
  97. u32 execlist_context_descriptor_hi;
  98. u32 rsv7[0x200 - 24]; /* pad to one page */
  99. } __packed;
  100. #define vgtif_reg(x) \
  101. _MMIO((VGT_PVINFO_PAGE + offsetof(struct vgt_if, x)))
  102. /* vGPU display status to be used by the host side */
  103. #define VGT_DRV_DISPLAY_NOT_READY 0
  104. #define VGT_DRV_DISPLAY_READY 1 /* ready for display switch */
  105. #endif /* _I915_PVINFO_H_ */