hibmc_drm_de.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500
  1. /* Hisilicon Hibmc SoC drm driver
  2. *
  3. * Based on the bochs drm driver.
  4. *
  5. * Copyright (c) 2016 Huawei Limited.
  6. *
  7. * Author:
  8. * Rongrong Zou <zourongrong@huawei.com>
  9. * Rongrong Zou <zourongrong@gmail.com>
  10. * Jianhua Li <lijianhua@huawei.com>
  11. *
  12. * This program is free software; you can redistribute it and/or modify
  13. * it under the terms of the GNU General Public License as published by
  14. * the Free Software Foundation; either version 2 of the License, or
  15. * (at your option) any later version.
  16. *
  17. */
  18. #include <drm/drm_atomic.h>
  19. #include <drm/drm_atomic_helper.h>
  20. #include <drm/drm_crtc_helper.h>
  21. #include <drm/drm_plane_helper.h>
  22. #include "hibmc_drm_drv.h"
  23. #include "hibmc_drm_regs.h"
  24. struct hibmc_display_panel_pll {
  25. unsigned long M;
  26. unsigned long N;
  27. unsigned long OD;
  28. unsigned long POD;
  29. };
  30. struct hibmc_dislay_pll_config {
  31. unsigned long hdisplay;
  32. unsigned long vdisplay;
  33. u32 pll1_config_value;
  34. u32 pll2_config_value;
  35. };
  36. static const struct hibmc_dislay_pll_config hibmc_pll_table[] = {
  37. {800, 600, CRT_PLL1_HS_40MHZ, CRT_PLL2_HS_40MHZ},
  38. {1024, 768, CRT_PLL1_HS_65MHZ, CRT_PLL2_HS_65MHZ},
  39. {1152, 864, CRT_PLL1_HS_80MHZ_1152, CRT_PLL2_HS_80MHZ},
  40. {1280, 768, CRT_PLL1_HS_80MHZ, CRT_PLL2_HS_80MHZ},
  41. {1280, 720, CRT_PLL1_HS_74MHZ, CRT_PLL2_HS_74MHZ},
  42. {1280, 960, CRT_PLL1_HS_108MHZ, CRT_PLL2_HS_108MHZ},
  43. {1280, 1024, CRT_PLL1_HS_108MHZ, CRT_PLL2_HS_108MHZ},
  44. {1600, 1200, CRT_PLL1_HS_162MHZ, CRT_PLL2_HS_162MHZ},
  45. {1920, 1080, CRT_PLL1_HS_148MHZ, CRT_PLL2_HS_148MHZ},
  46. {1920, 1200, CRT_PLL1_HS_193MHZ, CRT_PLL2_HS_193MHZ},
  47. };
  48. #define PADDING(align, data) (((data) + (align) - 1) & (~((align) - 1)))
  49. static int hibmc_plane_atomic_check(struct drm_plane *plane,
  50. struct drm_plane_state *state)
  51. {
  52. struct drm_framebuffer *fb = state->fb;
  53. struct drm_crtc *crtc = state->crtc;
  54. struct drm_crtc_state *crtc_state;
  55. u32 src_w = state->src_w >> 16;
  56. u32 src_h = state->src_h >> 16;
  57. if (!crtc || !fb)
  58. return 0;
  59. crtc_state = drm_atomic_get_crtc_state(state->state, crtc);
  60. if (IS_ERR(crtc_state))
  61. return PTR_ERR(crtc_state);
  62. if (src_w != state->crtc_w || src_h != state->crtc_h) {
  63. DRM_DEBUG_ATOMIC("scale not support\n");
  64. return -EINVAL;
  65. }
  66. if (state->crtc_x < 0 || state->crtc_y < 0) {
  67. DRM_DEBUG_ATOMIC("crtc_x/y of drm_plane state is invalid\n");
  68. return -EINVAL;
  69. }
  70. if (state->crtc_x + state->crtc_w >
  71. crtc_state->adjusted_mode.hdisplay ||
  72. state->crtc_y + state->crtc_h >
  73. crtc_state->adjusted_mode.vdisplay) {
  74. DRM_DEBUG_ATOMIC("visible portion of plane is invalid\n");
  75. return -EINVAL;
  76. }
  77. return 0;
  78. }
  79. static void hibmc_plane_atomic_update(struct drm_plane *plane,
  80. struct drm_plane_state *old_state)
  81. {
  82. struct drm_plane_state *state = plane->state;
  83. u32 reg;
  84. int ret;
  85. u64 gpu_addr = 0;
  86. unsigned int line_l;
  87. struct hibmc_drm_private *priv = plane->dev->dev_private;
  88. struct hibmc_framebuffer *hibmc_fb;
  89. struct hibmc_bo *bo;
  90. if (!state->fb)
  91. return;
  92. hibmc_fb = to_hibmc_framebuffer(state->fb);
  93. bo = gem_to_hibmc_bo(hibmc_fb->obj);
  94. ret = ttm_bo_reserve(&bo->bo, true, false, NULL);
  95. if (ret) {
  96. DRM_ERROR("failed to reserve ttm_bo: %d", ret);
  97. return;
  98. }
  99. ret = hibmc_bo_pin(bo, TTM_PL_FLAG_VRAM, &gpu_addr);
  100. ttm_bo_unreserve(&bo->bo);
  101. if (ret) {
  102. DRM_ERROR("failed to pin hibmc_bo: %d", ret);
  103. return;
  104. }
  105. writel(gpu_addr, priv->mmio + HIBMC_CRT_FB_ADDRESS);
  106. reg = state->fb->width * (state->fb->format->cpp[0]);
  107. /* now line_pad is 16 */
  108. reg = PADDING(16, reg);
  109. line_l = state->fb->width * state->fb->format->cpp[0];
  110. line_l = PADDING(16, line_l);
  111. writel(HIBMC_FIELD(HIBMC_CRT_FB_WIDTH_WIDTH, reg) |
  112. HIBMC_FIELD(HIBMC_CRT_FB_WIDTH_OFFS, line_l),
  113. priv->mmio + HIBMC_CRT_FB_WIDTH);
  114. /* SET PIXEL FORMAT */
  115. reg = readl(priv->mmio + HIBMC_CRT_DISP_CTL);
  116. reg &= ~HIBMC_CRT_DISP_CTL_FORMAT_MASK;
  117. reg |= HIBMC_FIELD(HIBMC_CRT_DISP_CTL_FORMAT,
  118. state->fb->format->cpp[0] * 8 / 16);
  119. writel(reg, priv->mmio + HIBMC_CRT_DISP_CTL);
  120. }
  121. static const u32 channel_formats1[] = {
  122. DRM_FORMAT_RGB565, DRM_FORMAT_BGR565, DRM_FORMAT_RGB888,
  123. DRM_FORMAT_BGR888, DRM_FORMAT_XRGB8888, DRM_FORMAT_XBGR8888,
  124. DRM_FORMAT_RGBA8888, DRM_FORMAT_BGRA8888, DRM_FORMAT_ARGB8888,
  125. DRM_FORMAT_ABGR8888
  126. };
  127. static struct drm_plane_funcs hibmc_plane_funcs = {
  128. .update_plane = drm_atomic_helper_update_plane,
  129. .disable_plane = drm_atomic_helper_disable_plane,
  130. .destroy = drm_plane_cleanup,
  131. .reset = drm_atomic_helper_plane_reset,
  132. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  133. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  134. };
  135. static const struct drm_plane_helper_funcs hibmc_plane_helper_funcs = {
  136. .atomic_check = hibmc_plane_atomic_check,
  137. .atomic_update = hibmc_plane_atomic_update,
  138. };
  139. static struct drm_plane *hibmc_plane_init(struct hibmc_drm_private *priv)
  140. {
  141. struct drm_device *dev = priv->dev;
  142. struct drm_plane *plane;
  143. int ret = 0;
  144. plane = devm_kzalloc(dev->dev, sizeof(*plane), GFP_KERNEL);
  145. if (!plane) {
  146. DRM_ERROR("failed to alloc memory when init plane\n");
  147. return ERR_PTR(-ENOMEM);
  148. }
  149. /*
  150. * plane init
  151. * TODO: Now only support primary plane, overlay planes
  152. * need to do.
  153. */
  154. ret = drm_universal_plane_init(dev, plane, 1, &hibmc_plane_funcs,
  155. channel_formats1,
  156. ARRAY_SIZE(channel_formats1),
  157. NULL,
  158. DRM_PLANE_TYPE_PRIMARY,
  159. NULL);
  160. if (ret) {
  161. DRM_ERROR("failed to init plane: %d\n", ret);
  162. return ERR_PTR(ret);
  163. }
  164. drm_plane_helper_add(plane, &hibmc_plane_helper_funcs);
  165. return plane;
  166. }
  167. static void hibmc_crtc_atomic_enable(struct drm_crtc *crtc,
  168. struct drm_crtc_state *old_state)
  169. {
  170. unsigned int reg;
  171. struct hibmc_drm_private *priv = crtc->dev->dev_private;
  172. hibmc_set_power_mode(priv, HIBMC_PW_MODE_CTL_MODE_MODE0);
  173. /* Enable display power gate & LOCALMEM power gate*/
  174. reg = readl(priv->mmio + HIBMC_CURRENT_GATE);
  175. reg &= ~HIBMC_CURR_GATE_LOCALMEM_MASK;
  176. reg &= ~HIBMC_CURR_GATE_DISPLAY_MASK;
  177. reg |= HIBMC_CURR_GATE_LOCALMEM(1);
  178. reg |= HIBMC_CURR_GATE_DISPLAY(1);
  179. hibmc_set_current_gate(priv, reg);
  180. drm_crtc_vblank_on(crtc);
  181. }
  182. static void hibmc_crtc_atomic_disable(struct drm_crtc *crtc,
  183. struct drm_crtc_state *old_state)
  184. {
  185. unsigned int reg;
  186. struct hibmc_drm_private *priv = crtc->dev->dev_private;
  187. drm_crtc_vblank_off(crtc);
  188. hibmc_set_power_mode(priv, HIBMC_PW_MODE_CTL_MODE_SLEEP);
  189. /* Enable display power gate & LOCALMEM power gate*/
  190. reg = readl(priv->mmio + HIBMC_CURRENT_GATE);
  191. reg &= ~HIBMC_CURR_GATE_LOCALMEM_MASK;
  192. reg &= ~HIBMC_CURR_GATE_DISPLAY_MASK;
  193. reg |= HIBMC_CURR_GATE_LOCALMEM(0);
  194. reg |= HIBMC_CURR_GATE_DISPLAY(0);
  195. hibmc_set_current_gate(priv, reg);
  196. }
  197. static unsigned int format_pll_reg(void)
  198. {
  199. unsigned int pllreg = 0;
  200. struct hibmc_display_panel_pll pll = {0};
  201. /*
  202. * Note that all PLL's have the same format. Here,
  203. * we just use Panel PLL parameter to work out the bit
  204. * fields in the register.On returning a 32 bit number, the value can
  205. * be applied to any PLL in the calling function.
  206. */
  207. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_BYPASS, 0);
  208. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_POWER, 1);
  209. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_INPUT, 0);
  210. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_POD, pll.POD);
  211. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_OD, pll.OD);
  212. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_N, pll.N);
  213. pllreg |= HIBMC_FIELD(HIBMC_PLL_CTRL_M, pll.M);
  214. return pllreg;
  215. }
  216. static void set_vclock_hisilicon(struct drm_device *dev, unsigned long pll)
  217. {
  218. u32 val;
  219. struct hibmc_drm_private *priv = dev->dev_private;
  220. val = readl(priv->mmio + CRT_PLL1_HS);
  221. val &= ~(CRT_PLL1_HS_OUTER_BYPASS(1));
  222. writel(val, priv->mmio + CRT_PLL1_HS);
  223. val = CRT_PLL1_HS_INTER_BYPASS(1) | CRT_PLL1_HS_POWERON(1);
  224. writel(val, priv->mmio + CRT_PLL1_HS);
  225. writel(pll, priv->mmio + CRT_PLL1_HS);
  226. usleep_range(1000, 2000);
  227. val = pll & ~(CRT_PLL1_HS_POWERON(1));
  228. writel(val, priv->mmio + CRT_PLL1_HS);
  229. usleep_range(1000, 2000);
  230. val &= ~(CRT_PLL1_HS_INTER_BYPASS(1));
  231. writel(val, priv->mmio + CRT_PLL1_HS);
  232. usleep_range(1000, 2000);
  233. val |= CRT_PLL1_HS_OUTER_BYPASS(1);
  234. writel(val, priv->mmio + CRT_PLL1_HS);
  235. }
  236. static void get_pll_config(unsigned long x, unsigned long y,
  237. u32 *pll1, u32 *pll2)
  238. {
  239. int i;
  240. int count = ARRAY_SIZE(hibmc_pll_table);
  241. for (i = 0; i < count; i++) {
  242. if (hibmc_pll_table[i].hdisplay == x &&
  243. hibmc_pll_table[i].vdisplay == y) {
  244. *pll1 = hibmc_pll_table[i].pll1_config_value;
  245. *pll2 = hibmc_pll_table[i].pll2_config_value;
  246. return;
  247. }
  248. }
  249. /* if found none, we use default value */
  250. *pll1 = CRT_PLL1_HS_25MHZ;
  251. *pll2 = CRT_PLL2_HS_25MHZ;
  252. }
  253. /*
  254. * This function takes care the extra registers and bit fields required to
  255. * setup a mode in board.
  256. * Explanation about Display Control register:
  257. * FPGA only supports 7 predefined pixel clocks, and clock select is
  258. * in bit 4:0 of new register 0x802a8.
  259. */
  260. static unsigned int display_ctrl_adjust(struct drm_device *dev,
  261. struct drm_display_mode *mode,
  262. unsigned int ctrl)
  263. {
  264. unsigned long x, y;
  265. u32 pll1; /* bit[31:0] of PLL */
  266. u32 pll2; /* bit[63:32] of PLL */
  267. struct hibmc_drm_private *priv = dev->dev_private;
  268. x = mode->hdisplay;
  269. y = mode->vdisplay;
  270. get_pll_config(x, y, &pll1, &pll2);
  271. writel(pll2, priv->mmio + CRT_PLL2_HS);
  272. set_vclock_hisilicon(dev, pll1);
  273. /*
  274. * Hisilicon has to set up the top-left and bottom-right
  275. * registers as well.
  276. * Note that normal chip only use those two register for
  277. * auto-centering mode.
  278. */
  279. writel(HIBMC_FIELD(HIBMC_CRT_AUTO_CENTERING_TL_TOP, 0) |
  280. HIBMC_FIELD(HIBMC_CRT_AUTO_CENTERING_TL_LEFT, 0),
  281. priv->mmio + HIBMC_CRT_AUTO_CENTERING_TL);
  282. writel(HIBMC_FIELD(HIBMC_CRT_AUTO_CENTERING_BR_BOTTOM, y - 1) |
  283. HIBMC_FIELD(HIBMC_CRT_AUTO_CENTERING_BR_RIGHT, x - 1),
  284. priv->mmio + HIBMC_CRT_AUTO_CENTERING_BR);
  285. /*
  286. * Assume common fields in ctrl have been properly set before
  287. * calling this function.
  288. * This function only sets the extra fields in ctrl.
  289. */
  290. /* Set bit 25 of display controller: Select CRT or VGA clock */
  291. ctrl &= ~HIBMC_CRT_DISP_CTL_CRTSELECT_MASK;
  292. ctrl &= ~HIBMC_CRT_DISP_CTL_CLOCK_PHASE_MASK;
  293. ctrl |= HIBMC_CRT_DISP_CTL_CRTSELECT(HIBMC_CRTSELECT_CRT);
  294. /* clock_phase_polarity is 0 */
  295. ctrl |= HIBMC_CRT_DISP_CTL_CLOCK_PHASE(0);
  296. writel(ctrl, priv->mmio + HIBMC_CRT_DISP_CTL);
  297. return ctrl;
  298. }
  299. static void hibmc_crtc_mode_set_nofb(struct drm_crtc *crtc)
  300. {
  301. unsigned int val;
  302. struct drm_display_mode *mode = &crtc->state->mode;
  303. struct drm_device *dev = crtc->dev;
  304. struct hibmc_drm_private *priv = dev->dev_private;
  305. int width = mode->hsync_end - mode->hsync_start;
  306. int height = mode->vsync_end - mode->vsync_start;
  307. writel(format_pll_reg(), priv->mmio + HIBMC_CRT_PLL_CTRL);
  308. writel(HIBMC_FIELD(HIBMC_CRT_HORZ_TOTAL_TOTAL, mode->htotal - 1) |
  309. HIBMC_FIELD(HIBMC_CRT_HORZ_TOTAL_DISP_END, mode->hdisplay - 1),
  310. priv->mmio + HIBMC_CRT_HORZ_TOTAL);
  311. writel(HIBMC_FIELD(HIBMC_CRT_HORZ_SYNC_WIDTH, width) |
  312. HIBMC_FIELD(HIBMC_CRT_HORZ_SYNC_START, mode->hsync_start - 1),
  313. priv->mmio + HIBMC_CRT_HORZ_SYNC);
  314. writel(HIBMC_FIELD(HIBMC_CRT_VERT_TOTAL_TOTAL, mode->vtotal - 1) |
  315. HIBMC_FIELD(HIBMC_CRT_VERT_TOTAL_DISP_END, mode->vdisplay - 1),
  316. priv->mmio + HIBMC_CRT_VERT_TOTAL);
  317. writel(HIBMC_FIELD(HIBMC_CRT_VERT_SYNC_HEIGHT, height) |
  318. HIBMC_FIELD(HIBMC_CRT_VERT_SYNC_START, mode->vsync_start - 1),
  319. priv->mmio + HIBMC_CRT_VERT_SYNC);
  320. val = HIBMC_FIELD(HIBMC_CRT_DISP_CTL_VSYNC_PHASE, 0);
  321. val |= HIBMC_FIELD(HIBMC_CRT_DISP_CTL_HSYNC_PHASE, 0);
  322. val |= HIBMC_CRT_DISP_CTL_TIMING(1);
  323. val |= HIBMC_CRT_DISP_CTL_PLANE(1);
  324. display_ctrl_adjust(dev, mode, val);
  325. }
  326. static void hibmc_crtc_atomic_begin(struct drm_crtc *crtc,
  327. struct drm_crtc_state *old_state)
  328. {
  329. unsigned int reg;
  330. struct drm_device *dev = crtc->dev;
  331. struct hibmc_drm_private *priv = dev->dev_private;
  332. hibmc_set_power_mode(priv, HIBMC_PW_MODE_CTL_MODE_MODE0);
  333. /* Enable display power gate & LOCALMEM power gate*/
  334. reg = readl(priv->mmio + HIBMC_CURRENT_GATE);
  335. reg &= ~HIBMC_CURR_GATE_DISPLAY_MASK;
  336. reg &= ~HIBMC_CURR_GATE_LOCALMEM_MASK;
  337. reg |= HIBMC_CURR_GATE_DISPLAY(1);
  338. reg |= HIBMC_CURR_GATE_LOCALMEM(1);
  339. hibmc_set_current_gate(priv, reg);
  340. /* We can add more initialization as needed. */
  341. }
  342. static void hibmc_crtc_atomic_flush(struct drm_crtc *crtc,
  343. struct drm_crtc_state *old_state)
  344. {
  345. unsigned long flags;
  346. spin_lock_irqsave(&crtc->dev->event_lock, flags);
  347. if (crtc->state->event)
  348. drm_crtc_send_vblank_event(crtc, crtc->state->event);
  349. crtc->state->event = NULL;
  350. spin_unlock_irqrestore(&crtc->dev->event_lock, flags);
  351. }
  352. static int hibmc_crtc_enable_vblank(struct drm_crtc *crtc)
  353. {
  354. struct hibmc_drm_private *priv = crtc->dev->dev_private;
  355. writel(HIBMC_RAW_INTERRUPT_EN_VBLANK(1),
  356. priv->mmio + HIBMC_RAW_INTERRUPT_EN);
  357. return 0;
  358. }
  359. static void hibmc_crtc_disable_vblank(struct drm_crtc *crtc)
  360. {
  361. struct hibmc_drm_private *priv = crtc->dev->dev_private;
  362. writel(HIBMC_RAW_INTERRUPT_EN_VBLANK(0),
  363. priv->mmio + HIBMC_RAW_INTERRUPT_EN);
  364. }
  365. static const struct drm_crtc_funcs hibmc_crtc_funcs = {
  366. .page_flip = drm_atomic_helper_page_flip,
  367. .set_config = drm_atomic_helper_set_config,
  368. .destroy = drm_crtc_cleanup,
  369. .reset = drm_atomic_helper_crtc_reset,
  370. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  371. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  372. .enable_vblank = hibmc_crtc_enable_vblank,
  373. .disable_vblank = hibmc_crtc_disable_vblank,
  374. };
  375. static const struct drm_crtc_helper_funcs hibmc_crtc_helper_funcs = {
  376. .mode_set_nofb = hibmc_crtc_mode_set_nofb,
  377. .atomic_begin = hibmc_crtc_atomic_begin,
  378. .atomic_flush = hibmc_crtc_atomic_flush,
  379. .atomic_enable = hibmc_crtc_atomic_enable,
  380. .atomic_disable = hibmc_crtc_atomic_disable,
  381. };
  382. int hibmc_de_init(struct hibmc_drm_private *priv)
  383. {
  384. struct drm_device *dev = priv->dev;
  385. struct drm_crtc *crtc;
  386. struct drm_plane *plane;
  387. int ret;
  388. plane = hibmc_plane_init(priv);
  389. if (IS_ERR(plane)) {
  390. DRM_ERROR("failed to create plane: %ld\n", PTR_ERR(plane));
  391. return PTR_ERR(plane);
  392. }
  393. crtc = devm_kzalloc(dev->dev, sizeof(*crtc), GFP_KERNEL);
  394. if (!crtc) {
  395. DRM_ERROR("failed to alloc memory when init crtc\n");
  396. return -ENOMEM;
  397. }
  398. ret = drm_crtc_init_with_planes(dev, crtc, plane,
  399. NULL, &hibmc_crtc_funcs, NULL);
  400. if (ret) {
  401. DRM_ERROR("failed to init crtc: %d\n", ret);
  402. return ret;
  403. }
  404. ret = drm_mode_crtc_set_gamma_size(crtc, 256);
  405. if (ret) {
  406. DRM_ERROR("failed to set gamma size: %d\n", ret);
  407. return ret;
  408. }
  409. drm_crtc_helper_add(crtc, &hibmc_crtc_helper_funcs);
  410. return 0;
  411. }