arcpgu_crtc.c 7.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249
  1. /*
  2. * ARC PGU DRM driver.
  3. *
  4. * Copyright (C) 2016 Synopsys, Inc. (www.synopsys.com)
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License version 2 as
  8. * published by the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful,
  11. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  12. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  13. * GNU General Public License for more details.
  14. *
  15. */
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_plane_helper.h>
  21. #include <linux/clk.h>
  22. #include <linux/platform_data/simplefb.h>
  23. #include "arcpgu.h"
  24. #include "arcpgu_regs.h"
  25. #define ENCODE_PGU_XY(x, y) ((((x) - 1) << 16) | ((y) - 1))
  26. static struct simplefb_format supported_formats[] = {
  27. { "r5g6b5", 16, {11, 5}, {5, 6}, {0, 5}, {0, 0}, DRM_FORMAT_RGB565 },
  28. { "r8g8b8", 24, {16, 8}, {8, 8}, {0, 8}, {0, 0}, DRM_FORMAT_RGB888 },
  29. };
  30. static void arc_pgu_set_pxl_fmt(struct drm_crtc *crtc)
  31. {
  32. struct arcpgu_drm_private *arcpgu = crtc_to_arcpgu_priv(crtc);
  33. const struct drm_framebuffer *fb = crtc->primary->state->fb;
  34. uint32_t pixel_format = fb->format->format;
  35. struct simplefb_format *format = NULL;
  36. int i;
  37. for (i = 0; i < ARRAY_SIZE(supported_formats); i++) {
  38. if (supported_formats[i].fourcc == pixel_format)
  39. format = &supported_formats[i];
  40. }
  41. if (WARN_ON(!format))
  42. return;
  43. if (format->fourcc == DRM_FORMAT_RGB888)
  44. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL,
  45. arc_pgu_read(arcpgu, ARCPGU_REG_CTRL) |
  46. ARCPGU_MODE_RGB888_MASK);
  47. }
  48. static const struct drm_crtc_funcs arc_pgu_crtc_funcs = {
  49. .destroy = drm_crtc_cleanup,
  50. .set_config = drm_atomic_helper_set_config,
  51. .page_flip = drm_atomic_helper_page_flip,
  52. .reset = drm_atomic_helper_crtc_reset,
  53. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  54. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  55. };
  56. static enum drm_mode_status arc_pgu_crtc_mode_valid(struct drm_crtc *crtc,
  57. const struct drm_display_mode *mode)
  58. {
  59. struct arcpgu_drm_private *arcpgu = crtc_to_arcpgu_priv(crtc);
  60. long rate, clk_rate = mode->clock * 1000;
  61. long diff = clk_rate / 200; /* +-0.5% allowed by HDMI spec */
  62. rate = clk_round_rate(arcpgu->clk, clk_rate);
  63. if ((max(rate, clk_rate) - min(rate, clk_rate) < diff) && (rate > 0))
  64. return MODE_OK;
  65. return MODE_NOCLOCK;
  66. }
  67. static void arc_pgu_crtc_mode_set_nofb(struct drm_crtc *crtc)
  68. {
  69. struct arcpgu_drm_private *arcpgu = crtc_to_arcpgu_priv(crtc);
  70. struct drm_display_mode *m = &crtc->state->adjusted_mode;
  71. u32 val;
  72. arc_pgu_write(arcpgu, ARCPGU_REG_FMT,
  73. ENCODE_PGU_XY(m->crtc_htotal, m->crtc_vtotal));
  74. arc_pgu_write(arcpgu, ARCPGU_REG_HSYNC,
  75. ENCODE_PGU_XY(m->crtc_hsync_start - m->crtc_hdisplay,
  76. m->crtc_hsync_end - m->crtc_hdisplay));
  77. arc_pgu_write(arcpgu, ARCPGU_REG_VSYNC,
  78. ENCODE_PGU_XY(m->crtc_vsync_start - m->crtc_vdisplay,
  79. m->crtc_vsync_end - m->crtc_vdisplay));
  80. arc_pgu_write(arcpgu, ARCPGU_REG_ACTIVE,
  81. ENCODE_PGU_XY(m->crtc_hblank_end - m->crtc_hblank_start,
  82. m->crtc_vblank_end - m->crtc_vblank_start));
  83. val = arc_pgu_read(arcpgu, ARCPGU_REG_CTRL);
  84. if (m->flags & DRM_MODE_FLAG_PVSYNC)
  85. val |= ARCPGU_CTRL_VS_POL_MASK << ARCPGU_CTRL_VS_POL_OFST;
  86. else
  87. val &= ~(ARCPGU_CTRL_VS_POL_MASK << ARCPGU_CTRL_VS_POL_OFST);
  88. if (m->flags & DRM_MODE_FLAG_PHSYNC)
  89. val |= ARCPGU_CTRL_HS_POL_MASK << ARCPGU_CTRL_HS_POL_OFST;
  90. else
  91. val &= ~(ARCPGU_CTRL_HS_POL_MASK << ARCPGU_CTRL_HS_POL_OFST);
  92. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL, val);
  93. arc_pgu_write(arcpgu, ARCPGU_REG_STRIDE, 0);
  94. arc_pgu_write(arcpgu, ARCPGU_REG_START_SET, 1);
  95. arc_pgu_set_pxl_fmt(crtc);
  96. clk_set_rate(arcpgu->clk, m->crtc_clock * 1000);
  97. }
  98. static void arc_pgu_crtc_atomic_enable(struct drm_crtc *crtc,
  99. struct drm_crtc_state *old_state)
  100. {
  101. struct arcpgu_drm_private *arcpgu = crtc_to_arcpgu_priv(crtc);
  102. clk_prepare_enable(arcpgu->clk);
  103. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL,
  104. arc_pgu_read(arcpgu, ARCPGU_REG_CTRL) |
  105. ARCPGU_CTRL_ENABLE_MASK);
  106. }
  107. static void arc_pgu_crtc_atomic_disable(struct drm_crtc *crtc,
  108. struct drm_crtc_state *old_state)
  109. {
  110. struct arcpgu_drm_private *arcpgu = crtc_to_arcpgu_priv(crtc);
  111. clk_disable_unprepare(arcpgu->clk);
  112. arc_pgu_write(arcpgu, ARCPGU_REG_CTRL,
  113. arc_pgu_read(arcpgu, ARCPGU_REG_CTRL) &
  114. ~ARCPGU_CTRL_ENABLE_MASK);
  115. }
  116. static void arc_pgu_crtc_atomic_begin(struct drm_crtc *crtc,
  117. struct drm_crtc_state *state)
  118. {
  119. struct drm_pending_vblank_event *event = crtc->state->event;
  120. if (event) {
  121. crtc->state->event = NULL;
  122. spin_lock_irq(&crtc->dev->event_lock);
  123. drm_crtc_send_vblank_event(crtc, event);
  124. spin_unlock_irq(&crtc->dev->event_lock);
  125. }
  126. }
  127. static const struct drm_crtc_helper_funcs arc_pgu_crtc_helper_funcs = {
  128. .mode_valid = arc_pgu_crtc_mode_valid,
  129. .mode_set = drm_helper_crtc_mode_set,
  130. .mode_set_base = drm_helper_crtc_mode_set_base,
  131. .mode_set_nofb = arc_pgu_crtc_mode_set_nofb,
  132. .atomic_begin = arc_pgu_crtc_atomic_begin,
  133. .atomic_enable = arc_pgu_crtc_atomic_enable,
  134. .atomic_disable = arc_pgu_crtc_atomic_disable,
  135. };
  136. static void arc_pgu_plane_atomic_update(struct drm_plane *plane,
  137. struct drm_plane_state *state)
  138. {
  139. struct arcpgu_drm_private *arcpgu;
  140. struct drm_gem_cma_object *gem;
  141. if (!plane->state->crtc || !plane->state->fb)
  142. return;
  143. arcpgu = crtc_to_arcpgu_priv(plane->state->crtc);
  144. gem = drm_fb_cma_get_gem_obj(plane->state->fb, 0);
  145. arc_pgu_write(arcpgu, ARCPGU_REG_BUF0_ADDR, gem->paddr);
  146. }
  147. static const struct drm_plane_helper_funcs arc_pgu_plane_helper_funcs = {
  148. .atomic_update = arc_pgu_plane_atomic_update,
  149. };
  150. static void arc_pgu_plane_destroy(struct drm_plane *plane)
  151. {
  152. drm_plane_helper_disable(plane, NULL);
  153. drm_plane_cleanup(plane);
  154. }
  155. static const struct drm_plane_funcs arc_pgu_plane_funcs = {
  156. .update_plane = drm_atomic_helper_update_plane,
  157. .disable_plane = drm_atomic_helper_disable_plane,
  158. .destroy = arc_pgu_plane_destroy,
  159. .reset = drm_atomic_helper_plane_reset,
  160. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  161. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  162. };
  163. static struct drm_plane *arc_pgu_plane_init(struct drm_device *drm)
  164. {
  165. struct arcpgu_drm_private *arcpgu = drm->dev_private;
  166. struct drm_plane *plane = NULL;
  167. u32 formats[ARRAY_SIZE(supported_formats)], i;
  168. int ret;
  169. plane = devm_kzalloc(drm->dev, sizeof(*plane), GFP_KERNEL);
  170. if (!plane)
  171. return ERR_PTR(-ENOMEM);
  172. for (i = 0; i < ARRAY_SIZE(supported_formats); i++)
  173. formats[i] = supported_formats[i].fourcc;
  174. ret = drm_universal_plane_init(drm, plane, 0xff, &arc_pgu_plane_funcs,
  175. formats, ARRAY_SIZE(formats),
  176. NULL,
  177. DRM_PLANE_TYPE_PRIMARY, NULL);
  178. if (ret)
  179. return ERR_PTR(ret);
  180. drm_plane_helper_add(plane, &arc_pgu_plane_helper_funcs);
  181. arcpgu->plane = plane;
  182. return plane;
  183. }
  184. int arc_pgu_setup_crtc(struct drm_device *drm)
  185. {
  186. struct arcpgu_drm_private *arcpgu = drm->dev_private;
  187. struct drm_plane *primary;
  188. int ret;
  189. primary = arc_pgu_plane_init(drm);
  190. if (IS_ERR(primary))
  191. return PTR_ERR(primary);
  192. ret = drm_crtc_init_with_planes(drm, &arcpgu->crtc, primary, NULL,
  193. &arc_pgu_crtc_funcs, NULL);
  194. if (ret) {
  195. arc_pgu_plane_destroy(primary);
  196. return ret;
  197. }
  198. drm_crtc_helper_add(&arcpgu->crtc, &arc_pgu_crtc_helper_funcs);
  199. return 0;
  200. }