vcn_v1_0.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include "amdgpu.h"
  26. #include "amdgpu_vcn.h"
  27. #include "soc15.h"
  28. #include "soc15d.h"
  29. #include "soc15_common.h"
  30. #include "vcn/vcn_1_0_offset.h"
  31. #include "vcn/vcn_1_0_sh_mask.h"
  32. #include "hdp/hdp_4_0_offset.h"
  33. #include "mmhub/mmhub_9_1_offset.h"
  34. #include "mmhub/mmhub_9_1_sh_mask.h"
  35. #include "ivsrcid/vcn/irqsrcs_vcn_1_0.h"
  36. static int vcn_v1_0_stop(struct amdgpu_device *adev);
  37. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev);
  38. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  39. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev);
  40. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev);
  41. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr);
  42. static int vcn_v1_0_set_powergating_state(void *handle, enum amd_powergating_state state);
  43. /**
  44. * vcn_v1_0_early_init - set function pointers
  45. *
  46. * @handle: amdgpu_device pointer
  47. *
  48. * Set ring and irq function pointers
  49. */
  50. static int vcn_v1_0_early_init(void *handle)
  51. {
  52. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  53. adev->vcn.num_enc_rings = 2;
  54. vcn_v1_0_set_dec_ring_funcs(adev);
  55. vcn_v1_0_set_enc_ring_funcs(adev);
  56. vcn_v1_0_set_jpeg_ring_funcs(adev);
  57. vcn_v1_0_set_irq_funcs(adev);
  58. return 0;
  59. }
  60. /**
  61. * vcn_v1_0_sw_init - sw init for VCN block
  62. *
  63. * @handle: amdgpu_device pointer
  64. *
  65. * Load firmware and sw initialization
  66. */
  67. static int vcn_v1_0_sw_init(void *handle)
  68. {
  69. struct amdgpu_ring *ring;
  70. int i, r;
  71. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  72. /* VCN DEC TRAP */
  73. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, VCN_1_0__SRCID__UVD_SYSTEM_MESSAGE_INTERRUPT, &adev->vcn.irq);
  74. if (r)
  75. return r;
  76. /* VCN ENC TRAP */
  77. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  78. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, i + VCN_1_0__SRCID__UVD_ENC_GENERAL_PURPOSE,
  79. &adev->vcn.irq);
  80. if (r)
  81. return r;
  82. }
  83. /* VCN JPEG TRAP */
  84. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_VCN, 126, &adev->vcn.irq);
  85. if (r)
  86. return r;
  87. r = amdgpu_vcn_sw_init(adev);
  88. if (r)
  89. return r;
  90. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  91. const struct common_firmware_header *hdr;
  92. hdr = (const struct common_firmware_header *)adev->vcn.fw->data;
  93. adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].ucode_id = AMDGPU_UCODE_ID_VCN;
  94. adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].fw = adev->vcn.fw;
  95. adev->firmware.fw_size +=
  96. ALIGN(le32_to_cpu(hdr->ucode_size_bytes), PAGE_SIZE);
  97. DRM_INFO("PSP loading VCN firmware\n");
  98. }
  99. r = amdgpu_vcn_resume(adev);
  100. if (r)
  101. return r;
  102. ring = &adev->vcn.ring_dec;
  103. sprintf(ring->name, "vcn_dec");
  104. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  105. if (r)
  106. return r;
  107. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  108. ring = &adev->vcn.ring_enc[i];
  109. sprintf(ring->name, "vcn_enc%d", i);
  110. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  111. if (r)
  112. return r;
  113. }
  114. ring = &adev->vcn.ring_jpeg;
  115. sprintf(ring->name, "vcn_jpeg");
  116. r = amdgpu_ring_init(adev, ring, 512, &adev->vcn.irq, 0);
  117. if (r)
  118. return r;
  119. return r;
  120. }
  121. /**
  122. * vcn_v1_0_sw_fini - sw fini for VCN block
  123. *
  124. * @handle: amdgpu_device pointer
  125. *
  126. * VCN suspend and free up sw allocation
  127. */
  128. static int vcn_v1_0_sw_fini(void *handle)
  129. {
  130. int r;
  131. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  132. r = amdgpu_vcn_suspend(adev);
  133. if (r)
  134. return r;
  135. r = amdgpu_vcn_sw_fini(adev);
  136. return r;
  137. }
  138. /**
  139. * vcn_v1_0_hw_init - start and test VCN block
  140. *
  141. * @handle: amdgpu_device pointer
  142. *
  143. * Initialize the hardware, boot up the VCPU and do some testing
  144. */
  145. static int vcn_v1_0_hw_init(void *handle)
  146. {
  147. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  148. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  149. int i, r;
  150. ring->ready = true;
  151. r = amdgpu_ring_test_ring(ring);
  152. if (r) {
  153. ring->ready = false;
  154. goto done;
  155. }
  156. for (i = 0; i < adev->vcn.num_enc_rings; ++i) {
  157. ring = &adev->vcn.ring_enc[i];
  158. ring->ready = true;
  159. r = amdgpu_ring_test_ring(ring);
  160. if (r) {
  161. ring->ready = false;
  162. goto done;
  163. }
  164. }
  165. ring = &adev->vcn.ring_jpeg;
  166. ring->ready = true;
  167. r = amdgpu_ring_test_ring(ring);
  168. if (r) {
  169. ring->ready = false;
  170. goto done;
  171. }
  172. done:
  173. if (!r)
  174. DRM_INFO("VCN decode and encode initialized successfully.\n");
  175. return r;
  176. }
  177. /**
  178. * vcn_v1_0_hw_fini - stop the hardware block
  179. *
  180. * @handle: amdgpu_device pointer
  181. *
  182. * Stop the VCN block, mark ring as not ready any more
  183. */
  184. static int vcn_v1_0_hw_fini(void *handle)
  185. {
  186. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  187. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  188. if (RREG32_SOC15(VCN, 0, mmUVD_STATUS))
  189. vcn_v1_0_set_powergating_state(adev, AMD_PG_STATE_GATE);
  190. ring->ready = false;
  191. return 0;
  192. }
  193. /**
  194. * vcn_v1_0_suspend - suspend VCN block
  195. *
  196. * @handle: amdgpu_device pointer
  197. *
  198. * HW fini and suspend VCN block
  199. */
  200. static int vcn_v1_0_suspend(void *handle)
  201. {
  202. int r;
  203. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  204. r = vcn_v1_0_hw_fini(adev);
  205. if (r)
  206. return r;
  207. r = amdgpu_vcn_suspend(adev);
  208. return r;
  209. }
  210. /**
  211. * vcn_v1_0_resume - resume VCN block
  212. *
  213. * @handle: amdgpu_device pointer
  214. *
  215. * Resume firmware and hw init VCN block
  216. */
  217. static int vcn_v1_0_resume(void *handle)
  218. {
  219. int r;
  220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  221. r = amdgpu_vcn_resume(adev);
  222. if (r)
  223. return r;
  224. r = vcn_v1_0_hw_init(adev);
  225. return r;
  226. }
  227. /**
  228. * vcn_v1_0_mc_resume - memory controller programming
  229. *
  230. * @adev: amdgpu_device pointer
  231. *
  232. * Let the VCN memory controller know it's offsets
  233. */
  234. static void vcn_v1_0_mc_resume(struct amdgpu_device *adev)
  235. {
  236. uint32_t size = AMDGPU_GPU_PAGE_ALIGN(adev->vcn.fw->size + 4);
  237. uint32_t offset;
  238. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  239. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  240. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_lo));
  241. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  242. (adev->firmware.ucode[AMDGPU_UCODE_ID_VCN].tmr_mc_addr_hi));
  243. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0, 0);
  244. offset = 0;
  245. } else {
  246. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  247. lower_32_bits(adev->vcn.gpu_addr));
  248. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  249. upper_32_bits(adev->vcn.gpu_addr));
  250. offset = size;
  251. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET0,
  252. AMDGPU_UVD_FIRMWARE_OFFSET >> 3);
  253. }
  254. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE0, size);
  255. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_LOW,
  256. lower_32_bits(adev->vcn.gpu_addr + offset));
  257. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE1_64BIT_BAR_HIGH,
  258. upper_32_bits(adev->vcn.gpu_addr + offset));
  259. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET1, 0);
  260. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_HEAP_SIZE);
  261. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_LOW,
  262. lower_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_HEAP_SIZE));
  263. WREG32_SOC15(UVD, 0, mmUVD_LMI_VCPU_CACHE2_64BIT_BAR_HIGH,
  264. upper_32_bits(adev->vcn.gpu_addr + offset + AMDGPU_VCN_HEAP_SIZE));
  265. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_OFFSET2, 0);
  266. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE2,
  267. AMDGPU_VCN_STACK_SIZE + (AMDGPU_VCN_SESSION_SIZE * 40));
  268. WREG32_SOC15(UVD, 0, mmUVD_UDEC_ADDR_CONFIG,
  269. adev->gfx.config.gb_addr_config);
  270. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DB_ADDR_CONFIG,
  271. adev->gfx.config.gb_addr_config);
  272. WREG32_SOC15(UVD, 0, mmUVD_UDEC_DBW_ADDR_CONFIG,
  273. adev->gfx.config.gb_addr_config);
  274. }
  275. /**
  276. * vcn_v1_0_disable_clock_gating - disable VCN clock gating
  277. *
  278. * @adev: amdgpu_device pointer
  279. * @sw: enable SW clock gating
  280. *
  281. * Disable clock gating for VCN block
  282. */
  283. static void vcn_v1_0_disable_clock_gating(struct amdgpu_device *adev)
  284. {
  285. uint32_t data;
  286. /* JPEG disable CGC */
  287. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  288. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  289. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  290. else
  291. data &= ~JPEG_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  292. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  293. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  294. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  295. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  296. data &= ~(JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  297. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  298. /* UVD disable CGC */
  299. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  300. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  301. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  302. else
  303. data &= ~ UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  304. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  305. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  306. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  307. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE);
  308. data &= ~(UVD_CGC_GATE__SYS_MASK
  309. | UVD_CGC_GATE__UDEC_MASK
  310. | UVD_CGC_GATE__MPEG2_MASK
  311. | UVD_CGC_GATE__REGS_MASK
  312. | UVD_CGC_GATE__RBC_MASK
  313. | UVD_CGC_GATE__LMI_MC_MASK
  314. | UVD_CGC_GATE__LMI_UMC_MASK
  315. | UVD_CGC_GATE__IDCT_MASK
  316. | UVD_CGC_GATE__MPRD_MASK
  317. | UVD_CGC_GATE__MPC_MASK
  318. | UVD_CGC_GATE__LBSI_MASK
  319. | UVD_CGC_GATE__LRBBM_MASK
  320. | UVD_CGC_GATE__UDEC_RE_MASK
  321. | UVD_CGC_GATE__UDEC_CM_MASK
  322. | UVD_CGC_GATE__UDEC_IT_MASK
  323. | UVD_CGC_GATE__UDEC_DB_MASK
  324. | UVD_CGC_GATE__UDEC_MP_MASK
  325. | UVD_CGC_GATE__WCB_MASK
  326. | UVD_CGC_GATE__VCPU_MASK
  327. | UVD_CGC_GATE__SCPU_MASK);
  328. WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data);
  329. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  330. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  331. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  332. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  333. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  334. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  335. | UVD_CGC_CTRL__SYS_MODE_MASK
  336. | UVD_CGC_CTRL__UDEC_MODE_MASK
  337. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  338. | UVD_CGC_CTRL__REGS_MODE_MASK
  339. | UVD_CGC_CTRL__RBC_MODE_MASK
  340. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  341. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  342. | UVD_CGC_CTRL__IDCT_MODE_MASK
  343. | UVD_CGC_CTRL__MPRD_MODE_MASK
  344. | UVD_CGC_CTRL__MPC_MODE_MASK
  345. | UVD_CGC_CTRL__LBSI_MODE_MASK
  346. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  347. | UVD_CGC_CTRL__WCB_MODE_MASK
  348. | UVD_CGC_CTRL__VCPU_MODE_MASK
  349. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  350. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  351. /* turn on */
  352. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE);
  353. data |= (UVD_SUVD_CGC_GATE__SRE_MASK
  354. | UVD_SUVD_CGC_GATE__SIT_MASK
  355. | UVD_SUVD_CGC_GATE__SMP_MASK
  356. | UVD_SUVD_CGC_GATE__SCM_MASK
  357. | UVD_SUVD_CGC_GATE__SDB_MASK
  358. | UVD_SUVD_CGC_GATE__SRE_H264_MASK
  359. | UVD_SUVD_CGC_GATE__SRE_HEVC_MASK
  360. | UVD_SUVD_CGC_GATE__SIT_H264_MASK
  361. | UVD_SUVD_CGC_GATE__SIT_HEVC_MASK
  362. | UVD_SUVD_CGC_GATE__SCM_H264_MASK
  363. | UVD_SUVD_CGC_GATE__SCM_HEVC_MASK
  364. | UVD_SUVD_CGC_GATE__SDB_H264_MASK
  365. | UVD_SUVD_CGC_GATE__SDB_HEVC_MASK
  366. | UVD_SUVD_CGC_GATE__SCLR_MASK
  367. | UVD_SUVD_CGC_GATE__UVD_SC_MASK
  368. | UVD_SUVD_CGC_GATE__ENT_MASK
  369. | UVD_SUVD_CGC_GATE__SIT_HEVC_DEC_MASK
  370. | UVD_SUVD_CGC_GATE__SIT_HEVC_ENC_MASK
  371. | UVD_SUVD_CGC_GATE__SITE_MASK
  372. | UVD_SUVD_CGC_GATE__SRE_VP9_MASK
  373. | UVD_SUVD_CGC_GATE__SCM_VP9_MASK
  374. | UVD_SUVD_CGC_GATE__SIT_VP9_DEC_MASK
  375. | UVD_SUVD_CGC_GATE__SDB_VP9_MASK
  376. | UVD_SUVD_CGC_GATE__IME_HEVC_MASK);
  377. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_GATE, data);
  378. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  379. data &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  380. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  381. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  382. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  383. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  384. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  385. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  386. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  387. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  388. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  389. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  390. }
  391. /**
  392. * vcn_v1_0_enable_clock_gating - enable VCN clock gating
  393. *
  394. * @adev: amdgpu_device pointer
  395. * @sw: enable SW clock gating
  396. *
  397. * Enable clock gating for VCN block
  398. */
  399. static void vcn_v1_0_enable_clock_gating(struct amdgpu_device *adev)
  400. {
  401. uint32_t data = 0;
  402. /* enable JPEG CGC */
  403. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL);
  404. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  405. data |= 1 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  406. else
  407. data |= 0 << JPEG_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  408. data |= 1 << JPEG_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  409. data |= 4 << JPEG_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  410. WREG32_SOC15(VCN, 0, mmJPEG_CGC_CTRL, data);
  411. data = RREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE);
  412. data |= (JPEG_CGC_GATE__JPEG_MASK | JPEG_CGC_GATE__JPEG2_MASK);
  413. WREG32_SOC15(VCN, 0, mmJPEG_CGC_GATE, data);
  414. /* enable UVD CGC */
  415. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  416. if (adev->cg_flags & AMD_CG_SUPPORT_VCN_MGCG)
  417. data |= 1 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  418. else
  419. data |= 0 << UVD_CGC_CTRL__DYN_CLOCK_MODE__SHIFT;
  420. data |= 1 << UVD_CGC_CTRL__CLK_GATE_DLY_TIMER__SHIFT;
  421. data |= 4 << UVD_CGC_CTRL__CLK_OFF_DELAY__SHIFT;
  422. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  423. data = RREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL);
  424. data |= (UVD_CGC_CTRL__UDEC_RE_MODE_MASK
  425. | UVD_CGC_CTRL__UDEC_CM_MODE_MASK
  426. | UVD_CGC_CTRL__UDEC_IT_MODE_MASK
  427. | UVD_CGC_CTRL__UDEC_DB_MODE_MASK
  428. | UVD_CGC_CTRL__UDEC_MP_MODE_MASK
  429. | UVD_CGC_CTRL__SYS_MODE_MASK
  430. | UVD_CGC_CTRL__UDEC_MODE_MASK
  431. | UVD_CGC_CTRL__MPEG2_MODE_MASK
  432. | UVD_CGC_CTRL__REGS_MODE_MASK
  433. | UVD_CGC_CTRL__RBC_MODE_MASK
  434. | UVD_CGC_CTRL__LMI_MC_MODE_MASK
  435. | UVD_CGC_CTRL__LMI_UMC_MODE_MASK
  436. | UVD_CGC_CTRL__IDCT_MODE_MASK
  437. | UVD_CGC_CTRL__MPRD_MODE_MASK
  438. | UVD_CGC_CTRL__MPC_MODE_MASK
  439. | UVD_CGC_CTRL__LBSI_MODE_MASK
  440. | UVD_CGC_CTRL__LRBBM_MODE_MASK
  441. | UVD_CGC_CTRL__WCB_MODE_MASK
  442. | UVD_CGC_CTRL__VCPU_MODE_MASK
  443. | UVD_CGC_CTRL__SCPU_MODE_MASK);
  444. WREG32_SOC15(VCN, 0, mmUVD_CGC_CTRL, data);
  445. data = RREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL);
  446. data |= (UVD_SUVD_CGC_CTRL__SRE_MODE_MASK
  447. | UVD_SUVD_CGC_CTRL__SIT_MODE_MASK
  448. | UVD_SUVD_CGC_CTRL__SMP_MODE_MASK
  449. | UVD_SUVD_CGC_CTRL__SCM_MODE_MASK
  450. | UVD_SUVD_CGC_CTRL__SDB_MODE_MASK
  451. | UVD_SUVD_CGC_CTRL__SCLR_MODE_MASK
  452. | UVD_SUVD_CGC_CTRL__UVD_SC_MODE_MASK
  453. | UVD_SUVD_CGC_CTRL__ENT_MODE_MASK
  454. | UVD_SUVD_CGC_CTRL__IME_MODE_MASK
  455. | UVD_SUVD_CGC_CTRL__SITE_MODE_MASK);
  456. WREG32_SOC15(VCN, 0, mmUVD_SUVD_CGC_CTRL, data);
  457. }
  458. static void vcn_1_0_disable_static_power_gating(struct amdgpu_device *adev)
  459. {
  460. uint32_t data = 0;
  461. int ret;
  462. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  463. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  464. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  465. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  466. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  467. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  468. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  469. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  470. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  471. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  472. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  473. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  474. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  475. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, UVD_PGFSM_STATUS__UVDM_UVDU_PWR_ON, 0xFFFFFF, ret);
  476. } else {
  477. data = (1 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  478. | 1 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  479. | 1 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  480. | 1 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  481. | 1 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  482. | 1 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  483. | 1 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  484. | 1 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  485. | 1 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  486. | 1 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  487. | 1 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  488. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  489. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, 0, 0xFFFFFFFF, ret);
  490. }
  491. /* polling UVD_PGFSM_STATUS to confirm UVDM_PWR_STATUS , UVDU_PWR_STATUS are 0 (power on) */
  492. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  493. data &= ~0x103;
  494. if (adev->pg_flags & AMD_PG_SUPPORT_VCN)
  495. data |= UVD_PGFSM_CONFIG__UVDM_UVDU_PWR_ON | UVD_POWER_STATUS__UVD_PG_EN_MASK;
  496. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  497. }
  498. static void vcn_1_0_enable_static_power_gating(struct amdgpu_device *adev)
  499. {
  500. uint32_t data = 0;
  501. int ret;
  502. if (adev->pg_flags & AMD_PG_SUPPORT_VCN) {
  503. /* Before power off, this indicator has to be turned on */
  504. data = RREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS);
  505. data &= ~UVD_POWER_STATUS__UVD_POWER_STATUS_MASK;
  506. data |= UVD_POWER_STATUS__UVD_POWER_STATUS_TILES_OFF;
  507. WREG32_SOC15(VCN, 0, mmUVD_POWER_STATUS, data);
  508. data = (2 << UVD_PGFSM_CONFIG__UVDM_PWR_CONFIG__SHIFT
  509. | 2 << UVD_PGFSM_CONFIG__UVDU_PWR_CONFIG__SHIFT
  510. | 2 << UVD_PGFSM_CONFIG__UVDF_PWR_CONFIG__SHIFT
  511. | 2 << UVD_PGFSM_CONFIG__UVDC_PWR_CONFIG__SHIFT
  512. | 2 << UVD_PGFSM_CONFIG__UVDB_PWR_CONFIG__SHIFT
  513. | 2 << UVD_PGFSM_CONFIG__UVDIL_PWR_CONFIG__SHIFT
  514. | 2 << UVD_PGFSM_CONFIG__UVDIR_PWR_CONFIG__SHIFT
  515. | 2 << UVD_PGFSM_CONFIG__UVDTD_PWR_CONFIG__SHIFT
  516. | 2 << UVD_PGFSM_CONFIG__UVDTE_PWR_CONFIG__SHIFT
  517. | 2 << UVD_PGFSM_CONFIG__UVDE_PWR_CONFIG__SHIFT
  518. | 2 << UVD_PGFSM_CONFIG__UVDW_PWR_CONFIG__SHIFT);
  519. WREG32_SOC15(VCN, 0, mmUVD_PGFSM_CONFIG, data);
  520. data = (2 << UVD_PGFSM_STATUS__UVDM_PWR_STATUS__SHIFT
  521. | 2 << UVD_PGFSM_STATUS__UVDU_PWR_STATUS__SHIFT
  522. | 2 << UVD_PGFSM_STATUS__UVDF_PWR_STATUS__SHIFT
  523. | 2 << UVD_PGFSM_STATUS__UVDC_PWR_STATUS__SHIFT
  524. | 2 << UVD_PGFSM_STATUS__UVDB_PWR_STATUS__SHIFT
  525. | 2 << UVD_PGFSM_STATUS__UVDIL_PWR_STATUS__SHIFT
  526. | 2 << UVD_PGFSM_STATUS__UVDIR_PWR_STATUS__SHIFT
  527. | 2 << UVD_PGFSM_STATUS__UVDTD_PWR_STATUS__SHIFT
  528. | 2 << UVD_PGFSM_STATUS__UVDTE_PWR_STATUS__SHIFT
  529. | 2 << UVD_PGFSM_STATUS__UVDE_PWR_STATUS__SHIFT
  530. | 2 << UVD_PGFSM_STATUS__UVDW_PWR_STATUS__SHIFT);
  531. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_PGFSM_STATUS, data, 0xFFFFFFFF, ret);
  532. }
  533. }
  534. /**
  535. * vcn_v1_0_start - start VCN block
  536. *
  537. * @adev: amdgpu_device pointer
  538. *
  539. * Setup and start the VCN block
  540. */
  541. static int vcn_v1_0_start(struct amdgpu_device *adev)
  542. {
  543. struct amdgpu_ring *ring = &adev->vcn.ring_dec;
  544. uint32_t rb_bufsz, tmp;
  545. uint32_t lmi_swap_cntl;
  546. int i, j, r;
  547. /* disable byte swapping */
  548. lmi_swap_cntl = 0;
  549. vcn_1_0_disable_static_power_gating(adev);
  550. /* disable clock gating */
  551. vcn_v1_0_disable_clock_gating(adev);
  552. vcn_v1_0_mc_resume(adev);
  553. /* disable interupt */
  554. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN), 0,
  555. ~UVD_MASTINT_EN__VCPU_EN_MASK);
  556. /* stall UMC and register bus before resetting VCPU */
  557. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  558. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  559. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  560. mdelay(1);
  561. /* put LMI, VCPU, RBC etc... into reset */
  562. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  563. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  564. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  565. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  566. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  567. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  568. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  569. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  570. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  571. mdelay(5);
  572. /* initialize VCN memory controller */
  573. WREG32_SOC15(UVD, 0, mmUVD_LMI_CTRL,
  574. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  575. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  576. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  577. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  578. UVD_LMI_CTRL__REQ_MODE_MASK |
  579. 0x00100000L);
  580. #ifdef __BIG_ENDIAN
  581. /* swap (8 in 32) RB and IB */
  582. lmi_swap_cntl = 0xa;
  583. #endif
  584. WREG32_SOC15(UVD, 0, mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  585. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, 0x40c2040);
  586. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA1, 0x0);
  587. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB0, 0x40c2040);
  588. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXB1, 0x0);
  589. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_ALU, 0);
  590. WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUX, 0x88);
  591. /* take all subblocks out of reset, except VCPU */
  592. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  593. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  594. mdelay(5);
  595. /* enable VCPU clock */
  596. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL,
  597. UVD_VCPU_CNTL__CLK_EN_MASK);
  598. /* enable UMC */
  599. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  600. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  601. /* boot up the VCPU */
  602. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET, 0);
  603. mdelay(10);
  604. for (i = 0; i < 10; ++i) {
  605. uint32_t status;
  606. for (j = 0; j < 100; ++j) {
  607. status = RREG32_SOC15(UVD, 0, mmUVD_STATUS);
  608. if (status & 2)
  609. break;
  610. mdelay(10);
  611. }
  612. r = 0;
  613. if (status & 2)
  614. break;
  615. DRM_ERROR("VCN decode not responding, trying to reset the VCPU!!!\n");
  616. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET),
  617. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK,
  618. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  619. mdelay(10);
  620. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_SOFT_RESET), 0,
  621. ~UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  622. mdelay(10);
  623. r = -1;
  624. }
  625. if (r) {
  626. DRM_ERROR("VCN decode not responding, giving up!!!\n");
  627. return r;
  628. }
  629. /* enable master interrupt */
  630. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_MASTINT_EN),
  631. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  632. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  633. /* clear the bit 4 of VCN_STATUS */
  634. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_STATUS), 0,
  635. ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  636. /* force RBC into idle state */
  637. rb_bufsz = order_base_2(ring->ring_size);
  638. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  639. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  640. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  641. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  642. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  643. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  644. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, tmp);
  645. /* set the write pointer delay */
  646. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR_CNTL, 0);
  647. /* set the wb address */
  648. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR_ADDR,
  649. (upper_32_bits(ring->gpu_addr) >> 2));
  650. /* programm the RB_BASE for ring buffer */
  651. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  652. lower_32_bits(ring->gpu_addr));
  653. WREG32_SOC15(UVD, 0, mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  654. upper_32_bits(ring->gpu_addr));
  655. /* Initialize the ring buffer's read and write pointers */
  656. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR, 0);
  657. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  658. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR,
  659. lower_32_bits(ring->wptr));
  660. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_RB_CNTL), 0,
  661. ~UVD_RBC_RB_CNTL__RB_NO_FETCH_MASK);
  662. ring = &adev->vcn.ring_enc[0];
  663. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  664. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  665. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO, ring->gpu_addr);
  666. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  667. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE, ring->ring_size / 4);
  668. ring = &adev->vcn.ring_enc[1];
  669. WREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  670. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  671. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_LO2, ring->gpu_addr);
  672. WREG32_SOC15(UVD, 0, mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  673. WREG32_SOC15(UVD, 0, mmUVD_RB_SIZE2, ring->ring_size / 4);
  674. ring = &adev->vcn.ring_jpeg;
  675. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_VMID, 0);
  676. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, (0x00000001L | 0x00000002L));
  677. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_LOW, lower_32_bits(ring->gpu_addr));
  678. WREG32_SOC15(UVD, 0, mmUVD_LMI_JRBC_RB_64BIT_BAR_HIGH, upper_32_bits(ring->gpu_addr));
  679. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR, 0);
  680. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, 0);
  681. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_CNTL, 0x00000002L);
  682. /* initialize wptr */
  683. ring->wptr = RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  684. /* copy patch commands to the jpeg ring */
  685. vcn_v1_0_jpeg_ring_set_patch_ring(ring,
  686. (ring->wptr + ring->max_dw * amdgpu_sched_hw_submission));
  687. return 0;
  688. }
  689. /**
  690. * vcn_v1_0_stop - stop VCN block
  691. *
  692. * @adev: amdgpu_device pointer
  693. *
  694. * stop the VCN block
  695. */
  696. static int vcn_v1_0_stop(struct amdgpu_device *adev)
  697. {
  698. /* force RBC into idle state */
  699. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_CNTL, 0x11010101);
  700. /* Stall UMC and register bus before resetting VCPU */
  701. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2),
  702. UVD_LMI_CTRL2__STALL_ARB_UMC_MASK,
  703. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  704. mdelay(1);
  705. /* put VCPU into reset */
  706. WREG32_SOC15(UVD, 0, mmUVD_SOFT_RESET,
  707. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  708. mdelay(5);
  709. /* disable VCPU clock */
  710. WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, 0x0);
  711. /* Unstall UMC and register bus */
  712. WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_CTRL2), 0,
  713. ~UVD_LMI_CTRL2__STALL_ARB_UMC_MASK);
  714. WREG32_SOC15(VCN, 0, mmUVD_STATUS, 0);
  715. vcn_v1_0_enable_clock_gating(adev);
  716. vcn_1_0_enable_static_power_gating(adev);
  717. return 0;
  718. }
  719. static bool vcn_v1_0_is_idle(void *handle)
  720. {
  721. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  722. return (RREG32_SOC15(VCN, 0, mmUVD_STATUS) == 0x2);
  723. }
  724. static int vcn_v1_0_wait_for_idle(void *handle)
  725. {
  726. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  727. int ret = 0;
  728. SOC15_WAIT_ON_RREG(VCN, 0, mmUVD_STATUS, 0x2, 0x2, ret);
  729. return ret;
  730. }
  731. static int vcn_v1_0_set_clockgating_state(void *handle,
  732. enum amd_clockgating_state state)
  733. {
  734. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  735. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  736. if (enable) {
  737. /* wait for STATUS to clear */
  738. if (!vcn_v1_0_is_idle(handle))
  739. return -EBUSY;
  740. vcn_v1_0_enable_clock_gating(adev);
  741. } else {
  742. /* disable HW gating and enable Sw gating */
  743. vcn_v1_0_disable_clock_gating(adev);
  744. }
  745. return 0;
  746. }
  747. /**
  748. * vcn_v1_0_dec_ring_get_rptr - get read pointer
  749. *
  750. * @ring: amdgpu_ring pointer
  751. *
  752. * Returns the current hardware read pointer
  753. */
  754. static uint64_t vcn_v1_0_dec_ring_get_rptr(struct amdgpu_ring *ring)
  755. {
  756. struct amdgpu_device *adev = ring->adev;
  757. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_RPTR);
  758. }
  759. /**
  760. * vcn_v1_0_dec_ring_get_wptr - get write pointer
  761. *
  762. * @ring: amdgpu_ring pointer
  763. *
  764. * Returns the current hardware write pointer
  765. */
  766. static uint64_t vcn_v1_0_dec_ring_get_wptr(struct amdgpu_ring *ring)
  767. {
  768. struct amdgpu_device *adev = ring->adev;
  769. return RREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR);
  770. }
  771. /**
  772. * vcn_v1_0_dec_ring_set_wptr - set write pointer
  773. *
  774. * @ring: amdgpu_ring pointer
  775. *
  776. * Commits the write pointer to the hardware
  777. */
  778. static void vcn_v1_0_dec_ring_set_wptr(struct amdgpu_ring *ring)
  779. {
  780. struct amdgpu_device *adev = ring->adev;
  781. WREG32_SOC15(UVD, 0, mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  782. }
  783. /**
  784. * vcn_v1_0_dec_ring_insert_start - insert a start command
  785. *
  786. * @ring: amdgpu_ring pointer
  787. *
  788. * Write a start command to the ring.
  789. */
  790. static void vcn_v1_0_dec_ring_insert_start(struct amdgpu_ring *ring)
  791. {
  792. struct amdgpu_device *adev = ring->adev;
  793. amdgpu_ring_write(ring,
  794. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  795. amdgpu_ring_write(ring, 0);
  796. amdgpu_ring_write(ring,
  797. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  798. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_START << 1);
  799. }
  800. /**
  801. * vcn_v1_0_dec_ring_insert_end - insert a end command
  802. *
  803. * @ring: amdgpu_ring pointer
  804. *
  805. * Write a end command to the ring.
  806. */
  807. static void vcn_v1_0_dec_ring_insert_end(struct amdgpu_ring *ring)
  808. {
  809. struct amdgpu_device *adev = ring->adev;
  810. amdgpu_ring_write(ring,
  811. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  812. amdgpu_ring_write(ring, VCN_DEC_CMD_PACKET_END << 1);
  813. }
  814. /**
  815. * vcn_v1_0_dec_ring_emit_fence - emit an fence & trap command
  816. *
  817. * @ring: amdgpu_ring pointer
  818. * @fence: fence to emit
  819. *
  820. * Write a fence and a trap command to the ring.
  821. */
  822. static void vcn_v1_0_dec_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  823. unsigned flags)
  824. {
  825. struct amdgpu_device *adev = ring->adev;
  826. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  827. amdgpu_ring_write(ring,
  828. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_CONTEXT_ID), 0));
  829. amdgpu_ring_write(ring, seq);
  830. amdgpu_ring_write(ring,
  831. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  832. amdgpu_ring_write(ring, addr & 0xffffffff);
  833. amdgpu_ring_write(ring,
  834. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  835. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  836. amdgpu_ring_write(ring,
  837. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  838. amdgpu_ring_write(ring, VCN_DEC_CMD_FENCE << 1);
  839. amdgpu_ring_write(ring,
  840. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  841. amdgpu_ring_write(ring, 0);
  842. amdgpu_ring_write(ring,
  843. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  844. amdgpu_ring_write(ring, 0);
  845. amdgpu_ring_write(ring,
  846. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  847. amdgpu_ring_write(ring, VCN_DEC_CMD_TRAP << 1);
  848. }
  849. /**
  850. * vcn_v1_0_dec_ring_emit_ib - execute indirect buffer
  851. *
  852. * @ring: amdgpu_ring pointer
  853. * @ib: indirect buffer to execute
  854. *
  855. * Write ring commands to execute the indirect buffer
  856. */
  857. static void vcn_v1_0_dec_ring_emit_ib(struct amdgpu_ring *ring,
  858. struct amdgpu_ib *ib,
  859. unsigned vmid, bool ctx_switch)
  860. {
  861. struct amdgpu_device *adev = ring->adev;
  862. amdgpu_ring_write(ring,
  863. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_VMID), 0));
  864. amdgpu_ring_write(ring, vmid);
  865. amdgpu_ring_write(ring,
  866. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_LOW), 0));
  867. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  868. amdgpu_ring_write(ring,
  869. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH), 0));
  870. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  871. amdgpu_ring_write(ring,
  872. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_RBC_IB_SIZE), 0));
  873. amdgpu_ring_write(ring, ib->length_dw);
  874. }
  875. static void vcn_v1_0_dec_ring_emit_reg_wait(struct amdgpu_ring *ring,
  876. uint32_t reg, uint32_t val,
  877. uint32_t mask)
  878. {
  879. struct amdgpu_device *adev = ring->adev;
  880. amdgpu_ring_write(ring,
  881. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  882. amdgpu_ring_write(ring, reg << 2);
  883. amdgpu_ring_write(ring,
  884. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  885. amdgpu_ring_write(ring, val);
  886. amdgpu_ring_write(ring,
  887. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GP_SCRATCH8), 0));
  888. amdgpu_ring_write(ring, mask);
  889. amdgpu_ring_write(ring,
  890. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  891. amdgpu_ring_write(ring, VCN_DEC_CMD_REG_READ_COND_WAIT << 1);
  892. }
  893. static void vcn_v1_0_dec_ring_emit_vm_flush(struct amdgpu_ring *ring,
  894. unsigned vmid, uint64_t pd_addr)
  895. {
  896. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  897. uint32_t data0, data1, mask;
  898. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  899. /* wait for register write */
  900. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  901. data1 = lower_32_bits(pd_addr);
  902. mask = 0xffffffff;
  903. vcn_v1_0_dec_ring_emit_reg_wait(ring, data0, data1, mask);
  904. }
  905. static void vcn_v1_0_dec_ring_emit_wreg(struct amdgpu_ring *ring,
  906. uint32_t reg, uint32_t val)
  907. {
  908. struct amdgpu_device *adev = ring->adev;
  909. amdgpu_ring_write(ring,
  910. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA0), 0));
  911. amdgpu_ring_write(ring, reg << 2);
  912. amdgpu_ring_write(ring,
  913. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_DATA1), 0));
  914. amdgpu_ring_write(ring, val);
  915. amdgpu_ring_write(ring,
  916. PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_GPCOM_VCPU_CMD), 0));
  917. amdgpu_ring_write(ring, VCN_DEC_CMD_WRITE_REG << 1);
  918. }
  919. /**
  920. * vcn_v1_0_enc_ring_get_rptr - get enc read pointer
  921. *
  922. * @ring: amdgpu_ring pointer
  923. *
  924. * Returns the current hardware enc read pointer
  925. */
  926. static uint64_t vcn_v1_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  927. {
  928. struct amdgpu_device *adev = ring->adev;
  929. if (ring == &adev->vcn.ring_enc[0])
  930. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR);
  931. else
  932. return RREG32_SOC15(UVD, 0, mmUVD_RB_RPTR2);
  933. }
  934. /**
  935. * vcn_v1_0_enc_ring_get_wptr - get enc write pointer
  936. *
  937. * @ring: amdgpu_ring pointer
  938. *
  939. * Returns the current hardware enc write pointer
  940. */
  941. static uint64_t vcn_v1_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  942. {
  943. struct amdgpu_device *adev = ring->adev;
  944. if (ring == &adev->vcn.ring_enc[0])
  945. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR);
  946. else
  947. return RREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2);
  948. }
  949. /**
  950. * vcn_v1_0_enc_ring_set_wptr - set enc write pointer
  951. *
  952. * @ring: amdgpu_ring pointer
  953. *
  954. * Commits the enc write pointer to the hardware
  955. */
  956. static void vcn_v1_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  957. {
  958. struct amdgpu_device *adev = ring->adev;
  959. if (ring == &adev->vcn.ring_enc[0])
  960. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR,
  961. lower_32_bits(ring->wptr));
  962. else
  963. WREG32_SOC15(UVD, 0, mmUVD_RB_WPTR2,
  964. lower_32_bits(ring->wptr));
  965. }
  966. /**
  967. * vcn_v1_0_enc_ring_emit_fence - emit an enc fence & trap command
  968. *
  969. * @ring: amdgpu_ring pointer
  970. * @fence: fence to emit
  971. *
  972. * Write enc a fence and a trap command to the ring.
  973. */
  974. static void vcn_v1_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  975. u64 seq, unsigned flags)
  976. {
  977. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  978. amdgpu_ring_write(ring, VCN_ENC_CMD_FENCE);
  979. amdgpu_ring_write(ring, addr);
  980. amdgpu_ring_write(ring, upper_32_bits(addr));
  981. amdgpu_ring_write(ring, seq);
  982. amdgpu_ring_write(ring, VCN_ENC_CMD_TRAP);
  983. }
  984. static void vcn_v1_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  985. {
  986. amdgpu_ring_write(ring, VCN_ENC_CMD_END);
  987. }
  988. /**
  989. * vcn_v1_0_enc_ring_emit_ib - enc execute indirect buffer
  990. *
  991. * @ring: amdgpu_ring pointer
  992. * @ib: indirect buffer to execute
  993. *
  994. * Write enc ring commands to execute the indirect buffer
  995. */
  996. static void vcn_v1_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  997. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  998. {
  999. amdgpu_ring_write(ring, VCN_ENC_CMD_IB);
  1000. amdgpu_ring_write(ring, vmid);
  1001. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1002. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1003. amdgpu_ring_write(ring, ib->length_dw);
  1004. }
  1005. static void vcn_v1_0_enc_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1006. uint32_t reg, uint32_t val,
  1007. uint32_t mask)
  1008. {
  1009. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WAIT);
  1010. amdgpu_ring_write(ring, reg << 2);
  1011. amdgpu_ring_write(ring, mask);
  1012. amdgpu_ring_write(ring, val);
  1013. }
  1014. static void vcn_v1_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1015. unsigned int vmid, uint64_t pd_addr)
  1016. {
  1017. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1018. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1019. /* wait for reg writes */
  1020. vcn_v1_0_enc_ring_emit_reg_wait(ring, hub->ctx0_ptb_addr_lo32 + vmid * 2,
  1021. lower_32_bits(pd_addr), 0xffffffff);
  1022. }
  1023. static void vcn_v1_0_enc_ring_emit_wreg(struct amdgpu_ring *ring,
  1024. uint32_t reg, uint32_t val)
  1025. {
  1026. amdgpu_ring_write(ring, VCN_ENC_CMD_REG_WRITE);
  1027. amdgpu_ring_write(ring, reg << 2);
  1028. amdgpu_ring_write(ring, val);
  1029. }
  1030. /**
  1031. * vcn_v1_0_jpeg_ring_get_rptr - get read pointer
  1032. *
  1033. * @ring: amdgpu_ring pointer
  1034. *
  1035. * Returns the current hardware read pointer
  1036. */
  1037. static uint64_t vcn_v1_0_jpeg_ring_get_rptr(struct amdgpu_ring *ring)
  1038. {
  1039. struct amdgpu_device *adev = ring->adev;
  1040. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1041. }
  1042. /**
  1043. * vcn_v1_0_jpeg_ring_get_wptr - get write pointer
  1044. *
  1045. * @ring: amdgpu_ring pointer
  1046. *
  1047. * Returns the current hardware write pointer
  1048. */
  1049. static uint64_t vcn_v1_0_jpeg_ring_get_wptr(struct amdgpu_ring *ring)
  1050. {
  1051. struct amdgpu_device *adev = ring->adev;
  1052. return RREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR);
  1053. }
  1054. /**
  1055. * vcn_v1_0_jpeg_ring_set_wptr - set write pointer
  1056. *
  1057. * @ring: amdgpu_ring pointer
  1058. *
  1059. * Commits the write pointer to the hardware
  1060. */
  1061. static void vcn_v1_0_jpeg_ring_set_wptr(struct amdgpu_ring *ring)
  1062. {
  1063. struct amdgpu_device *adev = ring->adev;
  1064. WREG32_SOC15(UVD, 0, mmUVD_JRBC_RB_WPTR, lower_32_bits(ring->wptr));
  1065. }
  1066. /**
  1067. * vcn_v1_0_jpeg_ring_insert_start - insert a start command
  1068. *
  1069. * @ring: amdgpu_ring pointer
  1070. *
  1071. * Write a start command to the ring.
  1072. */
  1073. static void vcn_v1_0_jpeg_ring_insert_start(struct amdgpu_ring *ring)
  1074. {
  1075. struct amdgpu_device *adev = ring->adev;
  1076. amdgpu_ring_write(ring,
  1077. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1078. amdgpu_ring_write(ring, 0x68e04);
  1079. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1080. amdgpu_ring_write(ring, 0x80010000);
  1081. }
  1082. /**
  1083. * vcn_v1_0_jpeg_ring_insert_end - insert a end command
  1084. *
  1085. * @ring: amdgpu_ring pointer
  1086. *
  1087. * Write a end command to the ring.
  1088. */
  1089. static void vcn_v1_0_jpeg_ring_insert_end(struct amdgpu_ring *ring)
  1090. {
  1091. struct amdgpu_device *adev = ring->adev;
  1092. amdgpu_ring_write(ring,
  1093. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1094. amdgpu_ring_write(ring, 0x68e04);
  1095. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1096. amdgpu_ring_write(ring, 0x00010000);
  1097. }
  1098. /**
  1099. * vcn_v1_0_jpeg_ring_emit_fence - emit an fence & trap command
  1100. *
  1101. * @ring: amdgpu_ring pointer
  1102. * @fence: fence to emit
  1103. *
  1104. * Write a fence and a trap command to the ring.
  1105. */
  1106. static void vcn_v1_0_jpeg_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  1107. unsigned flags)
  1108. {
  1109. struct amdgpu_device *adev = ring->adev;
  1110. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  1111. amdgpu_ring_write(ring,
  1112. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA0), 0, 0, PACKETJ_TYPE0));
  1113. amdgpu_ring_write(ring, seq);
  1114. amdgpu_ring_write(ring,
  1115. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_DATA1), 0, 0, PACKETJ_TYPE0));
  1116. amdgpu_ring_write(ring, seq);
  1117. amdgpu_ring_write(ring,
  1118. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1119. amdgpu_ring_write(ring, lower_32_bits(addr));
  1120. amdgpu_ring_write(ring,
  1121. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_WR_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1122. amdgpu_ring_write(ring, upper_32_bits(addr));
  1123. amdgpu_ring_write(ring,
  1124. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, 0, PACKETJ_TYPE0));
  1125. amdgpu_ring_write(ring, 0x8);
  1126. amdgpu_ring_write(ring,
  1127. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JPEG_GPCOM_CMD), 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE4));
  1128. amdgpu_ring_write(ring, 0);
  1129. amdgpu_ring_write(ring,
  1130. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1131. amdgpu_ring_write(ring, 0x01400200);
  1132. amdgpu_ring_write(ring,
  1133. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1134. amdgpu_ring_write(ring, seq);
  1135. amdgpu_ring_write(ring,
  1136. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1137. amdgpu_ring_write(ring, lower_32_bits(addr));
  1138. amdgpu_ring_write(ring,
  1139. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1140. amdgpu_ring_write(ring, upper_32_bits(addr));
  1141. amdgpu_ring_write(ring,
  1142. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE2));
  1143. amdgpu_ring_write(ring, 0xffffffff);
  1144. amdgpu_ring_write(ring,
  1145. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1146. amdgpu_ring_write(ring, 0x3fbc);
  1147. amdgpu_ring_write(ring,
  1148. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1149. amdgpu_ring_write(ring, 0x1);
  1150. }
  1151. /**
  1152. * vcn_v1_0_jpeg_ring_emit_ib - execute indirect buffer
  1153. *
  1154. * @ring: amdgpu_ring pointer
  1155. * @ib: indirect buffer to execute
  1156. *
  1157. * Write ring commands to execute the indirect buffer.
  1158. */
  1159. static void vcn_v1_0_jpeg_ring_emit_ib(struct amdgpu_ring *ring,
  1160. struct amdgpu_ib *ib,
  1161. unsigned vmid, bool ctx_switch)
  1162. {
  1163. struct amdgpu_device *adev = ring->adev;
  1164. amdgpu_ring_write(ring,
  1165. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_VMID), 0, 0, PACKETJ_TYPE0));
  1166. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1167. amdgpu_ring_write(ring,
  1168. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JPEG_VMID), 0, 0, PACKETJ_TYPE0));
  1169. amdgpu_ring_write(ring, (vmid | (vmid << 4)));
  1170. amdgpu_ring_write(ring,
  1171. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1172. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  1173. amdgpu_ring_write(ring,
  1174. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_IB_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1175. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  1176. amdgpu_ring_write(ring,
  1177. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_IB_SIZE), 0, 0, PACKETJ_TYPE0));
  1178. amdgpu_ring_write(ring, ib->length_dw);
  1179. amdgpu_ring_write(ring,
  1180. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW), 0, 0, PACKETJ_TYPE0));
  1181. amdgpu_ring_write(ring, lower_32_bits(ring->gpu_addr));
  1182. amdgpu_ring_write(ring,
  1183. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH), 0, 0, PACKETJ_TYPE0));
  1184. amdgpu_ring_write(ring, upper_32_bits(ring->gpu_addr));
  1185. amdgpu_ring_write(ring,
  1186. PACKETJ(0, 0, PACKETJ_CONDITION_CHECK0, PACKETJ_TYPE2));
  1187. amdgpu_ring_write(ring, 0);
  1188. amdgpu_ring_write(ring,
  1189. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1190. amdgpu_ring_write(ring, 0x01400200);
  1191. amdgpu_ring_write(ring,
  1192. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1193. amdgpu_ring_write(ring, 0x2);
  1194. amdgpu_ring_write(ring,
  1195. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_STATUS), 0, PACKETJ_CONDITION_CHECK3, PACKETJ_TYPE3));
  1196. amdgpu_ring_write(ring, 0x2);
  1197. }
  1198. static void vcn_v1_0_jpeg_ring_emit_reg_wait(struct amdgpu_ring *ring,
  1199. uint32_t reg, uint32_t val,
  1200. uint32_t mask)
  1201. {
  1202. struct amdgpu_device *adev = ring->adev;
  1203. uint32_t reg_offset = (reg << 2);
  1204. amdgpu_ring_write(ring,
  1205. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0));
  1206. amdgpu_ring_write(ring, 0x01400200);
  1207. amdgpu_ring_write(ring,
  1208. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0));
  1209. amdgpu_ring_write(ring, val);
  1210. amdgpu_ring_write(ring,
  1211. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1212. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1213. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1214. amdgpu_ring_write(ring, 0);
  1215. amdgpu_ring_write(ring,
  1216. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3));
  1217. } else {
  1218. amdgpu_ring_write(ring, reg_offset);
  1219. amdgpu_ring_write(ring,
  1220. PACKETJ(0, 0, 0, PACKETJ_TYPE3));
  1221. }
  1222. amdgpu_ring_write(ring, mask);
  1223. }
  1224. static void vcn_v1_0_jpeg_ring_emit_vm_flush(struct amdgpu_ring *ring,
  1225. unsigned vmid, uint64_t pd_addr)
  1226. {
  1227. struct amdgpu_vmhub *hub = &ring->adev->vmhub[ring->funcs->vmhub];
  1228. uint32_t data0, data1, mask;
  1229. pd_addr = amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  1230. /* wait for register write */
  1231. data0 = hub->ctx0_ptb_addr_lo32 + vmid * 2;
  1232. data1 = lower_32_bits(pd_addr);
  1233. mask = 0xffffffff;
  1234. vcn_v1_0_jpeg_ring_emit_reg_wait(ring, data0, data1, mask);
  1235. }
  1236. static void vcn_v1_0_jpeg_ring_emit_wreg(struct amdgpu_ring *ring,
  1237. uint32_t reg, uint32_t val)
  1238. {
  1239. struct amdgpu_device *adev = ring->adev;
  1240. uint32_t reg_offset = (reg << 2);
  1241. amdgpu_ring_write(ring,
  1242. PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0));
  1243. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1244. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1245. amdgpu_ring_write(ring, 0);
  1246. amdgpu_ring_write(ring,
  1247. PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0));
  1248. } else {
  1249. amdgpu_ring_write(ring, reg_offset);
  1250. amdgpu_ring_write(ring,
  1251. PACKETJ(0, 0, 0, PACKETJ_TYPE0));
  1252. }
  1253. amdgpu_ring_write(ring, val);
  1254. }
  1255. static void vcn_v1_0_jpeg_ring_nop(struct amdgpu_ring *ring, uint32_t count)
  1256. {
  1257. int i;
  1258. WARN_ON(ring->wptr % 2 || count % 2);
  1259. for (i = 0; i < count / 2; i++) {
  1260. amdgpu_ring_write(ring, PACKETJ(0, 0, 0, PACKETJ_TYPE6));
  1261. amdgpu_ring_write(ring, 0);
  1262. }
  1263. }
  1264. static void vcn_v1_0_jpeg_ring_patch_wreg(struct amdgpu_ring *ring, uint32_t *ptr, uint32_t reg_offset, uint32_t val)
  1265. {
  1266. struct amdgpu_device *adev = ring->adev;
  1267. ring->ring[(*ptr)++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1268. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1269. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1270. ring->ring[(*ptr)++] = 0;
  1271. ring->ring[(*ptr)++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE0);
  1272. } else {
  1273. ring->ring[(*ptr)++] = reg_offset;
  1274. ring->ring[(*ptr)++] = PACKETJ(0, 0, 0, PACKETJ_TYPE0);
  1275. }
  1276. ring->ring[(*ptr)++] = val;
  1277. }
  1278. static void vcn_v1_0_jpeg_ring_set_patch_ring(struct amdgpu_ring *ring, uint32_t ptr)
  1279. {
  1280. struct amdgpu_device *adev = ring->adev;
  1281. uint32_t reg, reg_offset, val, mask, i;
  1282. // 1st: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW
  1283. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_LOW);
  1284. reg_offset = (reg << 2);
  1285. val = lower_32_bits(ring->gpu_addr);
  1286. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1287. // 2nd: program mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH
  1288. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_LMI_JRBC_RB_MEM_RD_64BIT_BAR_HIGH);
  1289. reg_offset = (reg << 2);
  1290. val = upper_32_bits(ring->gpu_addr);
  1291. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1292. // 3rd to 5th: issue MEM_READ commands
  1293. for (i = 0; i <= 2; i++) {
  1294. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE2);
  1295. ring->ring[ptr++] = 0;
  1296. }
  1297. // 6th: program mmUVD_JRBC_RB_CNTL register to enable NO_FETCH and RPTR write ability
  1298. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1299. reg_offset = (reg << 2);
  1300. val = 0x13;
  1301. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1302. // 7th: program mmUVD_JRBC_RB_REF_DATA
  1303. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA);
  1304. reg_offset = (reg << 2);
  1305. val = 0x1;
  1306. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1307. // 8th: issue conditional register read mmUVD_JRBC_RB_CNTL
  1308. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1309. reg_offset = (reg << 2);
  1310. val = 0x1;
  1311. mask = 0x1;
  1312. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_COND_RD_TIMER), 0, 0, PACKETJ_TYPE0);
  1313. ring->ring[ptr++] = 0x01400200;
  1314. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_REF_DATA), 0, 0, PACKETJ_TYPE0);
  1315. ring->ring[ptr++] = val;
  1316. ring->ring[ptr++] = PACKETJ(SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_EXTERNAL_REG_BASE), 0, 0, PACKETJ_TYPE0);
  1317. if (((reg_offset >= 0x1f800) && (reg_offset <= 0x21fff)) ||
  1318. ((reg_offset >= 0x1e000) && (reg_offset <= 0x1e1ff))) {
  1319. ring->ring[ptr++] = 0;
  1320. ring->ring[ptr++] = PACKETJ((reg_offset >> 2), 0, 0, PACKETJ_TYPE3);
  1321. } else {
  1322. ring->ring[ptr++] = reg_offset;
  1323. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE3);
  1324. }
  1325. ring->ring[ptr++] = mask;
  1326. //9th to 21st: insert no-op
  1327. for (i = 0; i <= 12; i++) {
  1328. ring->ring[ptr++] = PACKETJ(0, 0, 0, PACKETJ_TYPE6);
  1329. ring->ring[ptr++] = 0;
  1330. }
  1331. //22nd: reset mmUVD_JRBC_RB_RPTR
  1332. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_RPTR);
  1333. reg_offset = (reg << 2);
  1334. val = 0;
  1335. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1336. //23rd: program mmUVD_JRBC_RB_CNTL to disable no_fetch
  1337. reg = SOC15_REG_OFFSET(UVD, 0, mmUVD_JRBC_RB_CNTL);
  1338. reg_offset = (reg << 2);
  1339. val = 0x12;
  1340. vcn_v1_0_jpeg_ring_patch_wreg(ring, &ptr, reg_offset, val);
  1341. }
  1342. static int vcn_v1_0_set_interrupt_state(struct amdgpu_device *adev,
  1343. struct amdgpu_irq_src *source,
  1344. unsigned type,
  1345. enum amdgpu_interrupt_state state)
  1346. {
  1347. return 0;
  1348. }
  1349. static int vcn_v1_0_process_interrupt(struct amdgpu_device *adev,
  1350. struct amdgpu_irq_src *source,
  1351. struct amdgpu_iv_entry *entry)
  1352. {
  1353. DRM_DEBUG("IH: VCN TRAP\n");
  1354. switch (entry->src_id) {
  1355. case 124:
  1356. amdgpu_fence_process(&adev->vcn.ring_dec);
  1357. break;
  1358. case 119:
  1359. amdgpu_fence_process(&adev->vcn.ring_enc[0]);
  1360. break;
  1361. case 120:
  1362. amdgpu_fence_process(&adev->vcn.ring_enc[1]);
  1363. break;
  1364. case 126:
  1365. amdgpu_fence_process(&adev->vcn.ring_jpeg);
  1366. break;
  1367. default:
  1368. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1369. entry->src_id, entry->src_data[0]);
  1370. break;
  1371. }
  1372. return 0;
  1373. }
  1374. static void vcn_v1_0_dec_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  1375. {
  1376. struct amdgpu_device *adev = ring->adev;
  1377. int i;
  1378. WARN_ON(ring->wptr % 2 || count % 2);
  1379. for (i = 0; i < count / 2; i++) {
  1380. amdgpu_ring_write(ring, PACKET0(SOC15_REG_OFFSET(UVD, 0, mmUVD_NO_OP), 0));
  1381. amdgpu_ring_write(ring, 0);
  1382. }
  1383. }
  1384. static int vcn_v1_0_set_powergating_state(void *handle,
  1385. enum amd_powergating_state state)
  1386. {
  1387. /* This doesn't actually powergate the VCN block.
  1388. * That's done in the dpm code via the SMC. This
  1389. * just re-inits the block as necessary. The actual
  1390. * gating still happens in the dpm code. We should
  1391. * revisit this when there is a cleaner line between
  1392. * the smc and the hw blocks
  1393. */
  1394. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1395. if (state == AMD_PG_STATE_GATE)
  1396. return vcn_v1_0_stop(adev);
  1397. else
  1398. return vcn_v1_0_start(adev);
  1399. }
  1400. static const struct amd_ip_funcs vcn_v1_0_ip_funcs = {
  1401. .name = "vcn_v1_0",
  1402. .early_init = vcn_v1_0_early_init,
  1403. .late_init = NULL,
  1404. .sw_init = vcn_v1_0_sw_init,
  1405. .sw_fini = vcn_v1_0_sw_fini,
  1406. .hw_init = vcn_v1_0_hw_init,
  1407. .hw_fini = vcn_v1_0_hw_fini,
  1408. .suspend = vcn_v1_0_suspend,
  1409. .resume = vcn_v1_0_resume,
  1410. .is_idle = vcn_v1_0_is_idle,
  1411. .wait_for_idle = vcn_v1_0_wait_for_idle,
  1412. .check_soft_reset = NULL /* vcn_v1_0_check_soft_reset */,
  1413. .pre_soft_reset = NULL /* vcn_v1_0_pre_soft_reset */,
  1414. .soft_reset = NULL /* vcn_v1_0_soft_reset */,
  1415. .post_soft_reset = NULL /* vcn_v1_0_post_soft_reset */,
  1416. .set_clockgating_state = vcn_v1_0_set_clockgating_state,
  1417. .set_powergating_state = vcn_v1_0_set_powergating_state,
  1418. };
  1419. static const struct amdgpu_ring_funcs vcn_v1_0_dec_ring_vm_funcs = {
  1420. .type = AMDGPU_RING_TYPE_VCN_DEC,
  1421. .align_mask = 0xf,
  1422. .support_64bit_ptrs = false,
  1423. .vmhub = AMDGPU_MMHUB,
  1424. .get_rptr = vcn_v1_0_dec_ring_get_rptr,
  1425. .get_wptr = vcn_v1_0_dec_ring_get_wptr,
  1426. .set_wptr = vcn_v1_0_dec_ring_set_wptr,
  1427. .emit_frame_size =
  1428. 6 + 6 + /* hdp invalidate / flush */
  1429. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1430. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1431. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1432. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1433. 6,
  1434. .emit_ib_size = 8, /* vcn_v1_0_dec_ring_emit_ib */
  1435. .emit_ib = vcn_v1_0_dec_ring_emit_ib,
  1436. .emit_fence = vcn_v1_0_dec_ring_emit_fence,
  1437. .emit_vm_flush = vcn_v1_0_dec_ring_emit_vm_flush,
  1438. .test_ring = amdgpu_vcn_dec_ring_test_ring,
  1439. .test_ib = amdgpu_vcn_dec_ring_test_ib,
  1440. .insert_nop = vcn_v1_0_dec_ring_insert_nop,
  1441. .insert_start = vcn_v1_0_dec_ring_insert_start,
  1442. .insert_end = vcn_v1_0_dec_ring_insert_end,
  1443. .pad_ib = amdgpu_ring_generic_pad_ib,
  1444. .begin_use = amdgpu_vcn_ring_begin_use,
  1445. .end_use = amdgpu_vcn_ring_end_use,
  1446. .emit_wreg = vcn_v1_0_dec_ring_emit_wreg,
  1447. .emit_reg_wait = vcn_v1_0_dec_ring_emit_reg_wait,
  1448. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1449. };
  1450. static const struct amdgpu_ring_funcs vcn_v1_0_enc_ring_vm_funcs = {
  1451. .type = AMDGPU_RING_TYPE_VCN_ENC,
  1452. .align_mask = 0x3f,
  1453. .nop = VCN_ENC_CMD_NO_OP,
  1454. .support_64bit_ptrs = false,
  1455. .vmhub = AMDGPU_MMHUB,
  1456. .get_rptr = vcn_v1_0_enc_ring_get_rptr,
  1457. .get_wptr = vcn_v1_0_enc_ring_get_wptr,
  1458. .set_wptr = vcn_v1_0_enc_ring_set_wptr,
  1459. .emit_frame_size =
  1460. SOC15_FLUSH_GPU_TLB_NUM_WREG * 3 +
  1461. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 4 +
  1462. 4 + /* vcn_v1_0_enc_ring_emit_vm_flush */
  1463. 5 + 5 + /* vcn_v1_0_enc_ring_emit_fence x2 vm fence */
  1464. 1, /* vcn_v1_0_enc_ring_insert_end */
  1465. .emit_ib_size = 5, /* vcn_v1_0_enc_ring_emit_ib */
  1466. .emit_ib = vcn_v1_0_enc_ring_emit_ib,
  1467. .emit_fence = vcn_v1_0_enc_ring_emit_fence,
  1468. .emit_vm_flush = vcn_v1_0_enc_ring_emit_vm_flush,
  1469. .test_ring = amdgpu_vcn_enc_ring_test_ring,
  1470. .test_ib = amdgpu_vcn_enc_ring_test_ib,
  1471. .insert_nop = amdgpu_ring_insert_nop,
  1472. .insert_end = vcn_v1_0_enc_ring_insert_end,
  1473. .pad_ib = amdgpu_ring_generic_pad_ib,
  1474. .begin_use = amdgpu_vcn_ring_begin_use,
  1475. .end_use = amdgpu_vcn_ring_end_use,
  1476. .emit_wreg = vcn_v1_0_enc_ring_emit_wreg,
  1477. .emit_reg_wait = vcn_v1_0_enc_ring_emit_reg_wait,
  1478. .emit_reg_write_reg_wait = amdgpu_ring_emit_reg_write_reg_wait_helper,
  1479. };
  1480. static const struct amdgpu_ring_funcs vcn_v1_0_jpeg_ring_vm_funcs = {
  1481. .type = AMDGPU_RING_TYPE_VCN_JPEG,
  1482. .align_mask = 0xf,
  1483. .nop = PACKET0(0x81ff, 0),
  1484. .support_64bit_ptrs = false,
  1485. .vmhub = AMDGPU_MMHUB,
  1486. .extra_dw = 64,
  1487. .get_rptr = vcn_v1_0_jpeg_ring_get_rptr,
  1488. .get_wptr = vcn_v1_0_jpeg_ring_get_wptr,
  1489. .set_wptr = vcn_v1_0_jpeg_ring_set_wptr,
  1490. .emit_frame_size =
  1491. 6 + 6 + /* hdp invalidate / flush */
  1492. SOC15_FLUSH_GPU_TLB_NUM_WREG * 6 +
  1493. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 8 +
  1494. 8 + /* vcn_v1_0_dec_ring_emit_vm_flush */
  1495. 14 + 14 + /* vcn_v1_0_dec_ring_emit_fence x2 vm fence */
  1496. 6,
  1497. .emit_ib_size = 22, /* vcn_v1_0_dec_ring_emit_ib */
  1498. .emit_ib = vcn_v1_0_jpeg_ring_emit_ib,
  1499. .emit_fence = vcn_v1_0_jpeg_ring_emit_fence,
  1500. .emit_vm_flush = vcn_v1_0_jpeg_ring_emit_vm_flush,
  1501. .test_ring = amdgpu_vcn_jpeg_ring_test_ring,
  1502. .test_ib = amdgpu_vcn_jpeg_ring_test_ib,
  1503. .insert_nop = vcn_v1_0_jpeg_ring_nop,
  1504. .insert_start = vcn_v1_0_jpeg_ring_insert_start,
  1505. .insert_end = vcn_v1_0_jpeg_ring_insert_end,
  1506. .pad_ib = amdgpu_ring_generic_pad_ib,
  1507. .begin_use = amdgpu_vcn_ring_begin_use,
  1508. .end_use = amdgpu_vcn_ring_end_use,
  1509. .emit_wreg = vcn_v1_0_jpeg_ring_emit_wreg,
  1510. .emit_reg_wait = vcn_v1_0_jpeg_ring_emit_reg_wait,
  1511. };
  1512. static void vcn_v1_0_set_dec_ring_funcs(struct amdgpu_device *adev)
  1513. {
  1514. adev->vcn.ring_dec.funcs = &vcn_v1_0_dec_ring_vm_funcs;
  1515. DRM_INFO("VCN decode is enabled in VM mode\n");
  1516. }
  1517. static void vcn_v1_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1518. {
  1519. int i;
  1520. for (i = 0; i < adev->vcn.num_enc_rings; ++i)
  1521. adev->vcn.ring_enc[i].funcs = &vcn_v1_0_enc_ring_vm_funcs;
  1522. DRM_INFO("VCN encode is enabled in VM mode\n");
  1523. }
  1524. static void vcn_v1_0_set_jpeg_ring_funcs(struct amdgpu_device *adev)
  1525. {
  1526. adev->vcn.ring_jpeg.funcs = &vcn_v1_0_jpeg_ring_vm_funcs;
  1527. DRM_INFO("VCN jpeg decode is enabled in VM mode\n");
  1528. }
  1529. static const struct amdgpu_irq_src_funcs vcn_v1_0_irq_funcs = {
  1530. .set = vcn_v1_0_set_interrupt_state,
  1531. .process = vcn_v1_0_process_interrupt,
  1532. };
  1533. static void vcn_v1_0_set_irq_funcs(struct amdgpu_device *adev)
  1534. {
  1535. adev->vcn.irq.num_types = adev->vcn.num_enc_rings + 1;
  1536. adev->vcn.irq.funcs = &vcn_v1_0_irq_funcs;
  1537. }
  1538. const struct amdgpu_ip_block_version vcn_v1_0_ip_block =
  1539. {
  1540. .type = AMD_IP_BLOCK_TYPE_VCN,
  1541. .major = 1,
  1542. .minor = 0,
  1543. .rev = 0,
  1544. .funcs = &vcn_v1_0_ip_funcs,
  1545. };