uvd_v6_0.c 44 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Christian König <christian.koenig@amd.com>
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_uvd.h"
  28. #include "vid.h"
  29. #include "uvd/uvd_6_0_d.h"
  30. #include "uvd/uvd_6_0_sh_mask.h"
  31. #include "oss/oss_2_0_d.h"
  32. #include "oss/oss_2_0_sh_mask.h"
  33. #include "smu/smu_7_1_3_d.h"
  34. #include "smu/smu_7_1_3_sh_mask.h"
  35. #include "bif/bif_5_1_d.h"
  36. #include "gmc/gmc_8_1_d.h"
  37. #include "vi.h"
  38. #include "ivsrcid/ivsrcid_vislands30.h"
  39. /* Polaris10/11/12 firmware version */
  40. #define FW_1_130_16 ((1 << 24) | (130 << 16) | (16 << 8))
  41. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev);
  42. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev);
  43. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static int uvd_v6_0_start(struct amdgpu_device *adev);
  45. static void uvd_v6_0_stop(struct amdgpu_device *adev);
  46. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev);
  47. static int uvd_v6_0_set_clockgating_state(void *handle,
  48. enum amd_clockgating_state state);
  49. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  50. bool enable);
  51. /**
  52. * uvd_v6_0_enc_support - get encode support status
  53. *
  54. * @adev: amdgpu_device pointer
  55. *
  56. * Returns the current hardware encode support status
  57. */
  58. static inline bool uvd_v6_0_enc_support(struct amdgpu_device *adev)
  59. {
  60. return ((adev->asic_type >= CHIP_POLARIS10) &&
  61. (adev->asic_type <= CHIP_VEGAM) &&
  62. (!adev->uvd.fw_version || adev->uvd.fw_version >= FW_1_130_16));
  63. }
  64. /**
  65. * uvd_v6_0_ring_get_rptr - get read pointer
  66. *
  67. * @ring: amdgpu_ring pointer
  68. *
  69. * Returns the current hardware read pointer
  70. */
  71. static uint64_t uvd_v6_0_ring_get_rptr(struct amdgpu_ring *ring)
  72. {
  73. struct amdgpu_device *adev = ring->adev;
  74. return RREG32(mmUVD_RBC_RB_RPTR);
  75. }
  76. /**
  77. * uvd_v6_0_enc_ring_get_rptr - get enc read pointer
  78. *
  79. * @ring: amdgpu_ring pointer
  80. *
  81. * Returns the current hardware enc read pointer
  82. */
  83. static uint64_t uvd_v6_0_enc_ring_get_rptr(struct amdgpu_ring *ring)
  84. {
  85. struct amdgpu_device *adev = ring->adev;
  86. if (ring == &adev->uvd.inst->ring_enc[0])
  87. return RREG32(mmUVD_RB_RPTR);
  88. else
  89. return RREG32(mmUVD_RB_RPTR2);
  90. }
  91. /**
  92. * uvd_v6_0_ring_get_wptr - get write pointer
  93. *
  94. * @ring: amdgpu_ring pointer
  95. *
  96. * Returns the current hardware write pointer
  97. */
  98. static uint64_t uvd_v6_0_ring_get_wptr(struct amdgpu_ring *ring)
  99. {
  100. struct amdgpu_device *adev = ring->adev;
  101. return RREG32(mmUVD_RBC_RB_WPTR);
  102. }
  103. /**
  104. * uvd_v6_0_enc_ring_get_wptr - get enc write pointer
  105. *
  106. * @ring: amdgpu_ring pointer
  107. *
  108. * Returns the current hardware enc write pointer
  109. */
  110. static uint64_t uvd_v6_0_enc_ring_get_wptr(struct amdgpu_ring *ring)
  111. {
  112. struct amdgpu_device *adev = ring->adev;
  113. if (ring == &adev->uvd.inst->ring_enc[0])
  114. return RREG32(mmUVD_RB_WPTR);
  115. else
  116. return RREG32(mmUVD_RB_WPTR2);
  117. }
  118. /**
  119. * uvd_v6_0_ring_set_wptr - set write pointer
  120. *
  121. * @ring: amdgpu_ring pointer
  122. *
  123. * Commits the write pointer to the hardware
  124. */
  125. static void uvd_v6_0_ring_set_wptr(struct amdgpu_ring *ring)
  126. {
  127. struct amdgpu_device *adev = ring->adev;
  128. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  129. }
  130. /**
  131. * uvd_v6_0_enc_ring_set_wptr - set enc write pointer
  132. *
  133. * @ring: amdgpu_ring pointer
  134. *
  135. * Commits the enc write pointer to the hardware
  136. */
  137. static void uvd_v6_0_enc_ring_set_wptr(struct amdgpu_ring *ring)
  138. {
  139. struct amdgpu_device *adev = ring->adev;
  140. if (ring == &adev->uvd.inst->ring_enc[0])
  141. WREG32(mmUVD_RB_WPTR,
  142. lower_32_bits(ring->wptr));
  143. else
  144. WREG32(mmUVD_RB_WPTR2,
  145. lower_32_bits(ring->wptr));
  146. }
  147. /**
  148. * uvd_v6_0_enc_ring_test_ring - test if UVD ENC ring is working
  149. *
  150. * @ring: the engine to test on
  151. *
  152. */
  153. static int uvd_v6_0_enc_ring_test_ring(struct amdgpu_ring *ring)
  154. {
  155. struct amdgpu_device *adev = ring->adev;
  156. uint32_t rptr;
  157. unsigned i;
  158. int r;
  159. r = amdgpu_ring_alloc(ring, 16);
  160. if (r) {
  161. DRM_ERROR("amdgpu: uvd enc failed to lock ring %d (%d).\n",
  162. ring->idx, r);
  163. return r;
  164. }
  165. rptr = amdgpu_ring_get_rptr(ring);
  166. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  167. amdgpu_ring_commit(ring);
  168. for (i = 0; i < adev->usec_timeout; i++) {
  169. if (amdgpu_ring_get_rptr(ring) != rptr)
  170. break;
  171. DRM_UDELAY(1);
  172. }
  173. if (i < adev->usec_timeout) {
  174. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  175. ring->idx, i);
  176. } else {
  177. DRM_ERROR("amdgpu: ring %d test failed\n",
  178. ring->idx);
  179. r = -ETIMEDOUT;
  180. }
  181. return r;
  182. }
  183. /**
  184. * uvd_v6_0_enc_get_create_msg - generate a UVD ENC create msg
  185. *
  186. * @adev: amdgpu_device pointer
  187. * @ring: ring we should submit the msg to
  188. * @handle: session handle to use
  189. * @fence: optional fence to return
  190. *
  191. * Open up a stream for HW test
  192. */
  193. static int uvd_v6_0_enc_get_create_msg(struct amdgpu_ring *ring, uint32_t handle,
  194. struct dma_fence **fence)
  195. {
  196. const unsigned ib_size_dw = 16;
  197. struct amdgpu_job *job;
  198. struct amdgpu_ib *ib;
  199. struct dma_fence *f = NULL;
  200. uint64_t dummy;
  201. int i, r;
  202. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  203. if (r)
  204. return r;
  205. ib = &job->ibs[0];
  206. dummy = ib->gpu_addr + 1024;
  207. ib->length_dw = 0;
  208. ib->ptr[ib->length_dw++] = 0x00000018;
  209. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  210. ib->ptr[ib->length_dw++] = handle;
  211. ib->ptr[ib->length_dw++] = 0x00010000;
  212. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  213. ib->ptr[ib->length_dw++] = dummy;
  214. ib->ptr[ib->length_dw++] = 0x00000014;
  215. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  216. ib->ptr[ib->length_dw++] = 0x0000001c;
  217. ib->ptr[ib->length_dw++] = 0x00000001;
  218. ib->ptr[ib->length_dw++] = 0x00000000;
  219. ib->ptr[ib->length_dw++] = 0x00000008;
  220. ib->ptr[ib->length_dw++] = 0x08000001; /* op initialize */
  221. for (i = ib->length_dw; i < ib_size_dw; ++i)
  222. ib->ptr[i] = 0x0;
  223. r = amdgpu_job_submit_direct(job, ring, &f);
  224. if (r)
  225. goto err;
  226. if (fence)
  227. *fence = dma_fence_get(f);
  228. dma_fence_put(f);
  229. return 0;
  230. err:
  231. amdgpu_job_free(job);
  232. return r;
  233. }
  234. /**
  235. * uvd_v6_0_enc_get_destroy_msg - generate a UVD ENC destroy msg
  236. *
  237. * @adev: amdgpu_device pointer
  238. * @ring: ring we should submit the msg to
  239. * @handle: session handle to use
  240. * @fence: optional fence to return
  241. *
  242. * Close up a stream for HW test or if userspace failed to do so
  243. */
  244. static int uvd_v6_0_enc_get_destroy_msg(struct amdgpu_ring *ring,
  245. uint32_t handle,
  246. bool direct, struct dma_fence **fence)
  247. {
  248. const unsigned ib_size_dw = 16;
  249. struct amdgpu_job *job;
  250. struct amdgpu_ib *ib;
  251. struct dma_fence *f = NULL;
  252. uint64_t dummy;
  253. int i, r;
  254. r = amdgpu_job_alloc_with_ib(ring->adev, ib_size_dw * 4, &job);
  255. if (r)
  256. return r;
  257. ib = &job->ibs[0];
  258. dummy = ib->gpu_addr + 1024;
  259. ib->length_dw = 0;
  260. ib->ptr[ib->length_dw++] = 0x00000018;
  261. ib->ptr[ib->length_dw++] = 0x00000001; /* session info */
  262. ib->ptr[ib->length_dw++] = handle;
  263. ib->ptr[ib->length_dw++] = 0x00010000;
  264. ib->ptr[ib->length_dw++] = upper_32_bits(dummy);
  265. ib->ptr[ib->length_dw++] = dummy;
  266. ib->ptr[ib->length_dw++] = 0x00000014;
  267. ib->ptr[ib->length_dw++] = 0x00000002; /* task info */
  268. ib->ptr[ib->length_dw++] = 0x0000001c;
  269. ib->ptr[ib->length_dw++] = 0x00000001;
  270. ib->ptr[ib->length_dw++] = 0x00000000;
  271. ib->ptr[ib->length_dw++] = 0x00000008;
  272. ib->ptr[ib->length_dw++] = 0x08000002; /* op close session */
  273. for (i = ib->length_dw; i < ib_size_dw; ++i)
  274. ib->ptr[i] = 0x0;
  275. if (direct)
  276. r = amdgpu_job_submit_direct(job, ring, &f);
  277. else
  278. r = amdgpu_job_submit(job, &ring->adev->vce.entity,
  279. AMDGPU_FENCE_OWNER_UNDEFINED, &f);
  280. if (r)
  281. goto err;
  282. if (fence)
  283. *fence = dma_fence_get(f);
  284. dma_fence_put(f);
  285. return 0;
  286. err:
  287. amdgpu_job_free(job);
  288. return r;
  289. }
  290. /**
  291. * uvd_v6_0_enc_ring_test_ib - test if UVD ENC IBs are working
  292. *
  293. * @ring: the engine to test on
  294. *
  295. */
  296. static int uvd_v6_0_enc_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  297. {
  298. struct dma_fence *fence = NULL;
  299. long r;
  300. r = uvd_v6_0_enc_get_create_msg(ring, 1, NULL);
  301. if (r) {
  302. DRM_ERROR("amdgpu: failed to get create msg (%ld).\n", r);
  303. goto error;
  304. }
  305. r = uvd_v6_0_enc_get_destroy_msg(ring, 1, true, &fence);
  306. if (r) {
  307. DRM_ERROR("amdgpu: failed to get destroy ib (%ld).\n", r);
  308. goto error;
  309. }
  310. r = dma_fence_wait_timeout(fence, false, timeout);
  311. if (r == 0) {
  312. DRM_ERROR("amdgpu: IB test timed out.\n");
  313. r = -ETIMEDOUT;
  314. } else if (r < 0) {
  315. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  316. } else {
  317. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  318. r = 0;
  319. }
  320. error:
  321. dma_fence_put(fence);
  322. return r;
  323. }
  324. static int uvd_v6_0_early_init(void *handle)
  325. {
  326. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  327. adev->uvd.num_uvd_inst = 1;
  328. if (!(adev->flags & AMD_IS_APU) &&
  329. (RREG32_SMC(ixCC_HARVEST_FUSES) & CC_HARVEST_FUSES__UVD_DISABLE_MASK))
  330. return -ENOENT;
  331. uvd_v6_0_set_ring_funcs(adev);
  332. if (uvd_v6_0_enc_support(adev)) {
  333. adev->uvd.num_enc_rings = 2;
  334. uvd_v6_0_set_enc_ring_funcs(adev);
  335. }
  336. uvd_v6_0_set_irq_funcs(adev);
  337. return 0;
  338. }
  339. static int uvd_v6_0_sw_init(void *handle)
  340. {
  341. struct amdgpu_ring *ring;
  342. int i, r;
  343. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  344. /* UVD TRAP */
  345. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_UVD_SYSTEM_MESSAGE, &adev->uvd.inst->irq);
  346. if (r)
  347. return r;
  348. /* UVD ENC TRAP */
  349. if (uvd_v6_0_enc_support(adev)) {
  350. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  351. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + VISLANDS30_IV_SRCID_UVD_ENC_GEN_PURP, &adev->uvd.inst->irq);
  352. if (r)
  353. return r;
  354. }
  355. }
  356. r = amdgpu_uvd_sw_init(adev);
  357. if (r)
  358. return r;
  359. if (!uvd_v6_0_enc_support(adev)) {
  360. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  361. adev->uvd.inst->ring_enc[i].funcs = NULL;
  362. adev->uvd.inst->irq.num_types = 1;
  363. adev->uvd.num_enc_rings = 0;
  364. DRM_INFO("UVD ENC is disabled\n");
  365. }
  366. ring = &adev->uvd.inst->ring;
  367. sprintf(ring->name, "uvd");
  368. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  369. if (r)
  370. return r;
  371. r = amdgpu_uvd_resume(adev);
  372. if (r)
  373. return r;
  374. if (uvd_v6_0_enc_support(adev)) {
  375. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  376. ring = &adev->uvd.inst->ring_enc[i];
  377. sprintf(ring->name, "uvd_enc%d", i);
  378. r = amdgpu_ring_init(adev, ring, 512, &adev->uvd.inst->irq, 0);
  379. if (r)
  380. return r;
  381. }
  382. }
  383. r = amdgpu_uvd_entity_init(adev);
  384. return r;
  385. }
  386. static int uvd_v6_0_sw_fini(void *handle)
  387. {
  388. int i, r;
  389. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  390. r = amdgpu_uvd_suspend(adev);
  391. if (r)
  392. return r;
  393. if (uvd_v6_0_enc_support(adev)) {
  394. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  395. amdgpu_ring_fini(&adev->uvd.inst->ring_enc[i]);
  396. }
  397. return amdgpu_uvd_sw_fini(adev);
  398. }
  399. /**
  400. * uvd_v6_0_hw_init - start and test UVD block
  401. *
  402. * @adev: amdgpu_device pointer
  403. *
  404. * Initialize the hardware, boot up the VCPU and do some testing
  405. */
  406. static int uvd_v6_0_hw_init(void *handle)
  407. {
  408. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  409. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  410. uint32_t tmp;
  411. int i, r;
  412. amdgpu_asic_set_uvd_clocks(adev, 10000, 10000);
  413. uvd_v6_0_set_clockgating_state(adev, AMD_CG_STATE_UNGATE);
  414. uvd_v6_0_enable_mgcg(adev, true);
  415. ring->ready = true;
  416. r = amdgpu_ring_test_ring(ring);
  417. if (r) {
  418. ring->ready = false;
  419. goto done;
  420. }
  421. r = amdgpu_ring_alloc(ring, 10);
  422. if (r) {
  423. DRM_ERROR("amdgpu: ring failed to lock UVD ring (%d).\n", r);
  424. goto done;
  425. }
  426. tmp = PACKET0(mmUVD_SEMA_WAIT_FAULT_TIMEOUT_CNTL, 0);
  427. amdgpu_ring_write(ring, tmp);
  428. amdgpu_ring_write(ring, 0xFFFFF);
  429. tmp = PACKET0(mmUVD_SEMA_WAIT_INCOMPLETE_TIMEOUT_CNTL, 0);
  430. amdgpu_ring_write(ring, tmp);
  431. amdgpu_ring_write(ring, 0xFFFFF);
  432. tmp = PACKET0(mmUVD_SEMA_SIGNAL_INCOMPLETE_TIMEOUT_CNTL, 0);
  433. amdgpu_ring_write(ring, tmp);
  434. amdgpu_ring_write(ring, 0xFFFFF);
  435. /* Clear timeout status bits */
  436. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_TIMEOUT_STATUS, 0));
  437. amdgpu_ring_write(ring, 0x8);
  438. amdgpu_ring_write(ring, PACKET0(mmUVD_SEMA_CNTL, 0));
  439. amdgpu_ring_write(ring, 3);
  440. amdgpu_ring_commit(ring);
  441. if (uvd_v6_0_enc_support(adev)) {
  442. for (i = 0; i < adev->uvd.num_enc_rings; ++i) {
  443. ring = &adev->uvd.inst->ring_enc[i];
  444. ring->ready = true;
  445. r = amdgpu_ring_test_ring(ring);
  446. if (r) {
  447. ring->ready = false;
  448. goto done;
  449. }
  450. }
  451. }
  452. done:
  453. if (!r) {
  454. if (uvd_v6_0_enc_support(adev))
  455. DRM_INFO("UVD and UVD ENC initialized successfully.\n");
  456. else
  457. DRM_INFO("UVD initialized successfully.\n");
  458. }
  459. return r;
  460. }
  461. /**
  462. * uvd_v6_0_hw_fini - stop the hardware block
  463. *
  464. * @adev: amdgpu_device pointer
  465. *
  466. * Stop the UVD block, mark ring as not ready any more
  467. */
  468. static int uvd_v6_0_hw_fini(void *handle)
  469. {
  470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  471. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  472. if (RREG32(mmUVD_STATUS) != 0)
  473. uvd_v6_0_stop(adev);
  474. ring->ready = false;
  475. return 0;
  476. }
  477. static int uvd_v6_0_suspend(void *handle)
  478. {
  479. int r;
  480. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  481. r = uvd_v6_0_hw_fini(adev);
  482. if (r)
  483. return r;
  484. return amdgpu_uvd_suspend(adev);
  485. }
  486. static int uvd_v6_0_resume(void *handle)
  487. {
  488. int r;
  489. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  490. r = amdgpu_uvd_resume(adev);
  491. if (r)
  492. return r;
  493. return uvd_v6_0_hw_init(adev);
  494. }
  495. /**
  496. * uvd_v6_0_mc_resume - memory controller programming
  497. *
  498. * @adev: amdgpu_device pointer
  499. *
  500. * Let the UVD memory controller know it's offsets
  501. */
  502. static void uvd_v6_0_mc_resume(struct amdgpu_device *adev)
  503. {
  504. uint64_t offset;
  505. uint32_t size;
  506. /* programm memory controller bits 0-27 */
  507. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_LOW,
  508. lower_32_bits(adev->uvd.inst->gpu_addr));
  509. WREG32(mmUVD_LMI_VCPU_CACHE_64BIT_BAR_HIGH,
  510. upper_32_bits(adev->uvd.inst->gpu_addr));
  511. offset = AMDGPU_UVD_FIRMWARE_OFFSET;
  512. size = AMDGPU_UVD_FIRMWARE_SIZE(adev);
  513. WREG32(mmUVD_VCPU_CACHE_OFFSET0, offset >> 3);
  514. WREG32(mmUVD_VCPU_CACHE_SIZE0, size);
  515. offset += size;
  516. size = AMDGPU_UVD_HEAP_SIZE;
  517. WREG32(mmUVD_VCPU_CACHE_OFFSET1, offset >> 3);
  518. WREG32(mmUVD_VCPU_CACHE_SIZE1, size);
  519. offset += size;
  520. size = AMDGPU_UVD_STACK_SIZE +
  521. (AMDGPU_UVD_SESSION_SIZE * adev->uvd.max_handles);
  522. WREG32(mmUVD_VCPU_CACHE_OFFSET2, offset >> 3);
  523. WREG32(mmUVD_VCPU_CACHE_SIZE2, size);
  524. WREG32(mmUVD_UDEC_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  525. WREG32(mmUVD_UDEC_DB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  526. WREG32(mmUVD_UDEC_DBW_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  527. WREG32(mmUVD_GP_SCRATCH4, adev->uvd.max_handles);
  528. }
  529. #if 0
  530. static void cz_set_uvd_clock_gating_branches(struct amdgpu_device *adev,
  531. bool enable)
  532. {
  533. u32 data, data1;
  534. data = RREG32(mmUVD_CGC_GATE);
  535. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  536. if (enable) {
  537. data |= UVD_CGC_GATE__SYS_MASK |
  538. UVD_CGC_GATE__UDEC_MASK |
  539. UVD_CGC_GATE__MPEG2_MASK |
  540. UVD_CGC_GATE__RBC_MASK |
  541. UVD_CGC_GATE__LMI_MC_MASK |
  542. UVD_CGC_GATE__IDCT_MASK |
  543. UVD_CGC_GATE__MPRD_MASK |
  544. UVD_CGC_GATE__MPC_MASK |
  545. UVD_CGC_GATE__LBSI_MASK |
  546. UVD_CGC_GATE__LRBBM_MASK |
  547. UVD_CGC_GATE__UDEC_RE_MASK |
  548. UVD_CGC_GATE__UDEC_CM_MASK |
  549. UVD_CGC_GATE__UDEC_IT_MASK |
  550. UVD_CGC_GATE__UDEC_DB_MASK |
  551. UVD_CGC_GATE__UDEC_MP_MASK |
  552. UVD_CGC_GATE__WCB_MASK |
  553. UVD_CGC_GATE__VCPU_MASK |
  554. UVD_CGC_GATE__SCPU_MASK;
  555. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  556. UVD_SUVD_CGC_GATE__SIT_MASK |
  557. UVD_SUVD_CGC_GATE__SMP_MASK |
  558. UVD_SUVD_CGC_GATE__SCM_MASK |
  559. UVD_SUVD_CGC_GATE__SDB_MASK |
  560. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  561. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  562. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  563. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  564. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  565. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  566. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  567. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  568. } else {
  569. data &= ~(UVD_CGC_GATE__SYS_MASK |
  570. UVD_CGC_GATE__UDEC_MASK |
  571. UVD_CGC_GATE__MPEG2_MASK |
  572. UVD_CGC_GATE__RBC_MASK |
  573. UVD_CGC_GATE__LMI_MC_MASK |
  574. UVD_CGC_GATE__LMI_UMC_MASK |
  575. UVD_CGC_GATE__IDCT_MASK |
  576. UVD_CGC_GATE__MPRD_MASK |
  577. UVD_CGC_GATE__MPC_MASK |
  578. UVD_CGC_GATE__LBSI_MASK |
  579. UVD_CGC_GATE__LRBBM_MASK |
  580. UVD_CGC_GATE__UDEC_RE_MASK |
  581. UVD_CGC_GATE__UDEC_CM_MASK |
  582. UVD_CGC_GATE__UDEC_IT_MASK |
  583. UVD_CGC_GATE__UDEC_DB_MASK |
  584. UVD_CGC_GATE__UDEC_MP_MASK |
  585. UVD_CGC_GATE__WCB_MASK |
  586. UVD_CGC_GATE__VCPU_MASK |
  587. UVD_CGC_GATE__SCPU_MASK);
  588. data1 &= ~(UVD_SUVD_CGC_GATE__SRE_MASK |
  589. UVD_SUVD_CGC_GATE__SIT_MASK |
  590. UVD_SUVD_CGC_GATE__SMP_MASK |
  591. UVD_SUVD_CGC_GATE__SCM_MASK |
  592. UVD_SUVD_CGC_GATE__SDB_MASK |
  593. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  594. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  595. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  596. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  597. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  598. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  599. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  600. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK);
  601. }
  602. WREG32(mmUVD_CGC_GATE, data);
  603. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  604. }
  605. #endif
  606. /**
  607. * uvd_v6_0_start - start UVD block
  608. *
  609. * @adev: amdgpu_device pointer
  610. *
  611. * Setup and start the UVD block
  612. */
  613. static int uvd_v6_0_start(struct amdgpu_device *adev)
  614. {
  615. struct amdgpu_ring *ring = &adev->uvd.inst->ring;
  616. uint32_t rb_bufsz, tmp;
  617. uint32_t lmi_swap_cntl;
  618. uint32_t mp_swap_cntl;
  619. int i, j, r;
  620. /* disable DPG */
  621. WREG32_P(mmUVD_POWER_STATUS, 0, ~UVD_POWER_STATUS__UVD_PG_MODE_MASK);
  622. /* disable byte swapping */
  623. lmi_swap_cntl = 0;
  624. mp_swap_cntl = 0;
  625. uvd_v6_0_mc_resume(adev);
  626. /* disable interupt */
  627. WREG32_FIELD(UVD_MASTINT_EN, VCPU_EN, 0);
  628. /* stall UMC and register bus before resetting VCPU */
  629. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 1);
  630. mdelay(1);
  631. /* put LMI, VCPU, RBC etc... into reset */
  632. WREG32(mmUVD_SOFT_RESET,
  633. UVD_SOFT_RESET__LMI_SOFT_RESET_MASK |
  634. UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK |
  635. UVD_SOFT_RESET__LBSI_SOFT_RESET_MASK |
  636. UVD_SOFT_RESET__RBC_SOFT_RESET_MASK |
  637. UVD_SOFT_RESET__CSM_SOFT_RESET_MASK |
  638. UVD_SOFT_RESET__CXW_SOFT_RESET_MASK |
  639. UVD_SOFT_RESET__TAP_SOFT_RESET_MASK |
  640. UVD_SOFT_RESET__LMI_UMC_SOFT_RESET_MASK);
  641. mdelay(5);
  642. /* take UVD block out of reset */
  643. WREG32_FIELD(SRBM_SOFT_RESET, SOFT_RESET_UVD, 0);
  644. mdelay(5);
  645. /* initialize UVD memory controller */
  646. WREG32(mmUVD_LMI_CTRL,
  647. (0x40 << UVD_LMI_CTRL__WRITE_CLEAN_TIMER__SHIFT) |
  648. UVD_LMI_CTRL__WRITE_CLEAN_TIMER_EN_MASK |
  649. UVD_LMI_CTRL__DATA_COHERENCY_EN_MASK |
  650. UVD_LMI_CTRL__VCPU_DATA_COHERENCY_EN_MASK |
  651. UVD_LMI_CTRL__REQ_MODE_MASK |
  652. UVD_LMI_CTRL__DISABLE_ON_FWV_FAIL_MASK);
  653. #ifdef __BIG_ENDIAN
  654. /* swap (8 in 32) RB and IB */
  655. lmi_swap_cntl = 0xa;
  656. mp_swap_cntl = 0;
  657. #endif
  658. WREG32(mmUVD_LMI_SWAP_CNTL, lmi_swap_cntl);
  659. WREG32(mmUVD_MP_SWAP_CNTL, mp_swap_cntl);
  660. WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040);
  661. WREG32(mmUVD_MPC_SET_MUXA1, 0x0);
  662. WREG32(mmUVD_MPC_SET_MUXB0, 0x40c2040);
  663. WREG32(mmUVD_MPC_SET_MUXB1, 0x0);
  664. WREG32(mmUVD_MPC_SET_ALU, 0);
  665. WREG32(mmUVD_MPC_SET_MUX, 0x88);
  666. /* take all subblocks out of reset, except VCPU */
  667. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  668. mdelay(5);
  669. /* enable VCPU clock */
  670. WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK);
  671. /* enable UMC */
  672. WREG32_FIELD(UVD_LMI_CTRL2, STALL_ARB_UMC, 0);
  673. /* boot up the VCPU */
  674. WREG32(mmUVD_SOFT_RESET, 0);
  675. mdelay(10);
  676. for (i = 0; i < 10; ++i) {
  677. uint32_t status;
  678. for (j = 0; j < 100; ++j) {
  679. status = RREG32(mmUVD_STATUS);
  680. if (status & 2)
  681. break;
  682. mdelay(10);
  683. }
  684. r = 0;
  685. if (status & 2)
  686. break;
  687. DRM_ERROR("UVD not responding, trying to reset the VCPU!!!\n");
  688. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 1);
  689. mdelay(10);
  690. WREG32_FIELD(UVD_SOFT_RESET, VCPU_SOFT_RESET, 0);
  691. mdelay(10);
  692. r = -1;
  693. }
  694. if (r) {
  695. DRM_ERROR("UVD not responding, giving up!!!\n");
  696. return r;
  697. }
  698. /* enable master interrupt */
  699. WREG32_P(mmUVD_MASTINT_EN,
  700. (UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK),
  701. ~(UVD_MASTINT_EN__VCPU_EN_MASK|UVD_MASTINT_EN__SYS_EN_MASK));
  702. /* clear the bit 4 of UVD_STATUS */
  703. WREG32_P(mmUVD_STATUS, 0, ~(2 << UVD_STATUS__VCPU_REPORT__SHIFT));
  704. /* force RBC into idle state */
  705. rb_bufsz = order_base_2(ring->ring_size);
  706. tmp = REG_SET_FIELD(0, UVD_RBC_RB_CNTL, RB_BUFSZ, rb_bufsz);
  707. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_BLKSZ, 1);
  708. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_FETCH, 1);
  709. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_WPTR_POLL_EN, 0);
  710. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_NO_UPDATE, 1);
  711. tmp = REG_SET_FIELD(tmp, UVD_RBC_RB_CNTL, RB_RPTR_WR_EN, 1);
  712. WREG32(mmUVD_RBC_RB_CNTL, tmp);
  713. /* set the write pointer delay */
  714. WREG32(mmUVD_RBC_RB_WPTR_CNTL, 0);
  715. /* set the wb address */
  716. WREG32(mmUVD_RBC_RB_RPTR_ADDR, (upper_32_bits(ring->gpu_addr) >> 2));
  717. /* programm the RB_BASE for ring buffer */
  718. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_LOW,
  719. lower_32_bits(ring->gpu_addr));
  720. WREG32(mmUVD_LMI_RBC_RB_64BIT_BAR_HIGH,
  721. upper_32_bits(ring->gpu_addr));
  722. /* Initialize the ring buffer's read and write pointers */
  723. WREG32(mmUVD_RBC_RB_RPTR, 0);
  724. ring->wptr = RREG32(mmUVD_RBC_RB_RPTR);
  725. WREG32(mmUVD_RBC_RB_WPTR, lower_32_bits(ring->wptr));
  726. WREG32_FIELD(UVD_RBC_RB_CNTL, RB_NO_FETCH, 0);
  727. if (uvd_v6_0_enc_support(adev)) {
  728. ring = &adev->uvd.inst->ring_enc[0];
  729. WREG32(mmUVD_RB_RPTR, lower_32_bits(ring->wptr));
  730. WREG32(mmUVD_RB_WPTR, lower_32_bits(ring->wptr));
  731. WREG32(mmUVD_RB_BASE_LO, ring->gpu_addr);
  732. WREG32(mmUVD_RB_BASE_HI, upper_32_bits(ring->gpu_addr));
  733. WREG32(mmUVD_RB_SIZE, ring->ring_size / 4);
  734. ring = &adev->uvd.inst->ring_enc[1];
  735. WREG32(mmUVD_RB_RPTR2, lower_32_bits(ring->wptr));
  736. WREG32(mmUVD_RB_WPTR2, lower_32_bits(ring->wptr));
  737. WREG32(mmUVD_RB_BASE_LO2, ring->gpu_addr);
  738. WREG32(mmUVD_RB_BASE_HI2, upper_32_bits(ring->gpu_addr));
  739. WREG32(mmUVD_RB_SIZE2, ring->ring_size / 4);
  740. }
  741. return 0;
  742. }
  743. /**
  744. * uvd_v6_0_stop - stop UVD block
  745. *
  746. * @adev: amdgpu_device pointer
  747. *
  748. * stop the UVD block
  749. */
  750. static void uvd_v6_0_stop(struct amdgpu_device *adev)
  751. {
  752. /* force RBC into idle state */
  753. WREG32(mmUVD_RBC_RB_CNTL, 0x11010101);
  754. /* Stall UMC and register bus before resetting VCPU */
  755. WREG32_P(mmUVD_LMI_CTRL2, 1 << 8, ~(1 << 8));
  756. mdelay(1);
  757. /* put VCPU into reset */
  758. WREG32(mmUVD_SOFT_RESET, UVD_SOFT_RESET__VCPU_SOFT_RESET_MASK);
  759. mdelay(5);
  760. /* disable VCPU clock */
  761. WREG32(mmUVD_VCPU_CNTL, 0x0);
  762. /* Unstall UMC and register bus */
  763. WREG32_P(mmUVD_LMI_CTRL2, 0, ~(1 << 8));
  764. WREG32(mmUVD_STATUS, 0);
  765. }
  766. /**
  767. * uvd_v6_0_ring_emit_fence - emit an fence & trap command
  768. *
  769. * @ring: amdgpu_ring pointer
  770. * @fence: fence to emit
  771. *
  772. * Write a fence and a trap command to the ring.
  773. */
  774. static void uvd_v6_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr, u64 seq,
  775. unsigned flags)
  776. {
  777. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  778. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  779. amdgpu_ring_write(ring, seq);
  780. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  781. amdgpu_ring_write(ring, addr & 0xffffffff);
  782. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  783. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xff);
  784. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  785. amdgpu_ring_write(ring, 0);
  786. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  787. amdgpu_ring_write(ring, 0);
  788. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  789. amdgpu_ring_write(ring, 0);
  790. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  791. amdgpu_ring_write(ring, 2);
  792. }
  793. /**
  794. * uvd_v6_0_enc_ring_emit_fence - emit an enc fence & trap command
  795. *
  796. * @ring: amdgpu_ring pointer
  797. * @fence: fence to emit
  798. *
  799. * Write enc a fence and a trap command to the ring.
  800. */
  801. static void uvd_v6_0_enc_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  802. u64 seq, unsigned flags)
  803. {
  804. WARN_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  805. amdgpu_ring_write(ring, HEVC_ENC_CMD_FENCE);
  806. amdgpu_ring_write(ring, addr);
  807. amdgpu_ring_write(ring, upper_32_bits(addr));
  808. amdgpu_ring_write(ring, seq);
  809. amdgpu_ring_write(ring, HEVC_ENC_CMD_TRAP);
  810. }
  811. /**
  812. * uvd_v6_0_ring_emit_hdp_flush - skip HDP flushing
  813. *
  814. * @ring: amdgpu_ring pointer
  815. */
  816. static void uvd_v6_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  817. {
  818. /* The firmware doesn't seem to like touching registers at this point. */
  819. }
  820. /**
  821. * uvd_v6_0_ring_test_ring - register write test
  822. *
  823. * @ring: amdgpu_ring pointer
  824. *
  825. * Test if we can successfully write to the context register
  826. */
  827. static int uvd_v6_0_ring_test_ring(struct amdgpu_ring *ring)
  828. {
  829. struct amdgpu_device *adev = ring->adev;
  830. uint32_t tmp = 0;
  831. unsigned i;
  832. int r;
  833. WREG32(mmUVD_CONTEXT_ID, 0xCAFEDEAD);
  834. r = amdgpu_ring_alloc(ring, 3);
  835. if (r) {
  836. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  837. ring->idx, r);
  838. return r;
  839. }
  840. amdgpu_ring_write(ring, PACKET0(mmUVD_CONTEXT_ID, 0));
  841. amdgpu_ring_write(ring, 0xDEADBEEF);
  842. amdgpu_ring_commit(ring);
  843. for (i = 0; i < adev->usec_timeout; i++) {
  844. tmp = RREG32(mmUVD_CONTEXT_ID);
  845. if (tmp == 0xDEADBEEF)
  846. break;
  847. DRM_UDELAY(1);
  848. }
  849. if (i < adev->usec_timeout) {
  850. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  851. ring->idx, i);
  852. } else {
  853. DRM_ERROR("amdgpu: ring %d test failed (0x%08X)\n",
  854. ring->idx, tmp);
  855. r = -EINVAL;
  856. }
  857. return r;
  858. }
  859. /**
  860. * uvd_v6_0_ring_emit_ib - execute indirect buffer
  861. *
  862. * @ring: amdgpu_ring pointer
  863. * @ib: indirect buffer to execute
  864. *
  865. * Write ring commands to execute the indirect buffer
  866. */
  867. static void uvd_v6_0_ring_emit_ib(struct amdgpu_ring *ring,
  868. struct amdgpu_ib *ib,
  869. unsigned vmid, bool ctx_switch)
  870. {
  871. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_VMID, 0));
  872. amdgpu_ring_write(ring, vmid);
  873. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_LOW, 0));
  874. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  875. amdgpu_ring_write(ring, PACKET0(mmUVD_LMI_RBC_IB_64BIT_BAR_HIGH, 0));
  876. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  877. amdgpu_ring_write(ring, PACKET0(mmUVD_RBC_IB_SIZE, 0));
  878. amdgpu_ring_write(ring, ib->length_dw);
  879. }
  880. /**
  881. * uvd_v6_0_enc_ring_emit_ib - enc execute indirect buffer
  882. *
  883. * @ring: amdgpu_ring pointer
  884. * @ib: indirect buffer to execute
  885. *
  886. * Write enc ring commands to execute the indirect buffer
  887. */
  888. static void uvd_v6_0_enc_ring_emit_ib(struct amdgpu_ring *ring,
  889. struct amdgpu_ib *ib, unsigned int vmid, bool ctx_switch)
  890. {
  891. amdgpu_ring_write(ring, HEVC_ENC_CMD_IB_VM);
  892. amdgpu_ring_write(ring, vmid);
  893. amdgpu_ring_write(ring, lower_32_bits(ib->gpu_addr));
  894. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  895. amdgpu_ring_write(ring, ib->length_dw);
  896. }
  897. static void uvd_v6_0_ring_emit_wreg(struct amdgpu_ring *ring,
  898. uint32_t reg, uint32_t val)
  899. {
  900. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  901. amdgpu_ring_write(ring, reg << 2);
  902. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  903. amdgpu_ring_write(ring, val);
  904. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  905. amdgpu_ring_write(ring, 0x8);
  906. }
  907. static void uvd_v6_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  908. unsigned vmid, uint64_t pd_addr)
  909. {
  910. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  911. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  912. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST << 2);
  913. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  914. amdgpu_ring_write(ring, 0);
  915. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  916. amdgpu_ring_write(ring, 1 << vmid); /* mask */
  917. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  918. amdgpu_ring_write(ring, 0xC);
  919. }
  920. static void uvd_v6_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  921. {
  922. uint32_t seq = ring->fence_drv.sync_seq;
  923. uint64_t addr = ring->fence_drv.gpu_addr;
  924. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA0, 0));
  925. amdgpu_ring_write(ring, lower_32_bits(addr));
  926. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_DATA1, 0));
  927. amdgpu_ring_write(ring, upper_32_bits(addr));
  928. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH8, 0));
  929. amdgpu_ring_write(ring, 0xffffffff); /* mask */
  930. amdgpu_ring_write(ring, PACKET0(mmUVD_GP_SCRATCH9, 0));
  931. amdgpu_ring_write(ring, seq);
  932. amdgpu_ring_write(ring, PACKET0(mmUVD_GPCOM_VCPU_CMD, 0));
  933. amdgpu_ring_write(ring, 0xE);
  934. }
  935. static void uvd_v6_0_ring_insert_nop(struct amdgpu_ring *ring, uint32_t count)
  936. {
  937. int i;
  938. WARN_ON(ring->wptr % 2 || count % 2);
  939. for (i = 0; i < count / 2; i++) {
  940. amdgpu_ring_write(ring, PACKET0(mmUVD_NO_OP, 0));
  941. amdgpu_ring_write(ring, 0);
  942. }
  943. }
  944. static void uvd_v6_0_enc_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  945. {
  946. uint32_t seq = ring->fence_drv.sync_seq;
  947. uint64_t addr = ring->fence_drv.gpu_addr;
  948. amdgpu_ring_write(ring, HEVC_ENC_CMD_WAIT_GE);
  949. amdgpu_ring_write(ring, lower_32_bits(addr));
  950. amdgpu_ring_write(ring, upper_32_bits(addr));
  951. amdgpu_ring_write(ring, seq);
  952. }
  953. static void uvd_v6_0_enc_ring_insert_end(struct amdgpu_ring *ring)
  954. {
  955. amdgpu_ring_write(ring, HEVC_ENC_CMD_END);
  956. }
  957. static void uvd_v6_0_enc_ring_emit_vm_flush(struct amdgpu_ring *ring,
  958. unsigned int vmid, uint64_t pd_addr)
  959. {
  960. amdgpu_ring_write(ring, HEVC_ENC_CMD_UPDATE_PTB);
  961. amdgpu_ring_write(ring, vmid);
  962. amdgpu_ring_write(ring, pd_addr >> 12);
  963. amdgpu_ring_write(ring, HEVC_ENC_CMD_FLUSH_TLB);
  964. amdgpu_ring_write(ring, vmid);
  965. }
  966. static bool uvd_v6_0_is_idle(void *handle)
  967. {
  968. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  969. return !(RREG32(mmSRBM_STATUS) & SRBM_STATUS__UVD_BUSY_MASK);
  970. }
  971. static int uvd_v6_0_wait_for_idle(void *handle)
  972. {
  973. unsigned i;
  974. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  975. for (i = 0; i < adev->usec_timeout; i++) {
  976. if (uvd_v6_0_is_idle(handle))
  977. return 0;
  978. }
  979. return -ETIMEDOUT;
  980. }
  981. #define AMDGPU_UVD_STATUS_BUSY_MASK 0xfd
  982. static bool uvd_v6_0_check_soft_reset(void *handle)
  983. {
  984. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  985. u32 srbm_soft_reset = 0;
  986. u32 tmp = RREG32(mmSRBM_STATUS);
  987. if (REG_GET_FIELD(tmp, SRBM_STATUS, UVD_RQ_PENDING) ||
  988. REG_GET_FIELD(tmp, SRBM_STATUS, UVD_BUSY) ||
  989. (RREG32(mmUVD_STATUS) & AMDGPU_UVD_STATUS_BUSY_MASK))
  990. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET, SOFT_RESET_UVD, 1);
  991. if (srbm_soft_reset) {
  992. adev->uvd.inst->srbm_soft_reset = srbm_soft_reset;
  993. return true;
  994. } else {
  995. adev->uvd.inst->srbm_soft_reset = 0;
  996. return false;
  997. }
  998. }
  999. static int uvd_v6_0_pre_soft_reset(void *handle)
  1000. {
  1001. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1002. if (!adev->uvd.inst->srbm_soft_reset)
  1003. return 0;
  1004. uvd_v6_0_stop(adev);
  1005. return 0;
  1006. }
  1007. static int uvd_v6_0_soft_reset(void *handle)
  1008. {
  1009. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1010. u32 srbm_soft_reset;
  1011. if (!adev->uvd.inst->srbm_soft_reset)
  1012. return 0;
  1013. srbm_soft_reset = adev->uvd.inst->srbm_soft_reset;
  1014. if (srbm_soft_reset) {
  1015. u32 tmp;
  1016. tmp = RREG32(mmSRBM_SOFT_RESET);
  1017. tmp |= srbm_soft_reset;
  1018. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1019. WREG32(mmSRBM_SOFT_RESET, tmp);
  1020. tmp = RREG32(mmSRBM_SOFT_RESET);
  1021. udelay(50);
  1022. tmp &= ~srbm_soft_reset;
  1023. WREG32(mmSRBM_SOFT_RESET, tmp);
  1024. tmp = RREG32(mmSRBM_SOFT_RESET);
  1025. /* Wait a little for things to settle down */
  1026. udelay(50);
  1027. }
  1028. return 0;
  1029. }
  1030. static int uvd_v6_0_post_soft_reset(void *handle)
  1031. {
  1032. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1033. if (!adev->uvd.inst->srbm_soft_reset)
  1034. return 0;
  1035. mdelay(5);
  1036. return uvd_v6_0_start(adev);
  1037. }
  1038. static int uvd_v6_0_set_interrupt_state(struct amdgpu_device *adev,
  1039. struct amdgpu_irq_src *source,
  1040. unsigned type,
  1041. enum amdgpu_interrupt_state state)
  1042. {
  1043. // TODO
  1044. return 0;
  1045. }
  1046. static int uvd_v6_0_process_interrupt(struct amdgpu_device *adev,
  1047. struct amdgpu_irq_src *source,
  1048. struct amdgpu_iv_entry *entry)
  1049. {
  1050. bool int_handled = true;
  1051. DRM_DEBUG("IH: UVD TRAP\n");
  1052. switch (entry->src_id) {
  1053. case 124:
  1054. amdgpu_fence_process(&adev->uvd.inst->ring);
  1055. break;
  1056. case 119:
  1057. if (likely(uvd_v6_0_enc_support(adev)))
  1058. amdgpu_fence_process(&adev->uvd.inst->ring_enc[0]);
  1059. else
  1060. int_handled = false;
  1061. break;
  1062. case 120:
  1063. if (likely(uvd_v6_0_enc_support(adev)))
  1064. amdgpu_fence_process(&adev->uvd.inst->ring_enc[1]);
  1065. else
  1066. int_handled = false;
  1067. break;
  1068. }
  1069. if (false == int_handled)
  1070. DRM_ERROR("Unhandled interrupt: %d %d\n",
  1071. entry->src_id, entry->src_data[0]);
  1072. return 0;
  1073. }
  1074. static void uvd_v6_0_enable_clock_gating(struct amdgpu_device *adev, bool enable)
  1075. {
  1076. uint32_t data1, data3;
  1077. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1078. data3 = RREG32(mmUVD_CGC_GATE);
  1079. data1 |= UVD_SUVD_CGC_GATE__SRE_MASK |
  1080. UVD_SUVD_CGC_GATE__SIT_MASK |
  1081. UVD_SUVD_CGC_GATE__SMP_MASK |
  1082. UVD_SUVD_CGC_GATE__SCM_MASK |
  1083. UVD_SUVD_CGC_GATE__SDB_MASK |
  1084. UVD_SUVD_CGC_GATE__SRE_H264_MASK |
  1085. UVD_SUVD_CGC_GATE__SRE_HEVC_MASK |
  1086. UVD_SUVD_CGC_GATE__SIT_H264_MASK |
  1087. UVD_SUVD_CGC_GATE__SIT_HEVC_MASK |
  1088. UVD_SUVD_CGC_GATE__SCM_H264_MASK |
  1089. UVD_SUVD_CGC_GATE__SCM_HEVC_MASK |
  1090. UVD_SUVD_CGC_GATE__SDB_H264_MASK |
  1091. UVD_SUVD_CGC_GATE__SDB_HEVC_MASK;
  1092. if (enable) {
  1093. data3 |= (UVD_CGC_GATE__SYS_MASK |
  1094. UVD_CGC_GATE__UDEC_MASK |
  1095. UVD_CGC_GATE__MPEG2_MASK |
  1096. UVD_CGC_GATE__RBC_MASK |
  1097. UVD_CGC_GATE__LMI_MC_MASK |
  1098. UVD_CGC_GATE__LMI_UMC_MASK |
  1099. UVD_CGC_GATE__IDCT_MASK |
  1100. UVD_CGC_GATE__MPRD_MASK |
  1101. UVD_CGC_GATE__MPC_MASK |
  1102. UVD_CGC_GATE__LBSI_MASK |
  1103. UVD_CGC_GATE__LRBBM_MASK |
  1104. UVD_CGC_GATE__UDEC_RE_MASK |
  1105. UVD_CGC_GATE__UDEC_CM_MASK |
  1106. UVD_CGC_GATE__UDEC_IT_MASK |
  1107. UVD_CGC_GATE__UDEC_DB_MASK |
  1108. UVD_CGC_GATE__UDEC_MP_MASK |
  1109. UVD_CGC_GATE__WCB_MASK |
  1110. UVD_CGC_GATE__JPEG_MASK |
  1111. UVD_CGC_GATE__SCPU_MASK |
  1112. UVD_CGC_GATE__JPEG2_MASK);
  1113. /* only in pg enabled, we can gate clock to vcpu*/
  1114. if (adev->pg_flags & AMD_PG_SUPPORT_UVD)
  1115. data3 |= UVD_CGC_GATE__VCPU_MASK;
  1116. data3 &= ~UVD_CGC_GATE__REGS_MASK;
  1117. } else {
  1118. data3 = 0;
  1119. }
  1120. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1121. WREG32(mmUVD_CGC_GATE, data3);
  1122. }
  1123. static void uvd_v6_0_set_sw_clock_gating(struct amdgpu_device *adev)
  1124. {
  1125. uint32_t data, data2;
  1126. data = RREG32(mmUVD_CGC_CTRL);
  1127. data2 = RREG32(mmUVD_SUVD_CGC_CTRL);
  1128. data &= ~(UVD_CGC_CTRL__CLK_OFF_DELAY_MASK |
  1129. UVD_CGC_CTRL__CLK_GATE_DLY_TIMER_MASK);
  1130. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK |
  1131. (1 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_GATE_DLY_TIMER)) |
  1132. (4 << REG_FIELD_SHIFT(UVD_CGC_CTRL, CLK_OFF_DELAY));
  1133. data &= ~(UVD_CGC_CTRL__UDEC_RE_MODE_MASK |
  1134. UVD_CGC_CTRL__UDEC_CM_MODE_MASK |
  1135. UVD_CGC_CTRL__UDEC_IT_MODE_MASK |
  1136. UVD_CGC_CTRL__UDEC_DB_MODE_MASK |
  1137. UVD_CGC_CTRL__UDEC_MP_MODE_MASK |
  1138. UVD_CGC_CTRL__SYS_MODE_MASK |
  1139. UVD_CGC_CTRL__UDEC_MODE_MASK |
  1140. UVD_CGC_CTRL__MPEG2_MODE_MASK |
  1141. UVD_CGC_CTRL__REGS_MODE_MASK |
  1142. UVD_CGC_CTRL__RBC_MODE_MASK |
  1143. UVD_CGC_CTRL__LMI_MC_MODE_MASK |
  1144. UVD_CGC_CTRL__LMI_UMC_MODE_MASK |
  1145. UVD_CGC_CTRL__IDCT_MODE_MASK |
  1146. UVD_CGC_CTRL__MPRD_MODE_MASK |
  1147. UVD_CGC_CTRL__MPC_MODE_MASK |
  1148. UVD_CGC_CTRL__LBSI_MODE_MASK |
  1149. UVD_CGC_CTRL__LRBBM_MODE_MASK |
  1150. UVD_CGC_CTRL__WCB_MODE_MASK |
  1151. UVD_CGC_CTRL__VCPU_MODE_MASK |
  1152. UVD_CGC_CTRL__JPEG_MODE_MASK |
  1153. UVD_CGC_CTRL__SCPU_MODE_MASK |
  1154. UVD_CGC_CTRL__JPEG2_MODE_MASK);
  1155. data2 &= ~(UVD_SUVD_CGC_CTRL__SRE_MODE_MASK |
  1156. UVD_SUVD_CGC_CTRL__SIT_MODE_MASK |
  1157. UVD_SUVD_CGC_CTRL__SMP_MODE_MASK |
  1158. UVD_SUVD_CGC_CTRL__SCM_MODE_MASK |
  1159. UVD_SUVD_CGC_CTRL__SDB_MODE_MASK);
  1160. WREG32(mmUVD_CGC_CTRL, data);
  1161. WREG32(mmUVD_SUVD_CGC_CTRL, data2);
  1162. }
  1163. #if 0
  1164. static void uvd_v6_0_set_hw_clock_gating(struct amdgpu_device *adev)
  1165. {
  1166. uint32_t data, data1, cgc_flags, suvd_flags;
  1167. data = RREG32(mmUVD_CGC_GATE);
  1168. data1 = RREG32(mmUVD_SUVD_CGC_GATE);
  1169. cgc_flags = UVD_CGC_GATE__SYS_MASK |
  1170. UVD_CGC_GATE__UDEC_MASK |
  1171. UVD_CGC_GATE__MPEG2_MASK |
  1172. UVD_CGC_GATE__RBC_MASK |
  1173. UVD_CGC_GATE__LMI_MC_MASK |
  1174. UVD_CGC_GATE__IDCT_MASK |
  1175. UVD_CGC_GATE__MPRD_MASK |
  1176. UVD_CGC_GATE__MPC_MASK |
  1177. UVD_CGC_GATE__LBSI_MASK |
  1178. UVD_CGC_GATE__LRBBM_MASK |
  1179. UVD_CGC_GATE__UDEC_RE_MASK |
  1180. UVD_CGC_GATE__UDEC_CM_MASK |
  1181. UVD_CGC_GATE__UDEC_IT_MASK |
  1182. UVD_CGC_GATE__UDEC_DB_MASK |
  1183. UVD_CGC_GATE__UDEC_MP_MASK |
  1184. UVD_CGC_GATE__WCB_MASK |
  1185. UVD_CGC_GATE__VCPU_MASK |
  1186. UVD_CGC_GATE__SCPU_MASK |
  1187. UVD_CGC_GATE__JPEG_MASK |
  1188. UVD_CGC_GATE__JPEG2_MASK;
  1189. suvd_flags = UVD_SUVD_CGC_GATE__SRE_MASK |
  1190. UVD_SUVD_CGC_GATE__SIT_MASK |
  1191. UVD_SUVD_CGC_GATE__SMP_MASK |
  1192. UVD_SUVD_CGC_GATE__SCM_MASK |
  1193. UVD_SUVD_CGC_GATE__SDB_MASK;
  1194. data |= cgc_flags;
  1195. data1 |= suvd_flags;
  1196. WREG32(mmUVD_CGC_GATE, data);
  1197. WREG32(mmUVD_SUVD_CGC_GATE, data1);
  1198. }
  1199. #endif
  1200. static void uvd_v6_0_enable_mgcg(struct amdgpu_device *adev,
  1201. bool enable)
  1202. {
  1203. u32 orig, data;
  1204. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_UVD_MGCG)) {
  1205. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1206. data |= 0xfff;
  1207. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1208. orig = data = RREG32(mmUVD_CGC_CTRL);
  1209. data |= UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1210. if (orig != data)
  1211. WREG32(mmUVD_CGC_CTRL, data);
  1212. } else {
  1213. data = RREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL);
  1214. data &= ~0xfff;
  1215. WREG32_UVD_CTX(ixUVD_CGC_MEM_CTRL, data);
  1216. orig = data = RREG32(mmUVD_CGC_CTRL);
  1217. data &= ~UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK;
  1218. if (orig != data)
  1219. WREG32(mmUVD_CGC_CTRL, data);
  1220. }
  1221. }
  1222. static int uvd_v6_0_set_clockgating_state(void *handle,
  1223. enum amd_clockgating_state state)
  1224. {
  1225. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1226. bool enable = (state == AMD_CG_STATE_GATE) ? true : false;
  1227. if (enable) {
  1228. /* wait for STATUS to clear */
  1229. if (uvd_v6_0_wait_for_idle(handle))
  1230. return -EBUSY;
  1231. uvd_v6_0_enable_clock_gating(adev, true);
  1232. /* enable HW gates because UVD is idle */
  1233. /* uvd_v6_0_set_hw_clock_gating(adev); */
  1234. } else {
  1235. /* disable HW gating and enable Sw gating */
  1236. uvd_v6_0_enable_clock_gating(adev, false);
  1237. }
  1238. uvd_v6_0_set_sw_clock_gating(adev);
  1239. return 0;
  1240. }
  1241. static int uvd_v6_0_set_powergating_state(void *handle,
  1242. enum amd_powergating_state state)
  1243. {
  1244. /* This doesn't actually powergate the UVD block.
  1245. * That's done in the dpm code via the SMC. This
  1246. * just re-inits the block as necessary. The actual
  1247. * gating still happens in the dpm code. We should
  1248. * revisit this when there is a cleaner line between
  1249. * the smc and the hw blocks
  1250. */
  1251. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1252. int ret = 0;
  1253. WREG32(mmUVD_POWER_STATUS, UVD_POWER_STATUS__UVD_PG_EN_MASK);
  1254. if (state == AMD_PG_STATE_GATE) {
  1255. uvd_v6_0_stop(adev);
  1256. } else {
  1257. ret = uvd_v6_0_start(adev);
  1258. if (ret)
  1259. goto out;
  1260. }
  1261. out:
  1262. return ret;
  1263. }
  1264. static void uvd_v6_0_get_clockgating_state(void *handle, u32 *flags)
  1265. {
  1266. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1267. int data;
  1268. mutex_lock(&adev->pm.mutex);
  1269. if (adev->flags & AMD_IS_APU)
  1270. data = RREG32_SMC(ixCURRENT_PG_STATUS_APU);
  1271. else
  1272. data = RREG32_SMC(ixCURRENT_PG_STATUS);
  1273. if (data & CURRENT_PG_STATUS__UVD_PG_STATUS_MASK) {
  1274. DRM_INFO("Cannot get clockgating state when UVD is powergated.\n");
  1275. goto out;
  1276. }
  1277. /* AMD_CG_SUPPORT_UVD_MGCG */
  1278. data = RREG32(mmUVD_CGC_CTRL);
  1279. if (data & UVD_CGC_CTRL__DYN_CLOCK_MODE_MASK)
  1280. *flags |= AMD_CG_SUPPORT_UVD_MGCG;
  1281. out:
  1282. mutex_unlock(&adev->pm.mutex);
  1283. }
  1284. static const struct amd_ip_funcs uvd_v6_0_ip_funcs = {
  1285. .name = "uvd_v6_0",
  1286. .early_init = uvd_v6_0_early_init,
  1287. .late_init = NULL,
  1288. .sw_init = uvd_v6_0_sw_init,
  1289. .sw_fini = uvd_v6_0_sw_fini,
  1290. .hw_init = uvd_v6_0_hw_init,
  1291. .hw_fini = uvd_v6_0_hw_fini,
  1292. .suspend = uvd_v6_0_suspend,
  1293. .resume = uvd_v6_0_resume,
  1294. .is_idle = uvd_v6_0_is_idle,
  1295. .wait_for_idle = uvd_v6_0_wait_for_idle,
  1296. .check_soft_reset = uvd_v6_0_check_soft_reset,
  1297. .pre_soft_reset = uvd_v6_0_pre_soft_reset,
  1298. .soft_reset = uvd_v6_0_soft_reset,
  1299. .post_soft_reset = uvd_v6_0_post_soft_reset,
  1300. .set_clockgating_state = uvd_v6_0_set_clockgating_state,
  1301. .set_powergating_state = uvd_v6_0_set_powergating_state,
  1302. .get_clockgating_state = uvd_v6_0_get_clockgating_state,
  1303. };
  1304. static const struct amdgpu_ring_funcs uvd_v6_0_ring_phys_funcs = {
  1305. .type = AMDGPU_RING_TYPE_UVD,
  1306. .align_mask = 0xf,
  1307. .support_64bit_ptrs = false,
  1308. .get_rptr = uvd_v6_0_ring_get_rptr,
  1309. .get_wptr = uvd_v6_0_ring_get_wptr,
  1310. .set_wptr = uvd_v6_0_ring_set_wptr,
  1311. .parse_cs = amdgpu_uvd_ring_parse_cs,
  1312. .emit_frame_size =
  1313. 6 + /* hdp invalidate */
  1314. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1315. 14, /* uvd_v6_0_ring_emit_fence x1 no user fence */
  1316. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1317. .emit_ib = uvd_v6_0_ring_emit_ib,
  1318. .emit_fence = uvd_v6_0_ring_emit_fence,
  1319. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1320. .test_ring = uvd_v6_0_ring_test_ring,
  1321. .test_ib = amdgpu_uvd_ring_test_ib,
  1322. .insert_nop = uvd_v6_0_ring_insert_nop,
  1323. .pad_ib = amdgpu_ring_generic_pad_ib,
  1324. .begin_use = amdgpu_uvd_ring_begin_use,
  1325. .end_use = amdgpu_uvd_ring_end_use,
  1326. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1327. };
  1328. static const struct amdgpu_ring_funcs uvd_v6_0_ring_vm_funcs = {
  1329. .type = AMDGPU_RING_TYPE_UVD,
  1330. .align_mask = 0xf,
  1331. .support_64bit_ptrs = false,
  1332. .get_rptr = uvd_v6_0_ring_get_rptr,
  1333. .get_wptr = uvd_v6_0_ring_get_wptr,
  1334. .set_wptr = uvd_v6_0_ring_set_wptr,
  1335. .emit_frame_size =
  1336. 6 + /* hdp invalidate */
  1337. 10 + /* uvd_v6_0_ring_emit_pipeline_sync */
  1338. VI_FLUSH_GPU_TLB_NUM_WREG * 6 + 8 + /* uvd_v6_0_ring_emit_vm_flush */
  1339. 14 + 14, /* uvd_v6_0_ring_emit_fence x2 vm fence */
  1340. .emit_ib_size = 8, /* uvd_v6_0_ring_emit_ib */
  1341. .emit_ib = uvd_v6_0_ring_emit_ib,
  1342. .emit_fence = uvd_v6_0_ring_emit_fence,
  1343. .emit_vm_flush = uvd_v6_0_ring_emit_vm_flush,
  1344. .emit_pipeline_sync = uvd_v6_0_ring_emit_pipeline_sync,
  1345. .emit_hdp_flush = uvd_v6_0_ring_emit_hdp_flush,
  1346. .test_ring = uvd_v6_0_ring_test_ring,
  1347. .test_ib = amdgpu_uvd_ring_test_ib,
  1348. .insert_nop = uvd_v6_0_ring_insert_nop,
  1349. .pad_ib = amdgpu_ring_generic_pad_ib,
  1350. .begin_use = amdgpu_uvd_ring_begin_use,
  1351. .end_use = amdgpu_uvd_ring_end_use,
  1352. .emit_wreg = uvd_v6_0_ring_emit_wreg,
  1353. };
  1354. static const struct amdgpu_ring_funcs uvd_v6_0_enc_ring_vm_funcs = {
  1355. .type = AMDGPU_RING_TYPE_UVD_ENC,
  1356. .align_mask = 0x3f,
  1357. .nop = HEVC_ENC_CMD_NO_OP,
  1358. .support_64bit_ptrs = false,
  1359. .get_rptr = uvd_v6_0_enc_ring_get_rptr,
  1360. .get_wptr = uvd_v6_0_enc_ring_get_wptr,
  1361. .set_wptr = uvd_v6_0_enc_ring_set_wptr,
  1362. .emit_frame_size =
  1363. 4 + /* uvd_v6_0_enc_ring_emit_pipeline_sync */
  1364. 5 + /* uvd_v6_0_enc_ring_emit_vm_flush */
  1365. 5 + 5 + /* uvd_v6_0_enc_ring_emit_fence x2 vm fence */
  1366. 1, /* uvd_v6_0_enc_ring_insert_end */
  1367. .emit_ib_size = 5, /* uvd_v6_0_enc_ring_emit_ib */
  1368. .emit_ib = uvd_v6_0_enc_ring_emit_ib,
  1369. .emit_fence = uvd_v6_0_enc_ring_emit_fence,
  1370. .emit_vm_flush = uvd_v6_0_enc_ring_emit_vm_flush,
  1371. .emit_pipeline_sync = uvd_v6_0_enc_ring_emit_pipeline_sync,
  1372. .test_ring = uvd_v6_0_enc_ring_test_ring,
  1373. .test_ib = uvd_v6_0_enc_ring_test_ib,
  1374. .insert_nop = amdgpu_ring_insert_nop,
  1375. .insert_end = uvd_v6_0_enc_ring_insert_end,
  1376. .pad_ib = amdgpu_ring_generic_pad_ib,
  1377. .begin_use = amdgpu_uvd_ring_begin_use,
  1378. .end_use = amdgpu_uvd_ring_end_use,
  1379. };
  1380. static void uvd_v6_0_set_ring_funcs(struct amdgpu_device *adev)
  1381. {
  1382. if (adev->asic_type >= CHIP_POLARIS10) {
  1383. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_vm_funcs;
  1384. DRM_INFO("UVD is enabled in VM mode\n");
  1385. } else {
  1386. adev->uvd.inst->ring.funcs = &uvd_v6_0_ring_phys_funcs;
  1387. DRM_INFO("UVD is enabled in physical mode\n");
  1388. }
  1389. }
  1390. static void uvd_v6_0_set_enc_ring_funcs(struct amdgpu_device *adev)
  1391. {
  1392. int i;
  1393. for (i = 0; i < adev->uvd.num_enc_rings; ++i)
  1394. adev->uvd.inst->ring_enc[i].funcs = &uvd_v6_0_enc_ring_vm_funcs;
  1395. DRM_INFO("UVD ENC is enabled in VM mode\n");
  1396. }
  1397. static const struct amdgpu_irq_src_funcs uvd_v6_0_irq_funcs = {
  1398. .set = uvd_v6_0_set_interrupt_state,
  1399. .process = uvd_v6_0_process_interrupt,
  1400. };
  1401. static void uvd_v6_0_set_irq_funcs(struct amdgpu_device *adev)
  1402. {
  1403. if (uvd_v6_0_enc_support(adev))
  1404. adev->uvd.inst->irq.num_types = adev->uvd.num_enc_rings + 1;
  1405. else
  1406. adev->uvd.inst->irq.num_types = 1;
  1407. adev->uvd.inst->irq.funcs = &uvd_v6_0_irq_funcs;
  1408. }
  1409. const struct amdgpu_ip_block_version uvd_v6_0_ip_block =
  1410. {
  1411. .type = AMD_IP_BLOCK_TYPE_UVD,
  1412. .major = 6,
  1413. .minor = 0,
  1414. .rev = 0,
  1415. .funcs = &uvd_v6_0_ip_funcs,
  1416. };
  1417. const struct amdgpu_ip_block_version uvd_v6_2_ip_block =
  1418. {
  1419. .type = AMD_IP_BLOCK_TYPE_UVD,
  1420. .major = 6,
  1421. .minor = 2,
  1422. .rev = 0,
  1423. .funcs = &uvd_v6_0_ip_funcs,
  1424. };
  1425. const struct amdgpu_ip_block_version uvd_v6_3_ip_block =
  1426. {
  1427. .type = AMD_IP_BLOCK_TYPE_UVD,
  1428. .major = 6,
  1429. .minor = 3,
  1430. .rev = 0,
  1431. .funcs = &uvd_v6_0_ip_funcs,
  1432. };