soc15d.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef SOC15_H
  24. #define SOC15_H
  25. #define GFX9_NUM_GFX_RINGS 1
  26. #define GFX9_NUM_COMPUTE_RINGS 8
  27. /*
  28. * PM4
  29. */
  30. #define PACKET_TYPE0 0
  31. #define PACKET_TYPE1 1
  32. #define PACKET_TYPE2 2
  33. #define PACKET_TYPE3 3
  34. #define CP_PACKET_GET_TYPE(h) (((h) >> 30) & 3)
  35. #define CP_PACKET_GET_COUNT(h) (((h) >> 16) & 0x3FFF)
  36. #define CP_PACKET0_GET_REG(h) ((h) & 0xFFFF)
  37. #define CP_PACKET3_GET_OPCODE(h) (((h) >> 8) & 0xFF)
  38. #define PACKET0(reg, n) ((PACKET_TYPE0 << 30) | \
  39. ((reg) & 0xFFFF) | \
  40. ((n) & 0x3FFF) << 16)
  41. #define CP_PACKET2 0x80000000
  42. #define PACKET2_PAD_SHIFT 0
  43. #define PACKET2_PAD_MASK (0x3fffffff << 0)
  44. #define PACKET2(v) (CP_PACKET2 | REG_SET(PACKET2_PAD, (v)))
  45. #define PACKET3(op, n) ((PACKET_TYPE3 << 30) | \
  46. (((op) & 0xFF) << 8) | \
  47. ((n) & 0x3FFF) << 16)
  48. #define PACKET3_COMPUTE(op, n) (PACKET3(op, n) | 1 << 1)
  49. #define PACKETJ_CONDITION_CHECK0 0
  50. #define PACKETJ_CONDITION_CHECK1 1
  51. #define PACKETJ_CONDITION_CHECK2 2
  52. #define PACKETJ_CONDITION_CHECK3 3
  53. #define PACKETJ_CONDITION_CHECK4 4
  54. #define PACKETJ_CONDITION_CHECK5 5
  55. #define PACKETJ_CONDITION_CHECK6 6
  56. #define PACKETJ_CONDITION_CHECK7 7
  57. #define PACKETJ_TYPE0 0
  58. #define PACKETJ_TYPE1 1
  59. #define PACKETJ_TYPE2 2
  60. #define PACKETJ_TYPE3 3
  61. #define PACKETJ_TYPE4 4
  62. #define PACKETJ_TYPE5 5
  63. #define PACKETJ_TYPE6 6
  64. #define PACKETJ_TYPE7 7
  65. #define PACKETJ(reg, r, cond, type) ((reg & 0x3FFFF) | \
  66. ((r & 0x3F) << 18) | \
  67. ((cond & 0xF) << 24) | \
  68. ((type & 0xF) << 28))
  69. /* Packet 3 types */
  70. #define PACKET3_NOP 0x10
  71. #define PACKET3_SET_BASE 0x11
  72. #define PACKET3_BASE_INDEX(x) ((x) << 0)
  73. #define CE_PARTITION_BASE 3
  74. #define PACKET3_CLEAR_STATE 0x12
  75. #define PACKET3_INDEX_BUFFER_SIZE 0x13
  76. #define PACKET3_DISPATCH_DIRECT 0x15
  77. #define PACKET3_DISPATCH_INDIRECT 0x16
  78. #define PACKET3_ATOMIC_GDS 0x1D
  79. #define PACKET3_ATOMIC_MEM 0x1E
  80. #define PACKET3_OCCLUSION_QUERY 0x1F
  81. #define PACKET3_SET_PREDICATION 0x20
  82. #define PACKET3_REG_RMW 0x21
  83. #define PACKET3_COND_EXEC 0x22
  84. #define PACKET3_PRED_EXEC 0x23
  85. #define PACKET3_DRAW_INDIRECT 0x24
  86. #define PACKET3_DRAW_INDEX_INDIRECT 0x25
  87. #define PACKET3_INDEX_BASE 0x26
  88. #define PACKET3_DRAW_INDEX_2 0x27
  89. #define PACKET3_CONTEXT_CONTROL 0x28
  90. #define PACKET3_INDEX_TYPE 0x2A
  91. #define PACKET3_DRAW_INDIRECT_MULTI 0x2C
  92. #define PACKET3_DRAW_INDEX_AUTO 0x2D
  93. #define PACKET3_NUM_INSTANCES 0x2F
  94. #define PACKET3_DRAW_INDEX_MULTI_AUTO 0x30
  95. #define PACKET3_INDIRECT_BUFFER_CONST 0x33
  96. #define PACKET3_STRMOUT_BUFFER_UPDATE 0x34
  97. #define PACKET3_DRAW_INDEX_OFFSET_2 0x35
  98. #define PACKET3_DRAW_PREAMBLE 0x36
  99. #define PACKET3_WRITE_DATA 0x37
  100. #define WRITE_DATA_DST_SEL(x) ((x) << 8)
  101. /* 0 - register
  102. * 1 - memory (sync - via GRBM)
  103. * 2 - gl2
  104. * 3 - gds
  105. * 4 - reserved
  106. * 5 - memory (async - direct)
  107. */
  108. #define WR_ONE_ADDR (1 << 16)
  109. #define WR_CONFIRM (1 << 20)
  110. #define WRITE_DATA_CACHE_POLICY(x) ((x) << 25)
  111. /* 0 - LRU
  112. * 1 - Stream
  113. */
  114. #define WRITE_DATA_ENGINE_SEL(x) ((x) << 30)
  115. /* 0 - me
  116. * 1 - pfp
  117. * 2 - ce
  118. */
  119. #define PACKET3_DRAW_INDEX_INDIRECT_MULTI 0x38
  120. #define PACKET3_MEM_SEMAPHORE 0x39
  121. # define PACKET3_SEM_USE_MAILBOX (0x1 << 16)
  122. # define PACKET3_SEM_SEL_SIGNAL_TYPE (0x1 << 20) /* 0 = increment, 1 = write 1 */
  123. # define PACKET3_SEM_SEL_SIGNAL (0x6 << 29)
  124. # define PACKET3_SEM_SEL_WAIT (0x7 << 29)
  125. #define PACKET3_WAIT_REG_MEM 0x3C
  126. #define WAIT_REG_MEM_FUNCTION(x) ((x) << 0)
  127. /* 0 - always
  128. * 1 - <
  129. * 2 - <=
  130. * 3 - ==
  131. * 4 - !=
  132. * 5 - >=
  133. * 6 - >
  134. */
  135. #define WAIT_REG_MEM_MEM_SPACE(x) ((x) << 4)
  136. /* 0 - reg
  137. * 1 - mem
  138. */
  139. #define WAIT_REG_MEM_OPERATION(x) ((x) << 6)
  140. /* 0 - wait_reg_mem
  141. * 1 - wr_wait_wr_reg
  142. */
  143. #define WAIT_REG_MEM_ENGINE(x) ((x) << 8)
  144. /* 0 - me
  145. * 1 - pfp
  146. */
  147. #define PACKET3_INDIRECT_BUFFER 0x3F
  148. #define INDIRECT_BUFFER_VALID (1 << 23)
  149. #define INDIRECT_BUFFER_CACHE_POLICY(x) ((x) << 28)
  150. /* 0 - LRU
  151. * 1 - Stream
  152. * 2 - Bypass
  153. */
  154. #define INDIRECT_BUFFER_PRE_ENB(x) ((x) << 21)
  155. #define PACKET3_COPY_DATA 0x40
  156. #define PACKET3_PFP_SYNC_ME 0x42
  157. #define PACKET3_COND_WRITE 0x45
  158. #define PACKET3_EVENT_WRITE 0x46
  159. #define EVENT_TYPE(x) ((x) << 0)
  160. #define EVENT_INDEX(x) ((x) << 8)
  161. /* 0 - any non-TS event
  162. * 1 - ZPASS_DONE, PIXEL_PIPE_STAT_*
  163. * 2 - SAMPLE_PIPELINESTAT
  164. * 3 - SAMPLE_STREAMOUTSTAT*
  165. * 4 - *S_PARTIAL_FLUSH
  166. */
  167. #define PACKET3_RELEASE_MEM 0x49
  168. #define EVENT_TYPE(x) ((x) << 0)
  169. #define EVENT_INDEX(x) ((x) << 8)
  170. #define EOP_TCL1_VOL_ACTION_EN (1 << 12)
  171. #define EOP_TC_VOL_ACTION_EN (1 << 13) /* L2 */
  172. #define EOP_TC_WB_ACTION_EN (1 << 15) /* L2 */
  173. #define EOP_TCL1_ACTION_EN (1 << 16)
  174. #define EOP_TC_ACTION_EN (1 << 17) /* L2 */
  175. #define EOP_TC_NC_ACTION_EN (1 << 19)
  176. #define EOP_TC_MD_ACTION_EN (1 << 21) /* L2 metadata */
  177. #define DATA_SEL(x) ((x) << 29)
  178. /* 0 - discard
  179. * 1 - send low 32bit data
  180. * 2 - send 64bit data
  181. * 3 - send 64bit GPU counter value
  182. * 4 - send 64bit sys counter value
  183. */
  184. #define INT_SEL(x) ((x) << 24)
  185. /* 0 - none
  186. * 1 - interrupt only (DATA_SEL = 0)
  187. * 2 - interrupt when data write is confirmed
  188. */
  189. #define DST_SEL(x) ((x) << 16)
  190. /* 0 - MC
  191. * 1 - TC/L2
  192. */
  193. #define PACKET3_PREAMBLE_CNTL 0x4A
  194. # define PACKET3_PREAMBLE_BEGIN_CLEAR_STATE (2 << 28)
  195. # define PACKET3_PREAMBLE_END_CLEAR_STATE (3 << 28)
  196. #define PACKET3_DMA_DATA 0x50
  197. /* 1. header
  198. * 2. CONTROL
  199. * 3. SRC_ADDR_LO or DATA [31:0]
  200. * 4. SRC_ADDR_HI [31:0]
  201. * 5. DST_ADDR_LO [31:0]
  202. * 6. DST_ADDR_HI [7:0]
  203. * 7. COMMAND [30:21] | BYTE_COUNT [20:0]
  204. */
  205. /* CONTROL */
  206. # define PACKET3_DMA_DATA_ENGINE(x) ((x) << 0)
  207. /* 0 - ME
  208. * 1 - PFP
  209. */
  210. # define PACKET3_DMA_DATA_SRC_CACHE_POLICY(x) ((x) << 13)
  211. /* 0 - LRU
  212. * 1 - Stream
  213. */
  214. # define PACKET3_DMA_DATA_DST_SEL(x) ((x) << 20)
  215. /* 0 - DST_ADDR using DAS
  216. * 1 - GDS
  217. * 3 - DST_ADDR using L2
  218. */
  219. # define PACKET3_DMA_DATA_DST_CACHE_POLICY(x) ((x) << 25)
  220. /* 0 - LRU
  221. * 1 - Stream
  222. */
  223. # define PACKET3_DMA_DATA_SRC_SEL(x) ((x) << 29)
  224. /* 0 - SRC_ADDR using SAS
  225. * 1 - GDS
  226. * 2 - DATA
  227. * 3 - SRC_ADDR using L2
  228. */
  229. # define PACKET3_DMA_DATA_CP_SYNC (1 << 31)
  230. /* COMMAND */
  231. # define PACKET3_DMA_DATA_CMD_SAS (1 << 26)
  232. /* 0 - memory
  233. * 1 - register
  234. */
  235. # define PACKET3_DMA_DATA_CMD_DAS (1 << 27)
  236. /* 0 - memory
  237. * 1 - register
  238. */
  239. # define PACKET3_DMA_DATA_CMD_SAIC (1 << 28)
  240. # define PACKET3_DMA_DATA_CMD_DAIC (1 << 29)
  241. # define PACKET3_DMA_DATA_CMD_RAW_WAIT (1 << 30)
  242. #define PACKET3_AQUIRE_MEM 0x58
  243. #define PACKET3_REWIND 0x59
  244. #define PACKET3_LOAD_UCONFIG_REG 0x5E
  245. #define PACKET3_LOAD_SH_REG 0x5F
  246. #define PACKET3_LOAD_CONFIG_REG 0x60
  247. #define PACKET3_LOAD_CONTEXT_REG 0x61
  248. #define PACKET3_SET_CONFIG_REG 0x68
  249. #define PACKET3_SET_CONFIG_REG_START 0x00002000
  250. #define PACKET3_SET_CONFIG_REG_END 0x00002c00
  251. #define PACKET3_SET_CONTEXT_REG 0x69
  252. #define PACKET3_SET_CONTEXT_REG_START 0x0000a000
  253. #define PACKET3_SET_CONTEXT_REG_END 0x0000a400
  254. #define PACKET3_SET_CONTEXT_REG_INDIRECT 0x73
  255. #define PACKET3_SET_SH_REG 0x76
  256. #define PACKET3_SET_SH_REG_START 0x00002c00
  257. #define PACKET3_SET_SH_REG_END 0x00003000
  258. #define PACKET3_SET_SH_REG_OFFSET 0x77
  259. #define PACKET3_SET_QUEUE_REG 0x78
  260. #define PACKET3_SET_UCONFIG_REG 0x79
  261. #define PACKET3_SET_UCONFIG_REG_START 0x0000c000
  262. #define PACKET3_SET_UCONFIG_REG_END 0x0000c400
  263. #define PACKET3_SET_UCONFIG_REG_INDEX_TYPE (2 << 28)
  264. #define PACKET3_SCRATCH_RAM_WRITE 0x7D
  265. #define PACKET3_SCRATCH_RAM_READ 0x7E
  266. #define PACKET3_LOAD_CONST_RAM 0x80
  267. #define PACKET3_WRITE_CONST_RAM 0x81
  268. #define PACKET3_DUMP_CONST_RAM 0x83
  269. #define PACKET3_INCREMENT_CE_COUNTER 0x84
  270. #define PACKET3_INCREMENT_DE_COUNTER 0x85
  271. #define PACKET3_WAIT_ON_CE_COUNTER 0x86
  272. #define PACKET3_WAIT_ON_DE_COUNTER_DIFF 0x88
  273. #define PACKET3_SWITCH_BUFFER 0x8B
  274. #define PACKET3_FRAME_CONTROL 0x90
  275. # define FRAME_CMD(x) ((x) << 28)
  276. /*
  277. * x=0: tmz_begin
  278. * x=1: tmz_end
  279. */
  280. #define PACKET3_INVALIDATE_TLBS 0x98
  281. # define PACKET3_INVALIDATE_TLBS_DST_SEL(x) ((x) << 0)
  282. # define PACKET3_INVALIDATE_TLBS_ALL_HUB(x) ((x) << 4)
  283. # define PACKET3_INVALIDATE_TLBS_PASID(x) ((x) << 5)
  284. # define PACKET3_INVALIDATE_TLBS_FLUSH_TYPE(x) ((x) << 29)
  285. #define PACKET3_SET_RESOURCES 0xA0
  286. /* 1. header
  287. * 2. CONTROL
  288. * 3. QUEUE_MASK_LO [31:0]
  289. * 4. QUEUE_MASK_HI [31:0]
  290. * 5. GWS_MASK_LO [31:0]
  291. * 6. GWS_MASK_HI [31:0]
  292. * 7. OAC_MASK [15:0]
  293. * 8. GDS_HEAP_SIZE [16:11] | GDS_HEAP_BASE [5:0]
  294. */
  295. # define PACKET3_SET_RESOURCES_VMID_MASK(x) ((x) << 0)
  296. # define PACKET3_SET_RESOURCES_UNMAP_LATENTY(x) ((x) << 16)
  297. # define PACKET3_SET_RESOURCES_QUEUE_TYPE(x) ((x) << 29)
  298. #define PACKET3_MAP_QUEUES 0xA2
  299. /* 1. header
  300. * 2. CONTROL
  301. * 3. CONTROL2
  302. * 4. MQD_ADDR_LO [31:0]
  303. * 5. MQD_ADDR_HI [31:0]
  304. * 6. WPTR_ADDR_LO [31:0]
  305. * 7. WPTR_ADDR_HI [31:0]
  306. */
  307. /* CONTROL */
  308. # define PACKET3_MAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  309. # define PACKET3_MAP_QUEUES_VMID(x) ((x) << 8)
  310. # define PACKET3_MAP_QUEUES_QUEUE(x) ((x) << 13)
  311. # define PACKET3_MAP_QUEUES_PIPE(x) ((x) << 16)
  312. # define PACKET3_MAP_QUEUES_ME(x) ((x) << 18)
  313. # define PACKET3_MAP_QUEUES_QUEUE_TYPE(x) ((x) << 21)
  314. # define PACKET3_MAP_QUEUES_ALLOC_FORMAT(x) ((x) << 24)
  315. # define PACKET3_MAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  316. # define PACKET3_MAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  317. /* CONTROL2 */
  318. # define PACKET3_MAP_QUEUES_CHECK_DISABLE(x) ((x) << 1)
  319. # define PACKET3_MAP_QUEUES_DOORBELL_OFFSET(x) ((x) << 2)
  320. #define PACKET3_UNMAP_QUEUES 0xA3
  321. /* 1. header
  322. * 2. CONTROL
  323. * 3. CONTROL2
  324. * 4. CONTROL3
  325. * 5. CONTROL4
  326. * 6. CONTROL5
  327. */
  328. /* CONTROL */
  329. # define PACKET3_UNMAP_QUEUES_ACTION(x) ((x) << 0)
  330. /* 0 - PREEMPT_QUEUES
  331. * 1 - RESET_QUEUES
  332. * 2 - DISABLE_PROCESS_QUEUES
  333. * 3 - PREEMPT_QUEUES_NO_UNMAP
  334. */
  335. # define PACKET3_UNMAP_QUEUES_QUEUE_SEL(x) ((x) << 4)
  336. # define PACKET3_UNMAP_QUEUES_ENGINE_SEL(x) ((x) << 26)
  337. # define PACKET3_UNMAP_QUEUES_NUM_QUEUES(x) ((x) << 29)
  338. /* CONTROL2a */
  339. # define PACKET3_UNMAP_QUEUES_PASID(x) ((x) << 0)
  340. /* CONTROL2b */
  341. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(x) ((x) << 2)
  342. /* CONTROL3a */
  343. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET1(x) ((x) << 2)
  344. /* CONTROL3b */
  345. # define PACKET3_UNMAP_QUEUES_RB_WPTR(x) ((x) << 0)
  346. /* CONTROL4 */
  347. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET2(x) ((x) << 2)
  348. /* CONTROL5 */
  349. # define PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET3(x) ((x) << 2)
  350. #define PACKET3_QUERY_STATUS 0xA4
  351. /* 1. header
  352. * 2. CONTROL
  353. * 3. CONTROL2
  354. * 4. ADDR_LO [31:0]
  355. * 5. ADDR_HI [31:0]
  356. * 6. DATA_LO [31:0]
  357. * 7. DATA_HI [31:0]
  358. */
  359. /* CONTROL */
  360. # define PACKET3_QUERY_STATUS_CONTEXT_ID(x) ((x) << 0)
  361. # define PACKET3_QUERY_STATUS_INTERRUPT_SEL(x) ((x) << 28)
  362. # define PACKET3_QUERY_STATUS_COMMAND(x) ((x) << 30)
  363. /* CONTROL2a */
  364. # define PACKET3_QUERY_STATUS_PASID(x) ((x) << 0)
  365. /* CONTROL2b */
  366. # define PACKET3_QUERY_STATUS_DOORBELL_OFFSET(x) ((x) << 2)
  367. # define PACKET3_QUERY_STATUS_ENG_SEL(x) ((x) << 25)
  368. #define VCE_CMD_NO_OP 0x00000000
  369. #define VCE_CMD_END 0x00000001
  370. #define VCE_CMD_IB 0x00000002
  371. #define VCE_CMD_FENCE 0x00000003
  372. #define VCE_CMD_TRAP 0x00000004
  373. #define VCE_CMD_IB_AUTO 0x00000005
  374. #define VCE_CMD_SEMAPHORE 0x00000006
  375. #define VCE_CMD_IB_VM 0x00000102
  376. #define VCE_CMD_WAIT_GE 0x00000106
  377. #define VCE_CMD_UPDATE_PTB 0x00000107
  378. #define VCE_CMD_FLUSH_TLB 0x00000108
  379. #define VCE_CMD_REG_WRITE 0x00000109
  380. #define VCE_CMD_REG_WAIT 0x0000010a
  381. #define HEVC_ENC_CMD_NO_OP 0x00000000
  382. #define HEVC_ENC_CMD_END 0x00000001
  383. #define HEVC_ENC_CMD_FENCE 0x00000003
  384. #define HEVC_ENC_CMD_TRAP 0x00000004
  385. #define HEVC_ENC_CMD_IB_VM 0x00000102
  386. #define HEVC_ENC_CMD_REG_WRITE 0x00000109
  387. #define HEVC_ENC_CMD_REG_WAIT 0x0000010a
  388. #endif