si_smc.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274
  1. /*
  2. * Copyright 2011 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. * Authors: Alex Deucher
  23. */
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "sid.h"
  28. #include "ppsmc.h"
  29. #include "amdgpu_ucode.h"
  30. #include "sislands_smc.h"
  31. static int si_set_smc_sram_address(struct amdgpu_device *adev,
  32. u32 smc_address, u32 limit)
  33. {
  34. if (smc_address & 3)
  35. return -EINVAL;
  36. if ((smc_address + 3) > limit)
  37. return -EINVAL;
  38. WREG32(SMC_IND_INDEX_0, smc_address);
  39. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  40. return 0;
  41. }
  42. int amdgpu_si_copy_bytes_to_smc(struct amdgpu_device *adev,
  43. u32 smc_start_address,
  44. const u8 *src, u32 byte_count, u32 limit)
  45. {
  46. unsigned long flags;
  47. int ret = 0;
  48. u32 data, original_data, addr, extra_shift;
  49. if (smc_start_address & 3)
  50. return -EINVAL;
  51. if ((smc_start_address + byte_count) > limit)
  52. return -EINVAL;
  53. addr = smc_start_address;
  54. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  55. while (byte_count >= 4) {
  56. /* SMC address space is BE */
  57. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  58. ret = si_set_smc_sram_address(adev, addr, limit);
  59. if (ret)
  60. goto done;
  61. WREG32(SMC_IND_DATA_0, data);
  62. src += 4;
  63. byte_count -= 4;
  64. addr += 4;
  65. }
  66. /* RMW for the final bytes */
  67. if (byte_count > 0) {
  68. data = 0;
  69. ret = si_set_smc_sram_address(adev, addr, limit);
  70. if (ret)
  71. goto done;
  72. original_data = RREG32(SMC_IND_DATA_0);
  73. extra_shift = 8 * (4 - byte_count);
  74. while (byte_count > 0) {
  75. /* SMC address space is BE */
  76. data = (data << 8) + *src++;
  77. byte_count--;
  78. }
  79. data <<= extra_shift;
  80. data |= (original_data & ~((~0UL) << extra_shift));
  81. ret = si_set_smc_sram_address(adev, addr, limit);
  82. if (ret)
  83. goto done;
  84. WREG32(SMC_IND_DATA_0, data);
  85. }
  86. done:
  87. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  88. return ret;
  89. }
  90. void amdgpu_si_start_smc(struct amdgpu_device *adev)
  91. {
  92. u32 tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  93. tmp &= ~RST_REG;
  94. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  95. }
  96. void amdgpu_si_reset_smc(struct amdgpu_device *adev)
  97. {
  98. u32 tmp;
  99. RREG32(CB_CGTT_SCLK_CTRL);
  100. RREG32(CB_CGTT_SCLK_CTRL);
  101. RREG32(CB_CGTT_SCLK_CTRL);
  102. RREG32(CB_CGTT_SCLK_CTRL);
  103. tmp = RREG32_SMC(SMC_SYSCON_RESET_CNTL) |
  104. RST_REG;
  105. WREG32_SMC(SMC_SYSCON_RESET_CNTL, tmp);
  106. }
  107. int amdgpu_si_program_jump_on_start(struct amdgpu_device *adev)
  108. {
  109. static const u8 data[] = { 0x0E, 0x00, 0x40, 0x40 };
  110. return amdgpu_si_copy_bytes_to_smc(adev, 0x0, data, 4, sizeof(data)+1);
  111. }
  112. void amdgpu_si_smc_clock(struct amdgpu_device *adev, bool enable)
  113. {
  114. u32 tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  115. if (enable)
  116. tmp &= ~CK_DISABLE;
  117. else
  118. tmp |= CK_DISABLE;
  119. WREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0, tmp);
  120. }
  121. bool amdgpu_si_is_smc_running(struct amdgpu_device *adev)
  122. {
  123. u32 rst = RREG32_SMC(SMC_SYSCON_RESET_CNTL);
  124. u32 clk = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  125. if (!(rst & RST_REG) && !(clk & CK_DISABLE))
  126. return true;
  127. return false;
  128. }
  129. PPSMC_Result amdgpu_si_send_msg_to_smc(struct amdgpu_device *adev,
  130. PPSMC_Msg msg)
  131. {
  132. u32 tmp;
  133. int i;
  134. if (!amdgpu_si_is_smc_running(adev))
  135. return PPSMC_Result_Failed;
  136. WREG32(SMC_MESSAGE_0, msg);
  137. for (i = 0; i < adev->usec_timeout; i++) {
  138. tmp = RREG32(SMC_RESP_0);
  139. if (tmp != 0)
  140. break;
  141. udelay(1);
  142. }
  143. return (PPSMC_Result)RREG32(SMC_RESP_0);
  144. }
  145. PPSMC_Result amdgpu_si_wait_for_smc_inactive(struct amdgpu_device *adev)
  146. {
  147. u32 tmp;
  148. int i;
  149. if (!amdgpu_si_is_smc_running(adev))
  150. return PPSMC_Result_OK;
  151. for (i = 0; i < adev->usec_timeout; i++) {
  152. tmp = RREG32_SMC(SMC_SYSCON_CLOCK_CNTL_0);
  153. if ((tmp & CKEN) == 0)
  154. break;
  155. udelay(1);
  156. }
  157. return PPSMC_Result_OK;
  158. }
  159. int amdgpu_si_load_smc_ucode(struct amdgpu_device *adev, u32 limit)
  160. {
  161. const struct smc_firmware_header_v1_0 *hdr;
  162. unsigned long flags;
  163. u32 ucode_start_address;
  164. u32 ucode_size;
  165. const u8 *src;
  166. u32 data;
  167. if (!adev->pm.fw)
  168. return -EINVAL;
  169. hdr = (const struct smc_firmware_header_v1_0 *)adev->pm.fw->data;
  170. amdgpu_ucode_print_smc_hdr(&hdr->header);
  171. adev->pm.fw_version = le32_to_cpu(hdr->header.ucode_version);
  172. ucode_start_address = le32_to_cpu(hdr->ucode_start_addr);
  173. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes);
  174. src = (const u8 *)
  175. (adev->pm.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  176. if (ucode_size & 3)
  177. return -EINVAL;
  178. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  179. WREG32(SMC_IND_INDEX_0, ucode_start_address);
  180. WREG32_P(SMC_IND_ACCESS_CNTL, AUTO_INCREMENT_IND_0, ~AUTO_INCREMENT_IND_0);
  181. while (ucode_size >= 4) {
  182. /* SMC address space is BE */
  183. data = (src[0] << 24) | (src[1] << 16) | (src[2] << 8) | src[3];
  184. WREG32(SMC_IND_DATA_0, data);
  185. src += 4;
  186. ucode_size -= 4;
  187. }
  188. WREG32_P(SMC_IND_ACCESS_CNTL, 0, ~AUTO_INCREMENT_IND_0);
  189. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  190. return 0;
  191. }
  192. int amdgpu_si_read_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,
  193. u32 *value, u32 limit)
  194. {
  195. unsigned long flags;
  196. int ret;
  197. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  198. ret = si_set_smc_sram_address(adev, smc_address, limit);
  199. if (ret == 0)
  200. *value = RREG32(SMC_IND_DATA_0);
  201. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  202. return ret;
  203. }
  204. int amdgpu_si_write_smc_sram_dword(struct amdgpu_device *adev, u32 smc_address,
  205. u32 value, u32 limit)
  206. {
  207. unsigned long flags;
  208. int ret;
  209. spin_lock_irqsave(&adev->smc_idx_lock, flags);
  210. ret = si_set_smc_sram_address(adev, smc_address, limit);
  211. if (ret == 0)
  212. WREG32(SMC_IND_DATA_0, value);
  213. spin_unlock_irqrestore(&adev->smc_idx_lock, flags);
  214. return ret;
  215. }