si_dpm.c 254 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684668566866687668866896690669166926693669466956696669766986699670067016702670367046705670667076708670967106711671267136714671567166717671867196720672167226723672467256726672767286729673067316732673367346735673667376738673967406741674267436744674567466747674867496750675167526753675467556756675767586759676067616762676367646765676667676768676967706771677267736774677567766777677867796780678167826783678467856786678767886789679067916792679367946795679667976798679968006801680268036804680568066807680868096810681168126813681468156816681768186819682068216822682368246825682668276828682968306831683268336834683568366837683868396840684168426843684468456846684768486849685068516852685368546855685668576858685968606861686268636864686568666867686868696870687168726873687468756876687768786879688068816882688368846885688668876888688968906891689268936894689568966897689868996900690169026903690469056906690769086909691069116912691369146915691669176918691969206921692269236924692569266927692869296930693169326933693469356936693769386939694069416942694369446945694669476948694969506951695269536954695569566957695869596960696169626963696469656966696769686969697069716972697369746975697669776978697969806981698269836984698569866987698869896990699169926993699469956996699769986999700070017002700370047005700670077008700970107011701270137014701570167017701870197020702170227023702470257026702770287029703070317032703370347035703670377038703970407041704270437044704570467047704870497050705170527053705470557056705770587059706070617062706370647065706670677068706970707071707270737074707570767077707870797080708170827083708470857086708770887089709070917092709370947095709670977098709971007101710271037104710571067107710871097110711171127113711471157116711771187119712071217122712371247125712671277128712971307131713271337134713571367137713871397140714171427143714471457146714771487149715071517152715371547155715671577158715971607161716271637164716571667167716871697170717171727173717471757176717771787179718071817182718371847185718671877188718971907191719271937194719571967197719871997200720172027203720472057206720772087209721072117212721372147215721672177218721972207221722272237224722572267227722872297230723172327233723472357236723772387239724072417242724372447245724672477248724972507251725272537254725572567257725872597260726172627263726472657266726772687269727072717272727372747275727672777278727972807281728272837284728572867287728872897290729172927293729472957296729772987299730073017302730373047305730673077308730973107311731273137314731573167317731873197320732173227323732473257326732773287329733073317332733373347335733673377338733973407341734273437344734573467347734873497350735173527353735473557356735773587359736073617362736373647365736673677368736973707371737273737374737573767377737873797380738173827383738473857386738773887389739073917392739373947395739673977398739974007401740274037404740574067407740874097410741174127413741474157416741774187419742074217422742374247425742674277428742974307431743274337434743574367437743874397440744174427443744474457446744774487449745074517452745374547455745674577458745974607461746274637464746574667467746874697470747174727473747474757476747774787479748074817482748374847485748674877488748974907491749274937494749574967497749874997500750175027503750475057506750775087509751075117512751375147515751675177518751975207521752275237524752575267527752875297530753175327533753475357536753775387539754075417542754375447545754675477548754975507551755275537554755575567557755875597560756175627563756475657566756775687569757075717572757375747575757675777578757975807581758275837584758575867587758875897590759175927593759475957596759775987599760076017602760376047605760676077608760976107611761276137614761576167617761876197620762176227623762476257626762776287629763076317632763376347635763676377638763976407641764276437644764576467647764876497650765176527653765476557656765776587659766076617662766376647665766676677668766976707671767276737674767576767677767876797680768176827683768476857686768776887689769076917692769376947695769676977698769977007701770277037704770577067707770877097710771177127713771477157716771777187719772077217722772377247725772677277728772977307731773277337734773577367737773877397740774177427743774477457746774777487749775077517752775377547755775677577758775977607761776277637764776577667767776877697770777177727773777477757776777777787779778077817782778377847785778677877788778977907791779277937794779577967797779877997800780178027803780478057806780778087809781078117812781378147815781678177818781978207821782278237824782578267827782878297830783178327833783478357836783778387839784078417842784378447845784678477848784978507851785278537854785578567857785878597860786178627863786478657866786778687869787078717872787378747875787678777878787978807881788278837884788578867887788878897890789178927893789478957896789778987899790079017902790379047905790679077908790979107911791279137914791579167917791879197920792179227923792479257926792779287929793079317932793379347935793679377938793979407941794279437944794579467947794879497950795179527953795479557956795779587959796079617962796379647965796679677968796979707971797279737974797579767977797879797980798179827983798479857986798779887989799079917992799379947995799679977998799980008001800280038004800580068007800880098010801180128013801480158016801780188019802080218022802380248025802680278028802980308031803280338034803580368037803880398040804180428043804480458046804780488049805080518052805380548055805680578058805980608061806280638064806580668067806880698070807180728073807480758076807780788079
  1. /*
  2. * Copyright 2013 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_dpm.h"
  27. #include "amdgpu_atombios.h"
  28. #include "amd_pcie.h"
  29. #include "sid.h"
  30. #include "r600_dpm.h"
  31. #include "si_dpm.h"
  32. #include "atom.h"
  33. #include "../include/pptable.h"
  34. #include <linux/math64.h>
  35. #include <linux/seq_file.h>
  36. #include <linux/firmware.h>
  37. #define MC_CG_ARB_FREQ_F0 0x0a
  38. #define MC_CG_ARB_FREQ_F1 0x0b
  39. #define MC_CG_ARB_FREQ_F2 0x0c
  40. #define MC_CG_ARB_FREQ_F3 0x0d
  41. #define SMC_RAM_END 0x20000
  42. #define SCLK_MIN_DEEPSLEEP_FREQ 1350
  43. /* sizeof(ATOM_PPLIB_EXTENDEDHEADER) */
  44. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V2 12
  45. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V3 14
  46. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V4 16
  47. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V5 18
  48. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V6 20
  49. #define SIZE_OF_ATOM_PPLIB_EXTENDEDHEADER_V7 22
  50. #define BIOS_SCRATCH_4 0x5cd
  51. MODULE_FIRMWARE("amdgpu/tahiti_smc.bin");
  52. MODULE_FIRMWARE("amdgpu/pitcairn_smc.bin");
  53. MODULE_FIRMWARE("amdgpu/pitcairn_k_smc.bin");
  54. MODULE_FIRMWARE("amdgpu/verde_smc.bin");
  55. MODULE_FIRMWARE("amdgpu/verde_k_smc.bin");
  56. MODULE_FIRMWARE("amdgpu/oland_smc.bin");
  57. MODULE_FIRMWARE("amdgpu/oland_k_smc.bin");
  58. MODULE_FIRMWARE("amdgpu/hainan_smc.bin");
  59. MODULE_FIRMWARE("amdgpu/hainan_k_smc.bin");
  60. MODULE_FIRMWARE("amdgpu/banks_k_2_smc.bin");
  61. static const struct amd_pm_funcs si_dpm_funcs;
  62. union power_info {
  63. struct _ATOM_POWERPLAY_INFO info;
  64. struct _ATOM_POWERPLAY_INFO_V2 info_2;
  65. struct _ATOM_POWERPLAY_INFO_V3 info_3;
  66. struct _ATOM_PPLIB_POWERPLAYTABLE pplib;
  67. struct _ATOM_PPLIB_POWERPLAYTABLE2 pplib2;
  68. struct _ATOM_PPLIB_POWERPLAYTABLE3 pplib3;
  69. struct _ATOM_PPLIB_POWERPLAYTABLE4 pplib4;
  70. struct _ATOM_PPLIB_POWERPLAYTABLE5 pplib5;
  71. };
  72. union fan_info {
  73. struct _ATOM_PPLIB_FANTABLE fan;
  74. struct _ATOM_PPLIB_FANTABLE2 fan2;
  75. struct _ATOM_PPLIB_FANTABLE3 fan3;
  76. };
  77. union pplib_clock_info {
  78. struct _ATOM_PPLIB_R600_CLOCK_INFO r600;
  79. struct _ATOM_PPLIB_RS780_CLOCK_INFO rs780;
  80. struct _ATOM_PPLIB_EVERGREEN_CLOCK_INFO evergreen;
  81. struct _ATOM_PPLIB_SUMO_CLOCK_INFO sumo;
  82. struct _ATOM_PPLIB_SI_CLOCK_INFO si;
  83. };
  84. static const u32 r600_utc[R600_PM_NUMBER_OF_TC] =
  85. {
  86. R600_UTC_DFLT_00,
  87. R600_UTC_DFLT_01,
  88. R600_UTC_DFLT_02,
  89. R600_UTC_DFLT_03,
  90. R600_UTC_DFLT_04,
  91. R600_UTC_DFLT_05,
  92. R600_UTC_DFLT_06,
  93. R600_UTC_DFLT_07,
  94. R600_UTC_DFLT_08,
  95. R600_UTC_DFLT_09,
  96. R600_UTC_DFLT_10,
  97. R600_UTC_DFLT_11,
  98. R600_UTC_DFLT_12,
  99. R600_UTC_DFLT_13,
  100. R600_UTC_DFLT_14,
  101. };
  102. static const u32 r600_dtc[R600_PM_NUMBER_OF_TC] =
  103. {
  104. R600_DTC_DFLT_00,
  105. R600_DTC_DFLT_01,
  106. R600_DTC_DFLT_02,
  107. R600_DTC_DFLT_03,
  108. R600_DTC_DFLT_04,
  109. R600_DTC_DFLT_05,
  110. R600_DTC_DFLT_06,
  111. R600_DTC_DFLT_07,
  112. R600_DTC_DFLT_08,
  113. R600_DTC_DFLT_09,
  114. R600_DTC_DFLT_10,
  115. R600_DTC_DFLT_11,
  116. R600_DTC_DFLT_12,
  117. R600_DTC_DFLT_13,
  118. R600_DTC_DFLT_14,
  119. };
  120. static const struct si_cac_config_reg cac_weights_tahiti[] =
  121. {
  122. { 0x0, 0x0000ffff, 0, 0xc, SISLANDS_CACCONFIG_CGIND },
  123. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  124. { 0x1, 0x0000ffff, 0, 0x101, SISLANDS_CACCONFIG_CGIND },
  125. { 0x1, 0xffff0000, 16, 0xc, SISLANDS_CACCONFIG_CGIND },
  126. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  127. { 0x3, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  128. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  129. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  130. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  131. { 0x5, 0x0000ffff, 0, 0x8fc, SISLANDS_CACCONFIG_CGIND },
  132. { 0x5, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  133. { 0x6, 0x0000ffff, 0, 0x95, SISLANDS_CACCONFIG_CGIND },
  134. { 0x6, 0xffff0000, 16, 0x34e, SISLANDS_CACCONFIG_CGIND },
  135. { 0x18f, 0x0000ffff, 0, 0x1a1, SISLANDS_CACCONFIG_CGIND },
  136. { 0x7, 0x0000ffff, 0, 0xda, SISLANDS_CACCONFIG_CGIND },
  137. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  138. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  139. { 0x8, 0xffff0000, 16, 0x46, SISLANDS_CACCONFIG_CGIND },
  140. { 0x9, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  141. { 0xa, 0x0000ffff, 0, 0x208, SISLANDS_CACCONFIG_CGIND },
  142. { 0xb, 0x0000ffff, 0, 0xe7, SISLANDS_CACCONFIG_CGIND },
  143. { 0xb, 0xffff0000, 16, 0x948, SISLANDS_CACCONFIG_CGIND },
  144. { 0xc, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  145. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  146. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  147. { 0xe, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  148. { 0xf, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  149. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  150. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  151. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  152. { 0x11, 0x0000ffff, 0, 0x167, SISLANDS_CACCONFIG_CGIND },
  153. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  154. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  155. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  156. { 0x13, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  157. { 0x14, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  158. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  159. { 0x15, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  160. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  161. { 0x16, 0x0000ffff, 0, 0x31, SISLANDS_CACCONFIG_CGIND },
  162. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  163. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  164. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  165. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  166. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  167. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  168. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  169. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  170. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  171. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  172. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  173. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  174. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  175. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  176. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  177. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  178. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  179. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  180. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  181. { 0x6d, 0x0000ffff, 0, 0x18e, SISLANDS_CACCONFIG_CGIND },
  182. { 0xFFFFFFFF }
  183. };
  184. static const struct si_cac_config_reg lcac_tahiti[] =
  185. {
  186. { 0x143, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  187. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  188. { 0x146, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  189. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  190. { 0x149, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  191. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  192. { 0x14c, 0x0001fffe, 1, 0x3, SISLANDS_CACCONFIG_CGIND },
  193. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  194. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  195. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  196. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  197. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  198. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  199. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  200. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  201. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  202. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  203. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  204. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  205. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  206. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  207. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  208. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  209. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  210. { 0x8c, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  211. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  212. { 0x8f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  213. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  214. { 0x92, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  215. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  216. { 0x95, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  217. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  218. { 0x14f, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  219. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  220. { 0x152, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  221. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  222. { 0x155, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  223. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  224. { 0x158, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  225. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  226. { 0x110, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  227. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  228. { 0x113, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  229. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  230. { 0x116, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  231. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  232. { 0x119, 0x0001fffe, 1, 0x8, SISLANDS_CACCONFIG_CGIND },
  233. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  234. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  235. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  236. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  237. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  238. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  239. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  240. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  241. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  242. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  243. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  244. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  245. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  246. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  247. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  248. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  249. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  250. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  251. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  252. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  253. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  254. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  255. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  256. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  257. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  258. { 0x16d, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  259. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  260. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  261. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  262. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  263. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  264. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  265. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  266. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  267. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  268. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  269. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  270. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  271. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  272. { 0xFFFFFFFF }
  273. };
  274. static const struct si_cac_config_reg cac_override_tahiti[] =
  275. {
  276. { 0xFFFFFFFF }
  277. };
  278. static const struct si_powertune_data powertune_data_tahiti =
  279. {
  280. ((1 << 16) | 27027),
  281. 6,
  282. 0,
  283. 4,
  284. 95,
  285. {
  286. 0UL,
  287. 0UL,
  288. 4521550UL,
  289. 309631529UL,
  290. -1270850L,
  291. 4513710L,
  292. 40
  293. },
  294. 595000000UL,
  295. 12,
  296. {
  297. 0,
  298. 0,
  299. 0,
  300. 0,
  301. 0,
  302. 0,
  303. 0,
  304. 0
  305. },
  306. true
  307. };
  308. static const struct si_dte_data dte_data_tahiti =
  309. {
  310. { 1159409, 0, 0, 0, 0 },
  311. { 777, 0, 0, 0, 0 },
  312. 2,
  313. 54000,
  314. 127000,
  315. 25,
  316. 2,
  317. 10,
  318. 13,
  319. { 27, 31, 35, 39, 43, 47, 54, 61, 67, 74, 81, 88, 95, 0, 0, 0 },
  320. { 240888759, 221057860, 235370597, 162287531, 158510299, 131423027, 116673180, 103067515, 87941937, 76209048, 68209175, 64090048, 58301890, 0, 0, 0 },
  321. { 12024, 11189, 11451, 8411, 7939, 6666, 5681, 4905, 4241, 3720, 3354, 3122, 2890, 0, 0, 0 },
  322. 85,
  323. false
  324. };
  325. #if 0
  326. static const struct si_dte_data dte_data_tahiti_le =
  327. {
  328. { 0x1E8480, 0x7A1200, 0x2160EC0, 0x3938700, 0 },
  329. { 0x7D, 0x7D, 0x4E4, 0xB00, 0 },
  330. 0x5,
  331. 0xAFC8,
  332. 0x64,
  333. 0x32,
  334. 1,
  335. 0,
  336. 0x10,
  337. { 0x78, 0x7C, 0x82, 0x88, 0x8E, 0x94, 0x9A, 0xA0, 0xA6, 0xAC, 0xB0, 0xB4, 0xB8, 0xBC, 0xC0, 0xC4 },
  338. { 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700, 0x3938700 },
  339. { 0x2AF8, 0x2AF8, 0x29BB, 0x27F9, 0x2637, 0x2475, 0x22B3, 0x20F1, 0x1F2F, 0x1D6D, 0x1734, 0x1414, 0x10F4, 0xDD4, 0xAB4, 0x794 },
  340. 85,
  341. true
  342. };
  343. #endif
  344. static const struct si_dte_data dte_data_tahiti_pro =
  345. {
  346. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  347. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  348. 5,
  349. 45000,
  350. 100,
  351. 0xA,
  352. 1,
  353. 0,
  354. 0x10,
  355. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  356. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  357. { 0x7D0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  358. 90,
  359. true
  360. };
  361. static const struct si_dte_data dte_data_new_zealand =
  362. {
  363. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0 },
  364. { 0x29B, 0x3E9, 0x537, 0x7D2, 0 },
  365. 0x5,
  366. 0xAFC8,
  367. 0x69,
  368. 0x32,
  369. 1,
  370. 0,
  371. 0x10,
  372. { 0x82, 0xA0, 0xB4, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE, 0xFE },
  373. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  374. { 0xDAC, 0x1388, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685, 0x685 },
  375. 85,
  376. true
  377. };
  378. static const struct si_dte_data dte_data_aruba_pro =
  379. {
  380. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  381. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  382. 5,
  383. 45000,
  384. 100,
  385. 0xA,
  386. 1,
  387. 0,
  388. 0x10,
  389. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  390. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  391. { 0x1000, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  392. 90,
  393. true
  394. };
  395. static const struct si_dte_data dte_data_malta =
  396. {
  397. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  398. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  399. 5,
  400. 45000,
  401. 100,
  402. 0xA,
  403. 1,
  404. 0,
  405. 0x10,
  406. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  407. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  408. { 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  409. 90,
  410. true
  411. };
  412. static const struct si_cac_config_reg cac_weights_pitcairn[] =
  413. {
  414. { 0x0, 0x0000ffff, 0, 0x8a, SISLANDS_CACCONFIG_CGIND },
  415. { 0x0, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  416. { 0x1, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  417. { 0x1, 0xffff0000, 16, 0x24d, SISLANDS_CACCONFIG_CGIND },
  418. { 0x2, 0x0000ffff, 0, 0x19, SISLANDS_CACCONFIG_CGIND },
  419. { 0x3, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  420. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  421. { 0x4, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  422. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  423. { 0x5, 0x0000ffff, 0, 0xc11, SISLANDS_CACCONFIG_CGIND },
  424. { 0x5, 0xffff0000, 16, 0x7f3, SISLANDS_CACCONFIG_CGIND },
  425. { 0x6, 0x0000ffff, 0, 0x403, SISLANDS_CACCONFIG_CGIND },
  426. { 0x6, 0xffff0000, 16, 0x367, SISLANDS_CACCONFIG_CGIND },
  427. { 0x18f, 0x0000ffff, 0, 0x4c9, SISLANDS_CACCONFIG_CGIND },
  428. { 0x7, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  429. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  430. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  431. { 0x8, 0xffff0000, 16, 0x45d, SISLANDS_CACCONFIG_CGIND },
  432. { 0x9, 0x0000ffff, 0, 0x36d, SISLANDS_CACCONFIG_CGIND },
  433. { 0xa, 0x0000ffff, 0, 0x534, SISLANDS_CACCONFIG_CGIND },
  434. { 0xb, 0x0000ffff, 0, 0x5da, SISLANDS_CACCONFIG_CGIND },
  435. { 0xb, 0xffff0000, 16, 0x880, SISLANDS_CACCONFIG_CGIND },
  436. { 0xc, 0x0000ffff, 0, 0x201, SISLANDS_CACCONFIG_CGIND },
  437. { 0xd, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  438. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  439. { 0xe, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  440. { 0xf, 0x0000ffff, 0, 0x1f, SISLANDS_CACCONFIG_CGIND },
  441. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  442. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  443. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  444. { 0x11, 0x0000ffff, 0, 0x5de, SISLANDS_CACCONFIG_CGIND },
  445. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  446. { 0x12, 0x0000ffff, 0, 0x7b, SISLANDS_CACCONFIG_CGIND },
  447. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  448. { 0x13, 0xffff0000, 16, 0x13, SISLANDS_CACCONFIG_CGIND },
  449. { 0x14, 0x0000ffff, 0, 0xf9, SISLANDS_CACCONFIG_CGIND },
  450. { 0x15, 0x0000ffff, 0, 0x66, SISLANDS_CACCONFIG_CGIND },
  451. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  452. { 0x4e, 0x0000ffff, 0, 0x13, SISLANDS_CACCONFIG_CGIND },
  453. { 0x16, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  454. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  455. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  456. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  457. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  458. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  459. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  460. { 0x1a, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  461. { 0x1a, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  462. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  463. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  464. { 0x1c, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  465. { 0x1c, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  466. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  467. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  468. { 0x1e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  469. { 0x1e, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  470. { 0x1f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  471. { 0x1f, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  472. { 0x20, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  473. { 0x6d, 0x0000ffff, 0, 0x186, SISLANDS_CACCONFIG_CGIND },
  474. { 0xFFFFFFFF }
  475. };
  476. static const struct si_cac_config_reg lcac_pitcairn[] =
  477. {
  478. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  479. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  480. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  481. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  482. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  483. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  484. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  485. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  486. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  487. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  488. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  489. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  490. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  491. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  492. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  493. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  494. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  495. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  496. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  497. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  498. { 0x8f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  499. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  500. { 0x146, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  501. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  502. { 0x9e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  503. { 0x9e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  504. { 0x10a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  505. { 0x10a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  506. { 0x116, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  507. { 0x116, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  508. { 0x155, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  509. { 0x155, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  510. { 0x92, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  511. { 0x92, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  512. { 0x149, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  513. { 0x149, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  514. { 0x101, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  515. { 0x101, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  516. { 0x10d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  517. { 0x10d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  518. { 0x119, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  519. { 0x119, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  520. { 0x158, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  521. { 0x158, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  522. { 0x95, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  523. { 0x95, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  524. { 0x14c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  525. { 0x14c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  526. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  527. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  528. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  529. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  530. { 0x122, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  531. { 0x122, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  532. { 0x125, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  533. { 0x125, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  534. { 0x128, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  535. { 0x128, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  536. { 0x12b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  537. { 0x12b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  538. { 0x164, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  539. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  540. { 0x167, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  541. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  542. { 0x16a, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  543. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  544. { 0x15e, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  545. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  546. { 0x161, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  547. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  548. { 0x15b, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  549. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  550. { 0x16d, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  551. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  552. { 0x170, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  553. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  554. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  555. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  556. { 0x176, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  557. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  558. { 0x179, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  559. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  560. { 0x17c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  561. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  562. { 0x17f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  563. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  564. { 0xFFFFFFFF }
  565. };
  566. static const struct si_cac_config_reg cac_override_pitcairn[] =
  567. {
  568. { 0xFFFFFFFF }
  569. };
  570. static const struct si_powertune_data powertune_data_pitcairn =
  571. {
  572. ((1 << 16) | 27027),
  573. 5,
  574. 0,
  575. 6,
  576. 100,
  577. {
  578. 51600000UL,
  579. 1800000UL,
  580. 7194395UL,
  581. 309631529UL,
  582. -1270850L,
  583. 4513710L,
  584. 100
  585. },
  586. 117830498UL,
  587. 12,
  588. {
  589. 0,
  590. 0,
  591. 0,
  592. 0,
  593. 0,
  594. 0,
  595. 0,
  596. 0
  597. },
  598. true
  599. };
  600. static const struct si_dte_data dte_data_pitcairn =
  601. {
  602. { 0, 0, 0, 0, 0 },
  603. { 0, 0, 0, 0, 0 },
  604. 0,
  605. 0,
  606. 0,
  607. 0,
  608. 0,
  609. 0,
  610. 0,
  611. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  612. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  613. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  614. 0,
  615. false
  616. };
  617. static const struct si_dte_data dte_data_curacao_xt =
  618. {
  619. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  620. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  621. 5,
  622. 45000,
  623. 100,
  624. 0xA,
  625. 1,
  626. 0,
  627. 0x10,
  628. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  629. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  630. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  631. 90,
  632. true
  633. };
  634. static const struct si_dte_data dte_data_curacao_pro =
  635. {
  636. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  637. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  638. 5,
  639. 45000,
  640. 100,
  641. 0xA,
  642. 1,
  643. 0,
  644. 0x10,
  645. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  646. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  647. { 0x1D17, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  648. 90,
  649. true
  650. };
  651. static const struct si_dte_data dte_data_neptune_xt =
  652. {
  653. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  654. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  655. 5,
  656. 45000,
  657. 100,
  658. 0xA,
  659. 1,
  660. 0,
  661. 0x10,
  662. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  663. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  664. { 0x3A2F, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  665. 90,
  666. true
  667. };
  668. static const struct si_cac_config_reg cac_weights_chelsea_pro[] =
  669. {
  670. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  671. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  672. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  673. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  674. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  675. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  676. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  677. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  678. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  679. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  680. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  681. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  682. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  683. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  684. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  685. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  686. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  687. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  688. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  689. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  690. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  691. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  692. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  693. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  694. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  695. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  696. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  697. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  698. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  699. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  700. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  701. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  702. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  703. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  704. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  705. { 0x14, 0x0000ffff, 0, 0x2BD, SISLANDS_CACCONFIG_CGIND },
  706. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  707. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  708. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  709. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  710. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  711. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  712. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  713. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  714. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  715. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  716. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  717. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  718. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  719. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  720. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  721. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  722. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  723. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  724. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  725. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  726. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  727. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  728. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  729. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  730. { 0xFFFFFFFF }
  731. };
  732. static const struct si_cac_config_reg cac_weights_chelsea_xt[] =
  733. {
  734. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  735. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  736. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  737. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  738. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  739. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  740. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  741. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  742. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  743. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  744. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  745. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  746. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  747. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  748. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  749. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  750. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  751. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  752. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  753. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  754. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  755. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  756. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  757. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  758. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  759. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  760. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  761. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  762. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  763. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  764. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  765. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  766. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  767. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  768. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  769. { 0x14, 0x0000ffff, 0, 0x30A, SISLANDS_CACCONFIG_CGIND },
  770. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  771. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  772. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  773. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  774. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  775. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  776. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  777. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  778. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  779. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  780. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  781. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  782. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  783. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  784. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  785. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  786. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  787. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  788. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  789. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  790. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  791. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  792. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  793. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  794. { 0xFFFFFFFF }
  795. };
  796. static const struct si_cac_config_reg cac_weights_heathrow[] =
  797. {
  798. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  799. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  800. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  801. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  802. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  803. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  804. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  805. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  806. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  807. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  808. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  809. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  810. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  811. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  812. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  813. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  814. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  815. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  816. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  817. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  818. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  819. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  820. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  821. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  822. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  823. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  824. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  825. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  826. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  827. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  828. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  829. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  830. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  831. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  832. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  833. { 0x14, 0x0000ffff, 0, 0x362, SISLANDS_CACCONFIG_CGIND },
  834. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  835. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  836. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  837. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  838. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  839. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  840. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  841. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  842. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  843. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  844. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  845. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  846. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  847. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  848. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  849. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  850. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  851. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  852. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  853. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  854. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  855. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  856. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  857. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  858. { 0xFFFFFFFF }
  859. };
  860. static const struct si_cac_config_reg cac_weights_cape_verde_pro[] =
  861. {
  862. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  863. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  864. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  865. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  866. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  867. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  868. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  869. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  870. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  871. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  872. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  873. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  874. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  875. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  876. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  877. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  878. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  879. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  880. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  881. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  882. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  883. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  884. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  885. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  886. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  887. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  888. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  889. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  890. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  891. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  892. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  893. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  894. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  895. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  896. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  897. { 0x14, 0x0000ffff, 0, 0x315, SISLANDS_CACCONFIG_CGIND },
  898. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  899. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  900. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  901. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  902. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  903. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  904. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  905. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  906. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  907. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  908. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  909. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  910. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  911. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  912. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  913. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  914. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  915. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  916. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  917. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  918. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  919. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  920. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  921. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  922. { 0xFFFFFFFF }
  923. };
  924. static const struct si_cac_config_reg cac_weights_cape_verde[] =
  925. {
  926. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  927. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  928. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  929. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  930. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  931. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  932. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  933. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  934. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  935. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  936. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  937. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  938. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  939. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  940. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  941. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  942. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  943. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  944. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  945. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  946. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  947. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  948. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  949. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  950. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  951. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  952. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  953. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  954. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  955. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  956. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  957. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  958. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  959. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  960. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  961. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  962. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  963. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  964. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  965. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  966. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  967. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  968. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  969. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  970. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  971. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  972. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  973. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  974. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  975. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  976. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  977. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  978. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  979. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  980. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  981. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  982. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  983. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  984. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  985. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  986. { 0xFFFFFFFF }
  987. };
  988. static const struct si_cac_config_reg lcac_cape_verde[] =
  989. {
  990. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  991. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  992. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  993. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  994. { 0x110, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  995. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  996. { 0x14f, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  997. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  998. { 0x8c, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  999. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1000. { 0x143, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1001. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1002. { 0x9b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1003. { 0x9b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1004. { 0x107, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1005. { 0x107, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1006. { 0x113, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1007. { 0x113, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1008. { 0x152, 0x0001fffe, 1, 0x5, SISLANDS_CACCONFIG_CGIND },
  1009. { 0x152, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1010. { 0x8f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1011. { 0x8f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1012. { 0x146, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1013. { 0x146, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1014. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1015. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1016. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1017. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1018. { 0x164, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1019. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1020. { 0x167, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1021. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1022. { 0x16a, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1023. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1024. { 0x15e, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1025. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1026. { 0x161, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1027. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1028. { 0x15b, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1029. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1030. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1031. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1032. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1033. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1034. { 0x173, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1035. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1036. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1037. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1038. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1039. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1040. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1041. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1042. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1043. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1044. { 0xFFFFFFFF }
  1045. };
  1046. static const struct si_cac_config_reg cac_override_cape_verde[] =
  1047. {
  1048. { 0xFFFFFFFF }
  1049. };
  1050. static const struct si_powertune_data powertune_data_cape_verde =
  1051. {
  1052. ((1 << 16) | 0x6993),
  1053. 5,
  1054. 0,
  1055. 7,
  1056. 105,
  1057. {
  1058. 0UL,
  1059. 0UL,
  1060. 7194395UL,
  1061. 309631529UL,
  1062. -1270850L,
  1063. 4513710L,
  1064. 100
  1065. },
  1066. 117830498UL,
  1067. 12,
  1068. {
  1069. 0,
  1070. 0,
  1071. 0,
  1072. 0,
  1073. 0,
  1074. 0,
  1075. 0,
  1076. 0
  1077. },
  1078. true
  1079. };
  1080. static const struct si_dte_data dte_data_cape_verde =
  1081. {
  1082. { 0, 0, 0, 0, 0 },
  1083. { 0, 0, 0, 0, 0 },
  1084. 0,
  1085. 0,
  1086. 0,
  1087. 0,
  1088. 0,
  1089. 0,
  1090. 0,
  1091. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1092. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1093. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1094. 0,
  1095. false
  1096. };
  1097. static const struct si_dte_data dte_data_venus_xtx =
  1098. {
  1099. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1100. { 0x71C, 0xAAB, 0xE39, 0x11C7, 0x0 },
  1101. 5,
  1102. 55000,
  1103. 0x69,
  1104. 0xA,
  1105. 1,
  1106. 0,
  1107. 0x3,
  1108. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1109. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1110. { 0xD6D8, 0x88B8, 0x1555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1111. 90,
  1112. true
  1113. };
  1114. static const struct si_dte_data dte_data_venus_xt =
  1115. {
  1116. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1117. { 0xBDA, 0x11C7, 0x17B4, 0x1DA1, 0x0 },
  1118. 5,
  1119. 55000,
  1120. 0x69,
  1121. 0xA,
  1122. 1,
  1123. 0,
  1124. 0x3,
  1125. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1126. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1127. { 0xAFC8, 0x88B8, 0x238E, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1128. 90,
  1129. true
  1130. };
  1131. static const struct si_dte_data dte_data_venus_pro =
  1132. {
  1133. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1134. { 0x11C7, 0x1AAB, 0x238E, 0x2C72, 0x0 },
  1135. 5,
  1136. 55000,
  1137. 0x69,
  1138. 0xA,
  1139. 1,
  1140. 0,
  1141. 0x3,
  1142. { 0x96, 0xB4, 0xFF, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1143. { 0x895440, 0x3D0900, 0x989680, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1144. { 0x88B8, 0x88B8, 0x3555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1145. 90,
  1146. true
  1147. };
  1148. static const struct si_cac_config_reg cac_weights_oland[] =
  1149. {
  1150. { 0x0, 0x0000ffff, 0, 0x82, SISLANDS_CACCONFIG_CGIND },
  1151. { 0x0, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1152. { 0x1, 0x0000ffff, 0, 0x153, SISLANDS_CACCONFIG_CGIND },
  1153. { 0x1, 0xffff0000, 16, 0x52, SISLANDS_CACCONFIG_CGIND },
  1154. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1155. { 0x3, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1156. { 0x3, 0xffff0000, 16, 0x4F, SISLANDS_CACCONFIG_CGIND },
  1157. { 0x4, 0x0000ffff, 0, 0x135, SISLANDS_CACCONFIG_CGIND },
  1158. { 0x4, 0xffff0000, 16, 0xAC, SISLANDS_CACCONFIG_CGIND },
  1159. { 0x5, 0x0000ffff, 0, 0x118, SISLANDS_CACCONFIG_CGIND },
  1160. { 0x5, 0xffff0000, 16, 0xBE, SISLANDS_CACCONFIG_CGIND },
  1161. { 0x6, 0x0000ffff, 0, 0x110, SISLANDS_CACCONFIG_CGIND },
  1162. { 0x6, 0xffff0000, 16, 0x4CD, SISLANDS_CACCONFIG_CGIND },
  1163. { 0x18f, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1164. { 0x7, 0x0000ffff, 0, 0x37, SISLANDS_CACCONFIG_CGIND },
  1165. { 0x7, 0xffff0000, 16, 0x27, SISLANDS_CACCONFIG_CGIND },
  1166. { 0x8, 0x0000ffff, 0, 0xC3, SISLANDS_CACCONFIG_CGIND },
  1167. { 0x8, 0xffff0000, 16, 0x35, SISLANDS_CACCONFIG_CGIND },
  1168. { 0x9, 0x0000ffff, 0, 0x28, SISLANDS_CACCONFIG_CGIND },
  1169. { 0xa, 0x0000ffff, 0, 0x26C, SISLANDS_CACCONFIG_CGIND },
  1170. { 0xb, 0x0000ffff, 0, 0x3B2, SISLANDS_CACCONFIG_CGIND },
  1171. { 0xb, 0xffff0000, 16, 0x99D, SISLANDS_CACCONFIG_CGIND },
  1172. { 0xc, 0x0000ffff, 0, 0xA3F, SISLANDS_CACCONFIG_CGIND },
  1173. { 0xd, 0x0000ffff, 0, 0xA, SISLANDS_CACCONFIG_CGIND },
  1174. { 0xd, 0xffff0000, 16, 0xA, SISLANDS_CACCONFIG_CGIND },
  1175. { 0xe, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1176. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1177. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1178. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1179. { 0x10, 0xffff0000, 16, 0x1, SISLANDS_CACCONFIG_CGIND },
  1180. { 0x11, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1181. { 0x11, 0xffff0000, 16, 0x15, SISLANDS_CACCONFIG_CGIND },
  1182. { 0x12, 0x0000ffff, 0, 0x34, SISLANDS_CACCONFIG_CGIND },
  1183. { 0x13, 0x0000ffff, 0, 0x4, SISLANDS_CACCONFIG_CGIND },
  1184. { 0x13, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1185. { 0x14, 0x0000ffff, 0, 0x3BA, SISLANDS_CACCONFIG_CGIND },
  1186. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1187. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1188. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1189. { 0x16, 0x0000ffff, 0, 0x30, SISLANDS_CACCONFIG_CGIND },
  1190. { 0x16, 0xffff0000, 16, 0x7A, SISLANDS_CACCONFIG_CGIND },
  1191. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1192. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1193. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1194. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1195. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1196. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1197. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1198. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1199. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1200. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1201. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1202. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1203. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1204. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1205. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1206. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1207. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1208. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1209. { 0x6d, 0x0000ffff, 0, 0x100, SISLANDS_CACCONFIG_CGIND },
  1210. { 0xFFFFFFFF }
  1211. };
  1212. static const struct si_cac_config_reg cac_weights_mars_pro[] =
  1213. {
  1214. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1215. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1216. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1217. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1218. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1219. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1220. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1221. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1222. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1223. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1224. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1225. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1226. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1227. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1228. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1229. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1230. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1231. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1232. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1233. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1234. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1235. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1236. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1237. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1238. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1239. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1240. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1241. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1242. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1243. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1244. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1245. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1246. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1247. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1248. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1249. { 0x14, 0x0000ffff, 0, 0x2, SISLANDS_CACCONFIG_CGIND },
  1250. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1251. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1252. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1253. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1254. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1255. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1256. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1257. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1258. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1259. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1260. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1261. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1262. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1263. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1264. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1265. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1266. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1267. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1268. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1269. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1270. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1271. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1272. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1273. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1274. { 0xFFFFFFFF }
  1275. };
  1276. static const struct si_cac_config_reg cac_weights_mars_xt[] =
  1277. {
  1278. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1279. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1280. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1281. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1282. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1283. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1284. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1285. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1286. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1287. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1288. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1289. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1290. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1291. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1292. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1293. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1294. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1295. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1296. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1297. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1298. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1299. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1300. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1301. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1302. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1303. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1304. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1305. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1306. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1307. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1308. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1309. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1310. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1311. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1312. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1313. { 0x14, 0x0000ffff, 0, 0x60, SISLANDS_CACCONFIG_CGIND },
  1314. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1315. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1316. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1317. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1318. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1319. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1320. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1321. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1322. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1323. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1324. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1325. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1326. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1327. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1328. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1329. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1330. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1331. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1332. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1333. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1334. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1335. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1336. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1337. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1338. { 0xFFFFFFFF }
  1339. };
  1340. static const struct si_cac_config_reg cac_weights_oland_pro[] =
  1341. {
  1342. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1343. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1344. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1345. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1346. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1347. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1348. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1349. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1350. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1351. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1352. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1353. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1354. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1355. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1356. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1357. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1358. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1359. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1360. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1361. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1362. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1363. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1364. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1365. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1366. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1367. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1368. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1369. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1370. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1371. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1372. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1373. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1374. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1375. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1376. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1377. { 0x14, 0x0000ffff, 0, 0x90, SISLANDS_CACCONFIG_CGIND },
  1378. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1379. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1380. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1381. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1382. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1383. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1384. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1385. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1386. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1387. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1388. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1389. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1390. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1391. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1392. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1393. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1394. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1395. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1396. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1397. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1398. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1399. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1400. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1401. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1402. { 0xFFFFFFFF }
  1403. };
  1404. static const struct si_cac_config_reg cac_weights_oland_xt[] =
  1405. {
  1406. { 0x0, 0x0000ffff, 0, 0x43, SISLANDS_CACCONFIG_CGIND },
  1407. { 0x0, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1408. { 0x1, 0x0000ffff, 0, 0xAF, SISLANDS_CACCONFIG_CGIND },
  1409. { 0x1, 0xffff0000, 16, 0x2A, SISLANDS_CACCONFIG_CGIND },
  1410. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1411. { 0x3, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1412. { 0x3, 0xffff0000, 16, 0x29, SISLANDS_CACCONFIG_CGIND },
  1413. { 0x4, 0x0000ffff, 0, 0xA0, SISLANDS_CACCONFIG_CGIND },
  1414. { 0x4, 0xffff0000, 16, 0x59, SISLANDS_CACCONFIG_CGIND },
  1415. { 0x5, 0x0000ffff, 0, 0x1A5, SISLANDS_CACCONFIG_CGIND },
  1416. { 0x5, 0xffff0000, 16, 0x1D6, SISLANDS_CACCONFIG_CGIND },
  1417. { 0x6, 0x0000ffff, 0, 0x2A3, SISLANDS_CACCONFIG_CGIND },
  1418. { 0x6, 0xffff0000, 16, 0x8FD, SISLANDS_CACCONFIG_CGIND },
  1419. { 0x18f, 0x0000ffff, 0, 0x76, SISLANDS_CACCONFIG_CGIND },
  1420. { 0x7, 0x0000ffff, 0, 0x8A, SISLANDS_CACCONFIG_CGIND },
  1421. { 0x7, 0xffff0000, 16, 0xA3, SISLANDS_CACCONFIG_CGIND },
  1422. { 0x8, 0x0000ffff, 0, 0x71, SISLANDS_CACCONFIG_CGIND },
  1423. { 0x8, 0xffff0000, 16, 0x36, SISLANDS_CACCONFIG_CGIND },
  1424. { 0x9, 0x0000ffff, 0, 0xA6, SISLANDS_CACCONFIG_CGIND },
  1425. { 0xa, 0x0000ffff, 0, 0x81, SISLANDS_CACCONFIG_CGIND },
  1426. { 0xb, 0x0000ffff, 0, 0x3D2, SISLANDS_CACCONFIG_CGIND },
  1427. { 0xb, 0xffff0000, 16, 0x27C, SISLANDS_CACCONFIG_CGIND },
  1428. { 0xc, 0x0000ffff, 0, 0xA96, SISLANDS_CACCONFIG_CGIND },
  1429. { 0xd, 0x0000ffff, 0, 0x5, SISLANDS_CACCONFIG_CGIND },
  1430. { 0xd, 0xffff0000, 16, 0x5, SISLANDS_CACCONFIG_CGIND },
  1431. { 0xe, 0x0000ffff, 0, 0xB, SISLANDS_CACCONFIG_CGIND },
  1432. { 0xf, 0x0000ffff, 0, 0x3, SISLANDS_CACCONFIG_CGIND },
  1433. { 0xf, 0xffff0000, 16, 0x2, SISLANDS_CACCONFIG_CGIND },
  1434. { 0x10, 0x0000ffff, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1435. { 0x10, 0xffff0000, 16, 0x4, SISLANDS_CACCONFIG_CGIND },
  1436. { 0x11, 0x0000ffff, 0, 0x15, SISLANDS_CACCONFIG_CGIND },
  1437. { 0x11, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1438. { 0x12, 0x0000ffff, 0, 0x36, SISLANDS_CACCONFIG_CGIND },
  1439. { 0x13, 0x0000ffff, 0, 0x10, SISLANDS_CACCONFIG_CGIND },
  1440. { 0x13, 0xffff0000, 16, 0x10, SISLANDS_CACCONFIG_CGIND },
  1441. { 0x14, 0x0000ffff, 0, 0x120, SISLANDS_CACCONFIG_CGIND },
  1442. { 0x15, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1443. { 0x15, 0xffff0000, 16, 0x6, SISLANDS_CACCONFIG_CGIND },
  1444. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1445. { 0x16, 0x0000ffff, 0, 0x32, SISLANDS_CACCONFIG_CGIND },
  1446. { 0x16, 0xffff0000, 16, 0x7E, SISLANDS_CACCONFIG_CGIND },
  1447. { 0x17, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1448. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1449. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1450. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1451. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1452. { 0x1a, 0x0000ffff, 0, 0x280, SISLANDS_CACCONFIG_CGIND },
  1453. { 0x1a, 0xffff0000, 16, 0x7, SISLANDS_CACCONFIG_CGIND },
  1454. { 0x1b, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1455. { 0x1b, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1456. { 0x1c, 0x0000ffff, 0, 0x3C, SISLANDS_CACCONFIG_CGIND },
  1457. { 0x1c, 0xffff0000, 16, 0x203, SISLANDS_CACCONFIG_CGIND },
  1458. { 0x1d, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1459. { 0x1d, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1460. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1461. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1462. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1463. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1464. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1465. { 0x6d, 0x0000ffff, 0, 0xB4, SISLANDS_CACCONFIG_CGIND },
  1466. { 0xFFFFFFFF }
  1467. };
  1468. static const struct si_cac_config_reg lcac_oland[] =
  1469. {
  1470. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1471. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1472. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1473. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1474. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1475. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1476. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1477. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1478. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1479. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1480. { 0x143, 0x0001fffe, 1, 0x4, SISLANDS_CACCONFIG_CGIND },
  1481. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1482. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1483. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1484. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1485. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1486. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1487. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1488. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1489. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1490. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1491. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1492. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1493. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1494. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1495. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1496. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1497. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1498. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1499. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1500. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1501. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1502. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1503. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1504. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1505. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1506. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1507. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1508. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1509. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1510. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1511. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1512. { 0xFFFFFFFF }
  1513. };
  1514. static const struct si_cac_config_reg lcac_mars_pro[] =
  1515. {
  1516. { 0x98, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1517. { 0x98, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1518. { 0x104, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1519. { 0x104, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1520. { 0x110, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1521. { 0x110, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1522. { 0x14f, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1523. { 0x14f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1524. { 0x8c, 0x0001fffe, 1, 0x6, SISLANDS_CACCONFIG_CGIND },
  1525. { 0x8c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1526. { 0x143, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1527. { 0x143, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1528. { 0x11c, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1529. { 0x11c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1530. { 0x11f, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1531. { 0x11f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1532. { 0x164, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1533. { 0x164, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1534. { 0x167, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1535. { 0x167, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1536. { 0x16a, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1537. { 0x16a, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1538. { 0x15e, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1539. { 0x15e, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1540. { 0x161, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1541. { 0x161, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1542. { 0x15b, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1543. { 0x15b, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1544. { 0x16d, 0x0001fffe, 1, 0x2, SISLANDS_CACCONFIG_CGIND },
  1545. { 0x16d, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1546. { 0x170, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1547. { 0x170, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1548. { 0x173, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1549. { 0x173, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1550. { 0x176, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1551. { 0x176, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1552. { 0x179, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1553. { 0x179, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1554. { 0x17c, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1555. { 0x17c, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1556. { 0x17f, 0x0001fffe, 1, 0x1, SISLANDS_CACCONFIG_CGIND },
  1557. { 0x17f, 0x00000001, 0, 0x1, SISLANDS_CACCONFIG_CGIND },
  1558. { 0xFFFFFFFF }
  1559. };
  1560. static const struct si_cac_config_reg cac_override_oland[] =
  1561. {
  1562. { 0xFFFFFFFF }
  1563. };
  1564. static const struct si_powertune_data powertune_data_oland =
  1565. {
  1566. ((1 << 16) | 0x6993),
  1567. 5,
  1568. 0,
  1569. 7,
  1570. 105,
  1571. {
  1572. 0UL,
  1573. 0UL,
  1574. 7194395UL,
  1575. 309631529UL,
  1576. -1270850L,
  1577. 4513710L,
  1578. 100
  1579. },
  1580. 117830498UL,
  1581. 12,
  1582. {
  1583. 0,
  1584. 0,
  1585. 0,
  1586. 0,
  1587. 0,
  1588. 0,
  1589. 0,
  1590. 0
  1591. },
  1592. true
  1593. };
  1594. static const struct si_powertune_data powertune_data_mars_pro =
  1595. {
  1596. ((1 << 16) | 0x6993),
  1597. 5,
  1598. 0,
  1599. 7,
  1600. 105,
  1601. {
  1602. 0UL,
  1603. 0UL,
  1604. 7194395UL,
  1605. 309631529UL,
  1606. -1270850L,
  1607. 4513710L,
  1608. 100
  1609. },
  1610. 117830498UL,
  1611. 12,
  1612. {
  1613. 0,
  1614. 0,
  1615. 0,
  1616. 0,
  1617. 0,
  1618. 0,
  1619. 0,
  1620. 0
  1621. },
  1622. true
  1623. };
  1624. static const struct si_dte_data dte_data_oland =
  1625. {
  1626. { 0, 0, 0, 0, 0 },
  1627. { 0, 0, 0, 0, 0 },
  1628. 0,
  1629. 0,
  1630. 0,
  1631. 0,
  1632. 0,
  1633. 0,
  1634. 0,
  1635. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1636. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1637. { 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 },
  1638. 0,
  1639. false
  1640. };
  1641. static const struct si_dte_data dte_data_mars_pro =
  1642. {
  1643. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1644. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1645. 5,
  1646. 55000,
  1647. 105,
  1648. 0xA,
  1649. 1,
  1650. 0,
  1651. 0x10,
  1652. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1653. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1654. { 0xF627, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1655. 90,
  1656. true
  1657. };
  1658. static const struct si_dte_data dte_data_sun_xt =
  1659. {
  1660. { 0x1E8480, 0x3D0900, 0x989680, 0x2625A00, 0x0 },
  1661. { 0x0, 0x0, 0x0, 0x0, 0x0 },
  1662. 5,
  1663. 55000,
  1664. 105,
  1665. 0xA,
  1666. 1,
  1667. 0,
  1668. 0x10,
  1669. { 0x96, 0xB4, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF },
  1670. { 0x895440, 0x3D0900, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680, 0x989680 },
  1671. { 0xD555, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0 },
  1672. 90,
  1673. true
  1674. };
  1675. static const struct si_cac_config_reg cac_weights_hainan[] =
  1676. {
  1677. { 0x0, 0x0000ffff, 0, 0x2d9, SISLANDS_CACCONFIG_CGIND },
  1678. { 0x0, 0xffff0000, 16, 0x22b, SISLANDS_CACCONFIG_CGIND },
  1679. { 0x1, 0x0000ffff, 0, 0x21c, SISLANDS_CACCONFIG_CGIND },
  1680. { 0x1, 0xffff0000, 16, 0x1dc, SISLANDS_CACCONFIG_CGIND },
  1681. { 0x2, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1682. { 0x3, 0x0000ffff, 0, 0x24e, SISLANDS_CACCONFIG_CGIND },
  1683. { 0x3, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1684. { 0x4, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1685. { 0x4, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1686. { 0x5, 0x0000ffff, 0, 0x35e, SISLANDS_CACCONFIG_CGIND },
  1687. { 0x5, 0xffff0000, 16, 0x1143, SISLANDS_CACCONFIG_CGIND },
  1688. { 0x6, 0x0000ffff, 0, 0xe17, SISLANDS_CACCONFIG_CGIND },
  1689. { 0x6, 0xffff0000, 16, 0x441, SISLANDS_CACCONFIG_CGIND },
  1690. { 0x18f, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1691. { 0x7, 0x0000ffff, 0, 0x28b, SISLANDS_CACCONFIG_CGIND },
  1692. { 0x7, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1693. { 0x8, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1694. { 0x8, 0xffff0000, 16, 0xabe, SISLANDS_CACCONFIG_CGIND },
  1695. { 0x9, 0x0000ffff, 0, 0xf11, SISLANDS_CACCONFIG_CGIND },
  1696. { 0xa, 0x0000ffff, 0, 0x907, SISLANDS_CACCONFIG_CGIND },
  1697. { 0xb, 0x0000ffff, 0, 0xb45, SISLANDS_CACCONFIG_CGIND },
  1698. { 0xb, 0xffff0000, 16, 0xd1e, SISLANDS_CACCONFIG_CGIND },
  1699. { 0xc, 0x0000ffff, 0, 0xa2c, SISLANDS_CACCONFIG_CGIND },
  1700. { 0xd, 0x0000ffff, 0, 0x62, SISLANDS_CACCONFIG_CGIND },
  1701. { 0xd, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1702. { 0xe, 0x0000ffff, 0, 0x1f3, SISLANDS_CACCONFIG_CGIND },
  1703. { 0xf, 0x0000ffff, 0, 0x42, SISLANDS_CACCONFIG_CGIND },
  1704. { 0xf, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1705. { 0x10, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1706. { 0x10, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1707. { 0x11, 0x0000ffff, 0, 0x709, SISLANDS_CACCONFIG_CGIND },
  1708. { 0x11, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1709. { 0x12, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1710. { 0x13, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1711. { 0x13, 0xffff0000, 16, 0x3a, SISLANDS_CACCONFIG_CGIND },
  1712. { 0x14, 0x0000ffff, 0, 0x357, SISLANDS_CACCONFIG_CGIND },
  1713. { 0x15, 0x0000ffff, 0, 0x9f, SISLANDS_CACCONFIG_CGIND },
  1714. { 0x15, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1715. { 0x4e, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1716. { 0x16, 0x0000ffff, 0, 0x314, SISLANDS_CACCONFIG_CGIND },
  1717. { 0x16, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1718. { 0x17, 0x0000ffff, 0, 0x6d, SISLANDS_CACCONFIG_CGIND },
  1719. { 0x18, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1720. { 0x18, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1721. { 0x19, 0x0000ffff, 0, 0x0, SISLANDS_CACCONFIG_CGIND },
  1722. { 0x19, 0xffff0000, 16, 0x0, SISLANDS_CACCONFIG_CGIND },
  1723. { 0x1a, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1724. { 0x1a, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1725. { 0x1b, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1726. { 0x1b, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1727. { 0x1c, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1728. { 0x1c, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1729. { 0x1d, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1730. { 0x1d, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1731. { 0x1e, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1732. { 0x1e, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1733. { 0x1f, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1734. { 0x1f, 0xffff0000, 16, 0, SISLANDS_CACCONFIG_CGIND },
  1735. { 0x20, 0x0000ffff, 0, 0, SISLANDS_CACCONFIG_CGIND },
  1736. { 0x6d, 0x0000ffff, 0, 0x1b9, SISLANDS_CACCONFIG_CGIND },
  1737. { 0xFFFFFFFF }
  1738. };
  1739. static const struct si_powertune_data powertune_data_hainan =
  1740. {
  1741. ((1 << 16) | 0x6993),
  1742. 5,
  1743. 0,
  1744. 9,
  1745. 105,
  1746. {
  1747. 0UL,
  1748. 0UL,
  1749. 7194395UL,
  1750. 309631529UL,
  1751. -1270850L,
  1752. 4513710L,
  1753. 100
  1754. },
  1755. 117830498UL,
  1756. 12,
  1757. {
  1758. 0,
  1759. 0,
  1760. 0,
  1761. 0,
  1762. 0,
  1763. 0,
  1764. 0,
  1765. 0
  1766. },
  1767. true
  1768. };
  1769. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev);
  1770. static struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev);
  1771. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev);
  1772. static struct si_ps *si_get_ps(struct amdgpu_ps *rps);
  1773. static int si_populate_voltage_value(struct amdgpu_device *adev,
  1774. const struct atom_voltage_table *table,
  1775. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage);
  1776. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  1777. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  1778. u16 *std_voltage);
  1779. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  1780. u16 reg_offset, u32 value);
  1781. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  1782. struct rv7xx_pl *pl,
  1783. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level);
  1784. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  1785. u32 engine_clock,
  1786. SISLANDS_SMC_SCLK_VALUE *sclk);
  1787. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev);
  1788. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev);
  1789. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev);
  1790. static struct si_power_info *si_get_pi(struct amdgpu_device *adev)
  1791. {
  1792. struct si_power_info *pi = adev->pm.dpm.priv;
  1793. return pi;
  1794. }
  1795. static void si_calculate_leakage_for_v_and_t_formula(const struct ni_leakage_coeffients *coeff,
  1796. u16 v, s32 t, u32 ileakage, u32 *leakage)
  1797. {
  1798. s64 kt, kv, leakage_w, i_leakage, vddc;
  1799. s64 temperature, t_slope, t_intercept, av, bv, t_ref;
  1800. s64 tmp;
  1801. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1802. vddc = div64_s64(drm_int2fixp(v), 1000);
  1803. temperature = div64_s64(drm_int2fixp(t), 1000);
  1804. t_slope = div64_s64(drm_int2fixp(coeff->t_slope), 100000000);
  1805. t_intercept = div64_s64(drm_int2fixp(coeff->t_intercept), 100000000);
  1806. av = div64_s64(drm_int2fixp(coeff->av), 100000000);
  1807. bv = div64_s64(drm_int2fixp(coeff->bv), 100000000);
  1808. t_ref = drm_int2fixp(coeff->t_ref);
  1809. tmp = drm_fixp_mul(t_slope, vddc) + t_intercept;
  1810. kt = drm_fixp_exp(drm_fixp_mul(tmp, temperature));
  1811. kt = drm_fixp_div(kt, drm_fixp_exp(drm_fixp_mul(tmp, t_ref)));
  1812. kv = drm_fixp_mul(av, drm_fixp_exp(drm_fixp_mul(bv, vddc)));
  1813. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1814. *leakage = drm_fixp2int(leakage_w * 1000);
  1815. }
  1816. static void si_calculate_leakage_for_v_and_t(struct amdgpu_device *adev,
  1817. const struct ni_leakage_coeffients *coeff,
  1818. u16 v,
  1819. s32 t,
  1820. u32 i_leakage,
  1821. u32 *leakage)
  1822. {
  1823. si_calculate_leakage_for_v_and_t_formula(coeff, v, t, i_leakage, leakage);
  1824. }
  1825. static void si_calculate_leakage_for_v_formula(const struct ni_leakage_coeffients *coeff,
  1826. const u32 fixed_kt, u16 v,
  1827. u32 ileakage, u32 *leakage)
  1828. {
  1829. s64 kt, kv, leakage_w, i_leakage, vddc;
  1830. i_leakage = div64_s64(drm_int2fixp(ileakage), 100);
  1831. vddc = div64_s64(drm_int2fixp(v), 1000);
  1832. kt = div64_s64(drm_int2fixp(fixed_kt), 100000000);
  1833. kv = drm_fixp_mul(div64_s64(drm_int2fixp(coeff->av), 100000000),
  1834. drm_fixp_exp(drm_fixp_mul(div64_s64(drm_int2fixp(coeff->bv), 100000000), vddc)));
  1835. leakage_w = drm_fixp_mul(drm_fixp_mul(drm_fixp_mul(i_leakage, kt), kv), vddc);
  1836. *leakage = drm_fixp2int(leakage_w * 1000);
  1837. }
  1838. static void si_calculate_leakage_for_v(struct amdgpu_device *adev,
  1839. const struct ni_leakage_coeffients *coeff,
  1840. const u32 fixed_kt,
  1841. u16 v,
  1842. u32 i_leakage,
  1843. u32 *leakage)
  1844. {
  1845. si_calculate_leakage_for_v_formula(coeff, fixed_kt, v, i_leakage, leakage);
  1846. }
  1847. static void si_update_dte_from_pl2(struct amdgpu_device *adev,
  1848. struct si_dte_data *dte_data)
  1849. {
  1850. u32 p_limit1 = adev->pm.dpm.tdp_limit;
  1851. u32 p_limit2 = adev->pm.dpm.near_tdp_limit;
  1852. u32 k = dte_data->k;
  1853. u32 t_max = dte_data->max_t;
  1854. u32 t_split[5] = { 10, 15, 20, 25, 30 };
  1855. u32 t_0 = dte_data->t0;
  1856. u32 i;
  1857. if (p_limit2 != 0 && p_limit2 <= p_limit1) {
  1858. dte_data->tdep_count = 3;
  1859. for (i = 0; i < k; i++) {
  1860. dte_data->r[i] =
  1861. (t_split[i] * (t_max - t_0/(u32)1000) * (1 << 14)) /
  1862. (p_limit2 * (u32)100);
  1863. }
  1864. dte_data->tdep_r[1] = dte_data->r[4] * 2;
  1865. for (i = 2; i < SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE; i++) {
  1866. dte_data->tdep_r[i] = dte_data->r[4];
  1867. }
  1868. } else {
  1869. DRM_ERROR("Invalid PL2! DTE will not be updated.\n");
  1870. }
  1871. }
  1872. static struct rv7xx_power_info *rv770_get_pi(struct amdgpu_device *adev)
  1873. {
  1874. struct rv7xx_power_info *pi = adev->pm.dpm.priv;
  1875. return pi;
  1876. }
  1877. static struct ni_power_info *ni_get_pi(struct amdgpu_device *adev)
  1878. {
  1879. struct ni_power_info *pi = adev->pm.dpm.priv;
  1880. return pi;
  1881. }
  1882. static struct si_ps *si_get_ps(struct amdgpu_ps *aps)
  1883. {
  1884. struct si_ps *ps = aps->ps_priv;
  1885. return ps;
  1886. }
  1887. static void si_initialize_powertune_defaults(struct amdgpu_device *adev)
  1888. {
  1889. struct ni_power_info *ni_pi = ni_get_pi(adev);
  1890. struct si_power_info *si_pi = si_get_pi(adev);
  1891. bool update_dte_from_pl2 = false;
  1892. if (adev->asic_type == CHIP_TAHITI) {
  1893. si_pi->cac_weights = cac_weights_tahiti;
  1894. si_pi->lcac_config = lcac_tahiti;
  1895. si_pi->cac_override = cac_override_tahiti;
  1896. si_pi->powertune_data = &powertune_data_tahiti;
  1897. si_pi->dte_data = dte_data_tahiti;
  1898. switch (adev->pdev->device) {
  1899. case 0x6798:
  1900. si_pi->dte_data.enable_dte_by_default = true;
  1901. break;
  1902. case 0x6799:
  1903. si_pi->dte_data = dte_data_new_zealand;
  1904. break;
  1905. case 0x6790:
  1906. case 0x6791:
  1907. case 0x6792:
  1908. case 0x679E:
  1909. si_pi->dte_data = dte_data_aruba_pro;
  1910. update_dte_from_pl2 = true;
  1911. break;
  1912. case 0x679B:
  1913. si_pi->dte_data = dte_data_malta;
  1914. update_dte_from_pl2 = true;
  1915. break;
  1916. case 0x679A:
  1917. si_pi->dte_data = dte_data_tahiti_pro;
  1918. update_dte_from_pl2 = true;
  1919. break;
  1920. default:
  1921. if (si_pi->dte_data.enable_dte_by_default == true)
  1922. DRM_ERROR("DTE is not enabled!\n");
  1923. break;
  1924. }
  1925. } else if (adev->asic_type == CHIP_PITCAIRN) {
  1926. si_pi->cac_weights = cac_weights_pitcairn;
  1927. si_pi->lcac_config = lcac_pitcairn;
  1928. si_pi->cac_override = cac_override_pitcairn;
  1929. si_pi->powertune_data = &powertune_data_pitcairn;
  1930. switch (adev->pdev->device) {
  1931. case 0x6810:
  1932. case 0x6818:
  1933. si_pi->dte_data = dte_data_curacao_xt;
  1934. update_dte_from_pl2 = true;
  1935. break;
  1936. case 0x6819:
  1937. case 0x6811:
  1938. si_pi->dte_data = dte_data_curacao_pro;
  1939. update_dte_from_pl2 = true;
  1940. break;
  1941. case 0x6800:
  1942. case 0x6806:
  1943. si_pi->dte_data = dte_data_neptune_xt;
  1944. update_dte_from_pl2 = true;
  1945. break;
  1946. default:
  1947. si_pi->dte_data = dte_data_pitcairn;
  1948. break;
  1949. }
  1950. } else if (adev->asic_type == CHIP_VERDE) {
  1951. si_pi->lcac_config = lcac_cape_verde;
  1952. si_pi->cac_override = cac_override_cape_verde;
  1953. si_pi->powertune_data = &powertune_data_cape_verde;
  1954. switch (adev->pdev->device) {
  1955. case 0x683B:
  1956. case 0x683F:
  1957. case 0x6829:
  1958. case 0x6835:
  1959. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1960. si_pi->dte_data = dte_data_cape_verde;
  1961. break;
  1962. case 0x682C:
  1963. si_pi->cac_weights = cac_weights_cape_verde_pro;
  1964. si_pi->dte_data = dte_data_sun_xt;
  1965. update_dte_from_pl2 = true;
  1966. break;
  1967. case 0x6825:
  1968. case 0x6827:
  1969. si_pi->cac_weights = cac_weights_heathrow;
  1970. si_pi->dte_data = dte_data_cape_verde;
  1971. break;
  1972. case 0x6824:
  1973. case 0x682D:
  1974. si_pi->cac_weights = cac_weights_chelsea_xt;
  1975. si_pi->dte_data = dte_data_cape_verde;
  1976. break;
  1977. case 0x682F:
  1978. si_pi->cac_weights = cac_weights_chelsea_pro;
  1979. si_pi->dte_data = dte_data_cape_verde;
  1980. break;
  1981. case 0x6820:
  1982. si_pi->cac_weights = cac_weights_heathrow;
  1983. si_pi->dte_data = dte_data_venus_xtx;
  1984. break;
  1985. case 0x6821:
  1986. si_pi->cac_weights = cac_weights_heathrow;
  1987. si_pi->dte_data = dte_data_venus_xt;
  1988. break;
  1989. case 0x6823:
  1990. case 0x682B:
  1991. case 0x6822:
  1992. case 0x682A:
  1993. si_pi->cac_weights = cac_weights_chelsea_pro;
  1994. si_pi->dte_data = dte_data_venus_pro;
  1995. break;
  1996. default:
  1997. si_pi->cac_weights = cac_weights_cape_verde;
  1998. si_pi->dte_data = dte_data_cape_verde;
  1999. break;
  2000. }
  2001. } else if (adev->asic_type == CHIP_OLAND) {
  2002. si_pi->lcac_config = lcac_mars_pro;
  2003. si_pi->cac_override = cac_override_oland;
  2004. si_pi->powertune_data = &powertune_data_mars_pro;
  2005. si_pi->dte_data = dte_data_mars_pro;
  2006. switch (adev->pdev->device) {
  2007. case 0x6601:
  2008. case 0x6621:
  2009. case 0x6603:
  2010. case 0x6605:
  2011. si_pi->cac_weights = cac_weights_mars_pro;
  2012. update_dte_from_pl2 = true;
  2013. break;
  2014. case 0x6600:
  2015. case 0x6606:
  2016. case 0x6620:
  2017. case 0x6604:
  2018. si_pi->cac_weights = cac_weights_mars_xt;
  2019. update_dte_from_pl2 = true;
  2020. break;
  2021. case 0x6611:
  2022. case 0x6613:
  2023. case 0x6608:
  2024. si_pi->cac_weights = cac_weights_oland_pro;
  2025. update_dte_from_pl2 = true;
  2026. break;
  2027. case 0x6610:
  2028. si_pi->cac_weights = cac_weights_oland_xt;
  2029. update_dte_from_pl2 = true;
  2030. break;
  2031. default:
  2032. si_pi->cac_weights = cac_weights_oland;
  2033. si_pi->lcac_config = lcac_oland;
  2034. si_pi->cac_override = cac_override_oland;
  2035. si_pi->powertune_data = &powertune_data_oland;
  2036. si_pi->dte_data = dte_data_oland;
  2037. break;
  2038. }
  2039. } else if (adev->asic_type == CHIP_HAINAN) {
  2040. si_pi->cac_weights = cac_weights_hainan;
  2041. si_pi->lcac_config = lcac_oland;
  2042. si_pi->cac_override = cac_override_oland;
  2043. si_pi->powertune_data = &powertune_data_hainan;
  2044. si_pi->dte_data = dte_data_sun_xt;
  2045. update_dte_from_pl2 = true;
  2046. } else {
  2047. DRM_ERROR("Unknown SI asic revision, failed to initialize PowerTune!\n");
  2048. return;
  2049. }
  2050. ni_pi->enable_power_containment = false;
  2051. ni_pi->enable_cac = false;
  2052. ni_pi->enable_sq_ramping = false;
  2053. si_pi->enable_dte = false;
  2054. if (si_pi->powertune_data->enable_powertune_by_default) {
  2055. ni_pi->enable_power_containment = true;
  2056. ni_pi->enable_cac = true;
  2057. if (si_pi->dte_data.enable_dte_by_default) {
  2058. si_pi->enable_dte = true;
  2059. if (update_dte_from_pl2)
  2060. si_update_dte_from_pl2(adev, &si_pi->dte_data);
  2061. }
  2062. ni_pi->enable_sq_ramping = true;
  2063. }
  2064. ni_pi->driver_calculate_cac_leakage = true;
  2065. ni_pi->cac_configuration_required = true;
  2066. if (ni_pi->cac_configuration_required) {
  2067. ni_pi->support_cac_long_term_average = true;
  2068. si_pi->dyn_powertune_data.l2_lta_window_size =
  2069. si_pi->powertune_data->l2_lta_window_size_default;
  2070. si_pi->dyn_powertune_data.lts_truncate =
  2071. si_pi->powertune_data->lts_truncate_default;
  2072. } else {
  2073. ni_pi->support_cac_long_term_average = false;
  2074. si_pi->dyn_powertune_data.l2_lta_window_size = 0;
  2075. si_pi->dyn_powertune_data.lts_truncate = 0;
  2076. }
  2077. si_pi->dyn_powertune_data.disable_uvd_powertune = false;
  2078. }
  2079. static u32 si_get_smc_power_scaling_factor(struct amdgpu_device *adev)
  2080. {
  2081. return 1;
  2082. }
  2083. static u32 si_calculate_cac_wintime(struct amdgpu_device *adev)
  2084. {
  2085. u32 xclk;
  2086. u32 wintime;
  2087. u32 cac_window;
  2088. u32 cac_window_size;
  2089. xclk = amdgpu_asic_get_xclk(adev);
  2090. if (xclk == 0)
  2091. return 0;
  2092. cac_window = RREG32(CG_CAC_CTRL) & CAC_WINDOW_MASK;
  2093. cac_window_size = ((cac_window & 0xFFFF0000) >> 16) * (cac_window & 0x0000FFFF);
  2094. wintime = (cac_window_size * 100) / xclk;
  2095. return wintime;
  2096. }
  2097. static u32 si_scale_power_for_smc(u32 power_in_watts, u32 scaling_factor)
  2098. {
  2099. return power_in_watts;
  2100. }
  2101. static int si_calculate_adjusted_tdp_limits(struct amdgpu_device *adev,
  2102. bool adjust_polarity,
  2103. u32 tdp_adjustment,
  2104. u32 *tdp_limit,
  2105. u32 *near_tdp_limit)
  2106. {
  2107. u32 adjustment_delta, max_tdp_limit;
  2108. if (tdp_adjustment > (u32)adev->pm.dpm.tdp_od_limit)
  2109. return -EINVAL;
  2110. max_tdp_limit = ((100 + 100) * adev->pm.dpm.tdp_limit) / 100;
  2111. if (adjust_polarity) {
  2112. *tdp_limit = ((100 + tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2113. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted + (*tdp_limit - adev->pm.dpm.tdp_limit);
  2114. } else {
  2115. *tdp_limit = ((100 - tdp_adjustment) * adev->pm.dpm.tdp_limit) / 100;
  2116. adjustment_delta = adev->pm.dpm.tdp_limit - *tdp_limit;
  2117. if (adjustment_delta < adev->pm.dpm.near_tdp_limit_adjusted)
  2118. *near_tdp_limit = adev->pm.dpm.near_tdp_limit_adjusted - adjustment_delta;
  2119. else
  2120. *near_tdp_limit = 0;
  2121. }
  2122. if ((*tdp_limit <= 0) || (*tdp_limit > max_tdp_limit))
  2123. return -EINVAL;
  2124. if ((*near_tdp_limit <= 0) || (*near_tdp_limit > *tdp_limit))
  2125. return -EINVAL;
  2126. return 0;
  2127. }
  2128. static int si_populate_smc_tdp_limits(struct amdgpu_device *adev,
  2129. struct amdgpu_ps *amdgpu_state)
  2130. {
  2131. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2132. struct si_power_info *si_pi = si_get_pi(adev);
  2133. if (ni_pi->enable_power_containment) {
  2134. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2135. PP_SIslands_PAPMParameters *papm_parm;
  2136. struct amdgpu_ppm_table *ppm = adev->pm.dpm.dyn_state.ppm_table;
  2137. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2138. u32 tdp_limit;
  2139. u32 near_tdp_limit;
  2140. int ret;
  2141. if (scaling_factor == 0)
  2142. return -EINVAL;
  2143. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2144. ret = si_calculate_adjusted_tdp_limits(adev,
  2145. false, /* ??? */
  2146. adev->pm.dpm.tdp_adjustment,
  2147. &tdp_limit,
  2148. &near_tdp_limit);
  2149. if (ret)
  2150. return ret;
  2151. smc_table->dpm2Params.TDPLimit =
  2152. cpu_to_be32(si_scale_power_for_smc(tdp_limit, scaling_factor) * 1000);
  2153. smc_table->dpm2Params.NearTDPLimit =
  2154. cpu_to_be32(si_scale_power_for_smc(near_tdp_limit, scaling_factor) * 1000);
  2155. smc_table->dpm2Params.SafePowerLimit =
  2156. cpu_to_be32(si_scale_power_for_smc((near_tdp_limit * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2157. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2158. (si_pi->state_table_start + offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2159. offsetof(PP_SIslands_DPM2Parameters, TDPLimit)),
  2160. (u8 *)(&(smc_table->dpm2Params.TDPLimit)),
  2161. sizeof(u32) * 3,
  2162. si_pi->sram_end);
  2163. if (ret)
  2164. return ret;
  2165. if (si_pi->enable_ppm) {
  2166. papm_parm = &si_pi->papm_parm;
  2167. memset(papm_parm, 0, sizeof(PP_SIslands_PAPMParameters));
  2168. papm_parm->NearTDPLimitTherm = cpu_to_be32(ppm->dgpu_tdp);
  2169. papm_parm->dGPU_T_Limit = cpu_to_be32(ppm->tj_max);
  2170. papm_parm->dGPU_T_Warning = cpu_to_be32(95);
  2171. papm_parm->dGPU_T_Hysteresis = cpu_to_be32(5);
  2172. papm_parm->PlatformPowerLimit = 0xffffffff;
  2173. papm_parm->NearTDPLimitPAPM = 0xffffffff;
  2174. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->papm_cfg_table_start,
  2175. (u8 *)papm_parm,
  2176. sizeof(PP_SIslands_PAPMParameters),
  2177. si_pi->sram_end);
  2178. if (ret)
  2179. return ret;
  2180. }
  2181. }
  2182. return 0;
  2183. }
  2184. static int si_populate_smc_tdp_limits_2(struct amdgpu_device *adev,
  2185. struct amdgpu_ps *amdgpu_state)
  2186. {
  2187. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2188. struct si_power_info *si_pi = si_get_pi(adev);
  2189. if (ni_pi->enable_power_containment) {
  2190. SISLANDS_SMC_STATETABLE *smc_table = &si_pi->smc_statetable;
  2191. u32 scaling_factor = si_get_smc_power_scaling_factor(adev);
  2192. int ret;
  2193. memset(smc_table, 0, sizeof(SISLANDS_SMC_STATETABLE));
  2194. smc_table->dpm2Params.NearTDPLimit =
  2195. cpu_to_be32(si_scale_power_for_smc(adev->pm.dpm.near_tdp_limit_adjusted, scaling_factor) * 1000);
  2196. smc_table->dpm2Params.SafePowerLimit =
  2197. cpu_to_be32(si_scale_power_for_smc((adev->pm.dpm.near_tdp_limit_adjusted * SISLANDS_DPM2_TDP_SAFE_LIMIT_PERCENT) / 100, scaling_factor) * 1000);
  2198. ret = amdgpu_si_copy_bytes_to_smc(adev,
  2199. (si_pi->state_table_start +
  2200. offsetof(SISLANDS_SMC_STATETABLE, dpm2Params) +
  2201. offsetof(PP_SIslands_DPM2Parameters, NearTDPLimit)),
  2202. (u8 *)(&(smc_table->dpm2Params.NearTDPLimit)),
  2203. sizeof(u32) * 2,
  2204. si_pi->sram_end);
  2205. if (ret)
  2206. return ret;
  2207. }
  2208. return 0;
  2209. }
  2210. static u16 si_calculate_power_efficiency_ratio(struct amdgpu_device *adev,
  2211. const u16 prev_std_vddc,
  2212. const u16 curr_std_vddc)
  2213. {
  2214. u64 margin = (u64)SISLANDS_DPM2_PWREFFICIENCYRATIO_MARGIN;
  2215. u64 prev_vddc = (u64)prev_std_vddc;
  2216. u64 curr_vddc = (u64)curr_std_vddc;
  2217. u64 pwr_efficiency_ratio, n, d;
  2218. if ((prev_vddc == 0) || (curr_vddc == 0))
  2219. return 0;
  2220. n = div64_u64((u64)1024 * curr_vddc * curr_vddc * ((u64)1000 + margin), (u64)1000);
  2221. d = prev_vddc * prev_vddc;
  2222. pwr_efficiency_ratio = div64_u64(n, d);
  2223. if (pwr_efficiency_ratio > (u64)0xFFFF)
  2224. return 0;
  2225. return (u16)pwr_efficiency_ratio;
  2226. }
  2227. static bool si_should_disable_uvd_powertune(struct amdgpu_device *adev,
  2228. struct amdgpu_ps *amdgpu_state)
  2229. {
  2230. struct si_power_info *si_pi = si_get_pi(adev);
  2231. if (si_pi->dyn_powertune_data.disable_uvd_powertune &&
  2232. amdgpu_state->vclk && amdgpu_state->dclk)
  2233. return true;
  2234. return false;
  2235. }
  2236. struct evergreen_power_info *evergreen_get_pi(struct amdgpu_device *adev)
  2237. {
  2238. struct evergreen_power_info *pi = adev->pm.dpm.priv;
  2239. return pi;
  2240. }
  2241. static int si_populate_power_containment_values(struct amdgpu_device *adev,
  2242. struct amdgpu_ps *amdgpu_state,
  2243. SISLANDS_SMC_SWSTATE *smc_state)
  2244. {
  2245. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2246. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2247. struct si_ps *state = si_get_ps(amdgpu_state);
  2248. SISLANDS_SMC_VOLTAGE_VALUE vddc;
  2249. u32 prev_sclk;
  2250. u32 max_sclk;
  2251. u32 min_sclk;
  2252. u16 prev_std_vddc;
  2253. u16 curr_std_vddc;
  2254. int i;
  2255. u16 pwr_efficiency_ratio;
  2256. u8 max_ps_percent;
  2257. bool disable_uvd_power_tune;
  2258. int ret;
  2259. if (ni_pi->enable_power_containment == false)
  2260. return 0;
  2261. if (state->performance_level_count == 0)
  2262. return -EINVAL;
  2263. if (smc_state->levelCount != state->performance_level_count)
  2264. return -EINVAL;
  2265. disable_uvd_power_tune = si_should_disable_uvd_powertune(adev, amdgpu_state);
  2266. smc_state->levels[0].dpm2.MaxPS = 0;
  2267. smc_state->levels[0].dpm2.NearTDPDec = 0;
  2268. smc_state->levels[0].dpm2.AboveSafeInc = 0;
  2269. smc_state->levels[0].dpm2.BelowSafeInc = 0;
  2270. smc_state->levels[0].dpm2.PwrEfficiencyRatio = 0;
  2271. for (i = 1; i < state->performance_level_count; i++) {
  2272. prev_sclk = state->performance_levels[i-1].sclk;
  2273. max_sclk = state->performance_levels[i].sclk;
  2274. if (i == 1)
  2275. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_M;
  2276. else
  2277. max_ps_percent = SISLANDS_DPM2_MAXPS_PERCENT_H;
  2278. if (prev_sclk > max_sclk)
  2279. return -EINVAL;
  2280. if ((max_ps_percent == 0) ||
  2281. (prev_sclk == max_sclk) ||
  2282. disable_uvd_power_tune)
  2283. min_sclk = max_sclk;
  2284. else if (i == 1)
  2285. min_sclk = prev_sclk;
  2286. else
  2287. min_sclk = (prev_sclk * (u32)max_ps_percent) / 100;
  2288. if (min_sclk < state->performance_levels[0].sclk)
  2289. min_sclk = state->performance_levels[0].sclk;
  2290. if (min_sclk == 0)
  2291. return -EINVAL;
  2292. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2293. state->performance_levels[i-1].vddc, &vddc);
  2294. if (ret)
  2295. return ret;
  2296. ret = si_get_std_voltage_value(adev, &vddc, &prev_std_vddc);
  2297. if (ret)
  2298. return ret;
  2299. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  2300. state->performance_levels[i].vddc, &vddc);
  2301. if (ret)
  2302. return ret;
  2303. ret = si_get_std_voltage_value(adev, &vddc, &curr_std_vddc);
  2304. if (ret)
  2305. return ret;
  2306. pwr_efficiency_ratio = si_calculate_power_efficiency_ratio(adev,
  2307. prev_std_vddc, curr_std_vddc);
  2308. smc_state->levels[i].dpm2.MaxPS = (u8)((SISLANDS_DPM2_MAX_PULSE_SKIP * (max_sclk - min_sclk)) / max_sclk);
  2309. smc_state->levels[i].dpm2.NearTDPDec = SISLANDS_DPM2_NEAR_TDP_DEC;
  2310. smc_state->levels[i].dpm2.AboveSafeInc = SISLANDS_DPM2_ABOVE_SAFE_INC;
  2311. smc_state->levels[i].dpm2.BelowSafeInc = SISLANDS_DPM2_BELOW_SAFE_INC;
  2312. smc_state->levels[i].dpm2.PwrEfficiencyRatio = cpu_to_be16(pwr_efficiency_ratio);
  2313. }
  2314. return 0;
  2315. }
  2316. static int si_populate_sq_ramping_values(struct amdgpu_device *adev,
  2317. struct amdgpu_ps *amdgpu_state,
  2318. SISLANDS_SMC_SWSTATE *smc_state)
  2319. {
  2320. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2321. struct si_ps *state = si_get_ps(amdgpu_state);
  2322. u32 sq_power_throttle, sq_power_throttle2;
  2323. bool enable_sq_ramping = ni_pi->enable_sq_ramping;
  2324. int i;
  2325. if (state->performance_level_count == 0)
  2326. return -EINVAL;
  2327. if (smc_state->levelCount != state->performance_level_count)
  2328. return -EINVAL;
  2329. if (adev->pm.dpm.sq_ramping_threshold == 0)
  2330. return -EINVAL;
  2331. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER > (MAX_POWER_MASK >> MAX_POWER_SHIFT))
  2332. enable_sq_ramping = false;
  2333. if (SISLANDS_DPM2_SQ_RAMP_MIN_POWER > (MIN_POWER_MASK >> MIN_POWER_SHIFT))
  2334. enable_sq_ramping = false;
  2335. if (SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA > (MAX_POWER_DELTA_MASK >> MAX_POWER_DELTA_SHIFT))
  2336. enable_sq_ramping = false;
  2337. if (SISLANDS_DPM2_SQ_RAMP_STI_SIZE > (STI_SIZE_MASK >> STI_SIZE_SHIFT))
  2338. enable_sq_ramping = false;
  2339. if (SISLANDS_DPM2_SQ_RAMP_LTI_RATIO > (LTI_RATIO_MASK >> LTI_RATIO_SHIFT))
  2340. enable_sq_ramping = false;
  2341. for (i = 0; i < state->performance_level_count; i++) {
  2342. sq_power_throttle = 0;
  2343. sq_power_throttle2 = 0;
  2344. if ((state->performance_levels[i].sclk >= adev->pm.dpm.sq_ramping_threshold) &&
  2345. enable_sq_ramping) {
  2346. sq_power_throttle |= MAX_POWER(SISLANDS_DPM2_SQ_RAMP_MAX_POWER);
  2347. sq_power_throttle |= MIN_POWER(SISLANDS_DPM2_SQ_RAMP_MIN_POWER);
  2348. sq_power_throttle2 |= MAX_POWER_DELTA(SISLANDS_DPM2_SQ_RAMP_MAX_POWER_DELTA);
  2349. sq_power_throttle2 |= STI_SIZE(SISLANDS_DPM2_SQ_RAMP_STI_SIZE);
  2350. sq_power_throttle2 |= LTI_RATIO(SISLANDS_DPM2_SQ_RAMP_LTI_RATIO);
  2351. } else {
  2352. sq_power_throttle |= MAX_POWER_MASK | MIN_POWER_MASK;
  2353. sq_power_throttle2 |= MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  2354. }
  2355. smc_state->levels[i].SQPowerThrottle = cpu_to_be32(sq_power_throttle);
  2356. smc_state->levels[i].SQPowerThrottle_2 = cpu_to_be32(sq_power_throttle2);
  2357. }
  2358. return 0;
  2359. }
  2360. static int si_enable_power_containment(struct amdgpu_device *adev,
  2361. struct amdgpu_ps *amdgpu_new_state,
  2362. bool enable)
  2363. {
  2364. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2365. PPSMC_Result smc_result;
  2366. int ret = 0;
  2367. if (ni_pi->enable_power_containment) {
  2368. if (enable) {
  2369. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2370. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingActive);
  2371. if (smc_result != PPSMC_Result_OK) {
  2372. ret = -EINVAL;
  2373. ni_pi->pc_enabled = false;
  2374. } else {
  2375. ni_pi->pc_enabled = true;
  2376. }
  2377. }
  2378. } else {
  2379. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_TDPClampingInactive);
  2380. if (smc_result != PPSMC_Result_OK)
  2381. ret = -EINVAL;
  2382. ni_pi->pc_enabled = false;
  2383. }
  2384. }
  2385. return ret;
  2386. }
  2387. static int si_initialize_smc_dte_tables(struct amdgpu_device *adev)
  2388. {
  2389. struct si_power_info *si_pi = si_get_pi(adev);
  2390. int ret = 0;
  2391. struct si_dte_data *dte_data = &si_pi->dte_data;
  2392. Smc_SIslands_DTE_Configuration *dte_tables = NULL;
  2393. u32 table_size;
  2394. u8 tdep_count;
  2395. u32 i;
  2396. if (dte_data == NULL)
  2397. si_pi->enable_dte = false;
  2398. if (si_pi->enable_dte == false)
  2399. return 0;
  2400. if (dte_data->k <= 0)
  2401. return -EINVAL;
  2402. dte_tables = kzalloc(sizeof(Smc_SIslands_DTE_Configuration), GFP_KERNEL);
  2403. if (dte_tables == NULL) {
  2404. si_pi->enable_dte = false;
  2405. return -ENOMEM;
  2406. }
  2407. table_size = dte_data->k;
  2408. if (table_size > SMC_SISLANDS_DTE_MAX_FILTER_STAGES)
  2409. table_size = SMC_SISLANDS_DTE_MAX_FILTER_STAGES;
  2410. tdep_count = dte_data->tdep_count;
  2411. if (tdep_count > SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE)
  2412. tdep_count = SMC_SISLANDS_DTE_MAX_TEMPERATURE_DEPENDENT_ARRAY_SIZE;
  2413. dte_tables->K = cpu_to_be32(table_size);
  2414. dte_tables->T0 = cpu_to_be32(dte_data->t0);
  2415. dte_tables->MaxT = cpu_to_be32(dte_data->max_t);
  2416. dte_tables->WindowSize = dte_data->window_size;
  2417. dte_tables->temp_select = dte_data->temp_select;
  2418. dte_tables->DTE_mode = dte_data->dte_mode;
  2419. dte_tables->Tthreshold = cpu_to_be32(dte_data->t_threshold);
  2420. if (tdep_count > 0)
  2421. table_size--;
  2422. for (i = 0; i < table_size; i++) {
  2423. dte_tables->tau[i] = cpu_to_be32(dte_data->tau[i]);
  2424. dte_tables->R[i] = cpu_to_be32(dte_data->r[i]);
  2425. }
  2426. dte_tables->Tdep_count = tdep_count;
  2427. for (i = 0; i < (u32)tdep_count; i++) {
  2428. dte_tables->T_limits[i] = dte_data->t_limits[i];
  2429. dte_tables->Tdep_tau[i] = cpu_to_be32(dte_data->tdep_tau[i]);
  2430. dte_tables->Tdep_R[i] = cpu_to_be32(dte_data->tdep_r[i]);
  2431. }
  2432. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->dte_table_start,
  2433. (u8 *)dte_tables,
  2434. sizeof(Smc_SIslands_DTE_Configuration),
  2435. si_pi->sram_end);
  2436. kfree(dte_tables);
  2437. return ret;
  2438. }
  2439. static int si_get_cac_std_voltage_max_min(struct amdgpu_device *adev,
  2440. u16 *max, u16 *min)
  2441. {
  2442. struct si_power_info *si_pi = si_get_pi(adev);
  2443. struct amdgpu_cac_leakage_table *table =
  2444. &adev->pm.dpm.dyn_state.cac_leakage_table;
  2445. u32 i;
  2446. u32 v0_loadline;
  2447. if (table == NULL)
  2448. return -EINVAL;
  2449. *max = 0;
  2450. *min = 0xFFFF;
  2451. for (i = 0; i < table->count; i++) {
  2452. if (table->entries[i].vddc > *max)
  2453. *max = table->entries[i].vddc;
  2454. if (table->entries[i].vddc < *min)
  2455. *min = table->entries[i].vddc;
  2456. }
  2457. if (si_pi->powertune_data->lkge_lut_v0_percent > 100)
  2458. return -EINVAL;
  2459. v0_loadline = (*min) * (100 - si_pi->powertune_data->lkge_lut_v0_percent) / 100;
  2460. if (v0_loadline > 0xFFFFUL)
  2461. return -EINVAL;
  2462. *min = (u16)v0_loadline;
  2463. if ((*min > *max) || (*max == 0) || (*min == 0))
  2464. return -EINVAL;
  2465. return 0;
  2466. }
  2467. static u16 si_get_cac_std_voltage_step(u16 max, u16 min)
  2468. {
  2469. return ((max - min) + (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1)) /
  2470. SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES;
  2471. }
  2472. static int si_init_dte_leakage_table(struct amdgpu_device *adev,
  2473. PP_SIslands_CacConfig *cac_tables,
  2474. u16 vddc_max, u16 vddc_min, u16 vddc_step,
  2475. u16 t0, u16 t_step)
  2476. {
  2477. struct si_power_info *si_pi = si_get_pi(adev);
  2478. u32 leakage;
  2479. unsigned int i, j;
  2480. s32 t;
  2481. u32 smc_leakage;
  2482. u32 scaling_factor;
  2483. u16 voltage;
  2484. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2485. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++) {
  2486. t = (1000 * (i * t_step + t0));
  2487. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2488. voltage = vddc_max - (vddc_step * j);
  2489. si_calculate_leakage_for_v_and_t(adev,
  2490. &si_pi->powertune_data->leakage_coefficients,
  2491. voltage,
  2492. t,
  2493. si_pi->dyn_powertune_data.cac_leakage,
  2494. &leakage);
  2495. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2496. if (smc_leakage > 0xFFFF)
  2497. smc_leakage = 0xFFFF;
  2498. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2499. cpu_to_be16((u16)smc_leakage);
  2500. }
  2501. }
  2502. return 0;
  2503. }
  2504. static int si_init_simplified_leakage_table(struct amdgpu_device *adev,
  2505. PP_SIslands_CacConfig *cac_tables,
  2506. u16 vddc_max, u16 vddc_min, u16 vddc_step)
  2507. {
  2508. struct si_power_info *si_pi = si_get_pi(adev);
  2509. u32 leakage;
  2510. unsigned int i, j;
  2511. u32 smc_leakage;
  2512. u32 scaling_factor;
  2513. u16 voltage;
  2514. scaling_factor = si_get_smc_power_scaling_factor(adev);
  2515. for (j = 0; j < SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES; j++) {
  2516. voltage = vddc_max - (vddc_step * j);
  2517. si_calculate_leakage_for_v(adev,
  2518. &si_pi->powertune_data->leakage_coefficients,
  2519. si_pi->powertune_data->fixed_kt,
  2520. voltage,
  2521. si_pi->dyn_powertune_data.cac_leakage,
  2522. &leakage);
  2523. smc_leakage = si_scale_power_for_smc(leakage, scaling_factor) / 4;
  2524. if (smc_leakage > 0xFFFF)
  2525. smc_leakage = 0xFFFF;
  2526. for (i = 0; i < SMC_SISLANDS_LKGE_LUT_NUM_OF_TEMP_ENTRIES ; i++)
  2527. cac_tables->cac_lkge_lut[i][SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES-1-j] =
  2528. cpu_to_be16((u16)smc_leakage);
  2529. }
  2530. return 0;
  2531. }
  2532. static int si_initialize_smc_cac_tables(struct amdgpu_device *adev)
  2533. {
  2534. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2535. struct si_power_info *si_pi = si_get_pi(adev);
  2536. PP_SIslands_CacConfig *cac_tables = NULL;
  2537. u16 vddc_max, vddc_min, vddc_step;
  2538. u16 t0, t_step;
  2539. u32 load_line_slope, reg;
  2540. int ret = 0;
  2541. u32 ticks_per_us = amdgpu_asic_get_xclk(adev) / 100;
  2542. if (ni_pi->enable_cac == false)
  2543. return 0;
  2544. cac_tables = kzalloc(sizeof(PP_SIslands_CacConfig), GFP_KERNEL);
  2545. if (!cac_tables)
  2546. return -ENOMEM;
  2547. reg = RREG32(CG_CAC_CTRL) & ~CAC_WINDOW_MASK;
  2548. reg |= CAC_WINDOW(si_pi->powertune_data->cac_window);
  2549. WREG32(CG_CAC_CTRL, reg);
  2550. si_pi->dyn_powertune_data.cac_leakage = adev->pm.dpm.cac_leakage;
  2551. si_pi->dyn_powertune_data.dc_pwr_value =
  2552. si_pi->powertune_data->dc_cac[NISLANDS_DCCAC_LEVEL_0];
  2553. si_pi->dyn_powertune_data.wintime = si_calculate_cac_wintime(adev);
  2554. si_pi->dyn_powertune_data.shift_n = si_pi->powertune_data->shift_n_default;
  2555. si_pi->dyn_powertune_data.leakage_minimum_temperature = 80 * 1000;
  2556. ret = si_get_cac_std_voltage_max_min(adev, &vddc_max, &vddc_min);
  2557. if (ret)
  2558. goto done_free;
  2559. vddc_step = si_get_cac_std_voltage_step(vddc_max, vddc_min);
  2560. vddc_min = vddc_max - (vddc_step * (SMC_SISLANDS_LKGE_LUT_NUM_OF_VOLT_ENTRIES - 1));
  2561. t_step = 4;
  2562. t0 = 60;
  2563. if (si_pi->enable_dte || ni_pi->driver_calculate_cac_leakage)
  2564. ret = si_init_dte_leakage_table(adev, cac_tables,
  2565. vddc_max, vddc_min, vddc_step,
  2566. t0, t_step);
  2567. else
  2568. ret = si_init_simplified_leakage_table(adev, cac_tables,
  2569. vddc_max, vddc_min, vddc_step);
  2570. if (ret)
  2571. goto done_free;
  2572. load_line_slope = ((u32)adev->pm.dpm.load_line_slope << SMC_SISLANDS_SCALE_R) / 100;
  2573. cac_tables->l2numWin_TDP = cpu_to_be32(si_pi->dyn_powertune_data.l2_lta_window_size);
  2574. cac_tables->lts_truncate_n = si_pi->dyn_powertune_data.lts_truncate;
  2575. cac_tables->SHIFT_N = si_pi->dyn_powertune_data.shift_n;
  2576. cac_tables->lkge_lut_V0 = cpu_to_be32((u32)vddc_min);
  2577. cac_tables->lkge_lut_Vstep = cpu_to_be32((u32)vddc_step);
  2578. cac_tables->R_LL = cpu_to_be32(load_line_slope);
  2579. cac_tables->WinTime = cpu_to_be32(si_pi->dyn_powertune_data.wintime);
  2580. cac_tables->calculation_repeats = cpu_to_be32(2);
  2581. cac_tables->dc_cac = cpu_to_be32(0);
  2582. cac_tables->log2_PG_LKG_SCALE = 12;
  2583. cac_tables->cac_temp = si_pi->powertune_data->operating_temp;
  2584. cac_tables->lkge_lut_T0 = cpu_to_be32((u32)t0);
  2585. cac_tables->lkge_lut_Tstep = cpu_to_be32((u32)t_step);
  2586. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->cac_table_start,
  2587. (u8 *)cac_tables,
  2588. sizeof(PP_SIslands_CacConfig),
  2589. si_pi->sram_end);
  2590. if (ret)
  2591. goto done_free;
  2592. ret = si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ticks_per_us, ticks_per_us);
  2593. done_free:
  2594. if (ret) {
  2595. ni_pi->enable_cac = false;
  2596. ni_pi->enable_power_containment = false;
  2597. }
  2598. kfree(cac_tables);
  2599. return ret;
  2600. }
  2601. static int si_program_cac_config_registers(struct amdgpu_device *adev,
  2602. const struct si_cac_config_reg *cac_config_regs)
  2603. {
  2604. const struct si_cac_config_reg *config_regs = cac_config_regs;
  2605. u32 data = 0, offset;
  2606. if (!config_regs)
  2607. return -EINVAL;
  2608. while (config_regs->offset != 0xFFFFFFFF) {
  2609. switch (config_regs->type) {
  2610. case SISLANDS_CACCONFIG_CGIND:
  2611. offset = SMC_CG_IND_START + config_regs->offset;
  2612. if (offset < SMC_CG_IND_END)
  2613. data = RREG32_SMC(offset);
  2614. break;
  2615. default:
  2616. data = RREG32(config_regs->offset);
  2617. break;
  2618. }
  2619. data &= ~config_regs->mask;
  2620. data |= ((config_regs->value << config_regs->shift) & config_regs->mask);
  2621. switch (config_regs->type) {
  2622. case SISLANDS_CACCONFIG_CGIND:
  2623. offset = SMC_CG_IND_START + config_regs->offset;
  2624. if (offset < SMC_CG_IND_END)
  2625. WREG32_SMC(offset, data);
  2626. break;
  2627. default:
  2628. WREG32(config_regs->offset, data);
  2629. break;
  2630. }
  2631. config_regs++;
  2632. }
  2633. return 0;
  2634. }
  2635. static int si_initialize_hardware_cac_manager(struct amdgpu_device *adev)
  2636. {
  2637. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2638. struct si_power_info *si_pi = si_get_pi(adev);
  2639. int ret;
  2640. if ((ni_pi->enable_cac == false) ||
  2641. (ni_pi->cac_configuration_required == false))
  2642. return 0;
  2643. ret = si_program_cac_config_registers(adev, si_pi->lcac_config);
  2644. if (ret)
  2645. return ret;
  2646. ret = si_program_cac_config_registers(adev, si_pi->cac_override);
  2647. if (ret)
  2648. return ret;
  2649. ret = si_program_cac_config_registers(adev, si_pi->cac_weights);
  2650. if (ret)
  2651. return ret;
  2652. return 0;
  2653. }
  2654. static int si_enable_smc_cac(struct amdgpu_device *adev,
  2655. struct amdgpu_ps *amdgpu_new_state,
  2656. bool enable)
  2657. {
  2658. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2659. struct si_power_info *si_pi = si_get_pi(adev);
  2660. PPSMC_Result smc_result;
  2661. int ret = 0;
  2662. if (ni_pi->enable_cac) {
  2663. if (enable) {
  2664. if (!si_should_disable_uvd_powertune(adev, amdgpu_new_state)) {
  2665. if (ni_pi->support_cac_long_term_average) {
  2666. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgEnable);
  2667. if (smc_result != PPSMC_Result_OK)
  2668. ni_pi->support_cac_long_term_average = false;
  2669. }
  2670. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableCac);
  2671. if (smc_result != PPSMC_Result_OK) {
  2672. ret = -EINVAL;
  2673. ni_pi->cac_enabled = false;
  2674. } else {
  2675. ni_pi->cac_enabled = true;
  2676. }
  2677. if (si_pi->enable_dte) {
  2678. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableDTE);
  2679. if (smc_result != PPSMC_Result_OK)
  2680. ret = -EINVAL;
  2681. }
  2682. }
  2683. } else if (ni_pi->cac_enabled) {
  2684. if (si_pi->enable_dte)
  2685. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableDTE);
  2686. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableCac);
  2687. ni_pi->cac_enabled = false;
  2688. if (ni_pi->support_cac_long_term_average)
  2689. smc_result = amdgpu_si_send_msg_to_smc(adev, PPSMC_CACLongTermAvgDisable);
  2690. }
  2691. }
  2692. return ret;
  2693. }
  2694. static int si_init_smc_spll_table(struct amdgpu_device *adev)
  2695. {
  2696. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2697. struct si_power_info *si_pi = si_get_pi(adev);
  2698. SMC_SISLANDS_SPLL_DIV_TABLE *spll_table;
  2699. SISLANDS_SMC_SCLK_VALUE sclk_params;
  2700. u32 fb_div, p_div;
  2701. u32 clk_s, clk_v;
  2702. u32 sclk = 0;
  2703. int ret = 0;
  2704. u32 tmp;
  2705. int i;
  2706. if (si_pi->spll_table_start == 0)
  2707. return -EINVAL;
  2708. spll_table = kzalloc(sizeof(SMC_SISLANDS_SPLL_DIV_TABLE), GFP_KERNEL);
  2709. if (spll_table == NULL)
  2710. return -ENOMEM;
  2711. for (i = 0; i < 256; i++) {
  2712. ret = si_calculate_sclk_params(adev, sclk, &sclk_params);
  2713. if (ret)
  2714. break;
  2715. p_div = (sclk_params.vCG_SPLL_FUNC_CNTL & SPLL_PDIV_A_MASK) >> SPLL_PDIV_A_SHIFT;
  2716. fb_div = (sclk_params.vCG_SPLL_FUNC_CNTL_3 & SPLL_FB_DIV_MASK) >> SPLL_FB_DIV_SHIFT;
  2717. clk_s = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM & CLK_S_MASK) >> CLK_S_SHIFT;
  2718. clk_v = (sclk_params.vCG_SPLL_SPREAD_SPECTRUM_2 & CLK_V_MASK) >> CLK_V_SHIFT;
  2719. fb_div &= ~0x00001FFF;
  2720. fb_div >>= 1;
  2721. clk_v >>= 6;
  2722. if (p_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT))
  2723. ret = -EINVAL;
  2724. if (fb_div & ~(SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT))
  2725. ret = -EINVAL;
  2726. if (clk_s & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT))
  2727. ret = -EINVAL;
  2728. if (clk_v & ~(SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK >> SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT))
  2729. ret = -EINVAL;
  2730. if (ret)
  2731. break;
  2732. tmp = ((fb_div << SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_FBDIV_MASK) |
  2733. ((p_div << SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_PDIV_MASK);
  2734. spll_table->freq[i] = cpu_to_be32(tmp);
  2735. tmp = ((clk_v << SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKV_MASK) |
  2736. ((clk_s << SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_SHIFT) & SMC_SISLANDS_SPLL_DIV_TABLE_CLKS_MASK);
  2737. spll_table->ss[i] = cpu_to_be32(tmp);
  2738. sclk += 512;
  2739. }
  2740. if (!ret)
  2741. ret = amdgpu_si_copy_bytes_to_smc(adev, si_pi->spll_table_start,
  2742. (u8 *)spll_table,
  2743. sizeof(SMC_SISLANDS_SPLL_DIV_TABLE),
  2744. si_pi->sram_end);
  2745. if (ret)
  2746. ni_pi->enable_power_containment = false;
  2747. kfree(spll_table);
  2748. return ret;
  2749. }
  2750. static u16 si_get_lower_of_leakage_and_vce_voltage(struct amdgpu_device *adev,
  2751. u16 vce_voltage)
  2752. {
  2753. u16 highest_leakage = 0;
  2754. struct si_power_info *si_pi = si_get_pi(adev);
  2755. int i;
  2756. for (i = 0; i < si_pi->leakage_voltage.count; i++){
  2757. if (highest_leakage < si_pi->leakage_voltage.entries[i].voltage)
  2758. highest_leakage = si_pi->leakage_voltage.entries[i].voltage;
  2759. }
  2760. if (si_pi->leakage_voltage.count && (highest_leakage < vce_voltage))
  2761. return highest_leakage;
  2762. return vce_voltage;
  2763. }
  2764. static int si_get_vce_clock_voltage(struct amdgpu_device *adev,
  2765. u32 evclk, u32 ecclk, u16 *voltage)
  2766. {
  2767. u32 i;
  2768. int ret = -EINVAL;
  2769. struct amdgpu_vce_clock_voltage_dependency_table *table =
  2770. &adev->pm.dpm.dyn_state.vce_clock_voltage_dependency_table;
  2771. if (((evclk == 0) && (ecclk == 0)) ||
  2772. (table && (table->count == 0))) {
  2773. *voltage = 0;
  2774. return 0;
  2775. }
  2776. for (i = 0; i < table->count; i++) {
  2777. if ((evclk <= table->entries[i].evclk) &&
  2778. (ecclk <= table->entries[i].ecclk)) {
  2779. *voltage = table->entries[i].v;
  2780. ret = 0;
  2781. break;
  2782. }
  2783. }
  2784. /* if no match return the highest voltage */
  2785. if (ret)
  2786. *voltage = table->entries[table->count - 1].v;
  2787. *voltage = si_get_lower_of_leakage_and_vce_voltage(adev, *voltage);
  2788. return ret;
  2789. }
  2790. static bool si_dpm_vblank_too_short(void *handle)
  2791. {
  2792. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2793. u32 vblank_time = amdgpu_dpm_get_vblank_time(adev);
  2794. /* we never hit the non-gddr5 limit so disable it */
  2795. u32 switch_limit = adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5 ? 450 : 0;
  2796. if (vblank_time < switch_limit)
  2797. return true;
  2798. else
  2799. return false;
  2800. }
  2801. static int ni_copy_and_switch_arb_sets(struct amdgpu_device *adev,
  2802. u32 arb_freq_src, u32 arb_freq_dest)
  2803. {
  2804. u32 mc_arb_dram_timing;
  2805. u32 mc_arb_dram_timing2;
  2806. u32 burst_time;
  2807. u32 mc_cg_config;
  2808. switch (arb_freq_src) {
  2809. case MC_CG_ARB_FREQ_F0:
  2810. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  2811. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  2812. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE0_MASK) >> STATE0_SHIFT;
  2813. break;
  2814. case MC_CG_ARB_FREQ_F1:
  2815. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_1);
  2816. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_1);
  2817. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE1_MASK) >> STATE1_SHIFT;
  2818. break;
  2819. case MC_CG_ARB_FREQ_F2:
  2820. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_2);
  2821. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_2);
  2822. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE2_MASK) >> STATE2_SHIFT;
  2823. break;
  2824. case MC_CG_ARB_FREQ_F3:
  2825. mc_arb_dram_timing = RREG32(MC_ARB_DRAM_TIMING_3);
  2826. mc_arb_dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2_3);
  2827. burst_time = (RREG32(MC_ARB_BURST_TIME) & STATE3_MASK) >> STATE3_SHIFT;
  2828. break;
  2829. default:
  2830. return -EINVAL;
  2831. }
  2832. switch (arb_freq_dest) {
  2833. case MC_CG_ARB_FREQ_F0:
  2834. WREG32(MC_ARB_DRAM_TIMING, mc_arb_dram_timing);
  2835. WREG32(MC_ARB_DRAM_TIMING2, mc_arb_dram_timing2);
  2836. WREG32_P(MC_ARB_BURST_TIME, STATE0(burst_time), ~STATE0_MASK);
  2837. break;
  2838. case MC_CG_ARB_FREQ_F1:
  2839. WREG32(MC_ARB_DRAM_TIMING_1, mc_arb_dram_timing);
  2840. WREG32(MC_ARB_DRAM_TIMING2_1, mc_arb_dram_timing2);
  2841. WREG32_P(MC_ARB_BURST_TIME, STATE1(burst_time), ~STATE1_MASK);
  2842. break;
  2843. case MC_CG_ARB_FREQ_F2:
  2844. WREG32(MC_ARB_DRAM_TIMING_2, mc_arb_dram_timing);
  2845. WREG32(MC_ARB_DRAM_TIMING2_2, mc_arb_dram_timing2);
  2846. WREG32_P(MC_ARB_BURST_TIME, STATE2(burst_time), ~STATE2_MASK);
  2847. break;
  2848. case MC_CG_ARB_FREQ_F3:
  2849. WREG32(MC_ARB_DRAM_TIMING_3, mc_arb_dram_timing);
  2850. WREG32(MC_ARB_DRAM_TIMING2_3, mc_arb_dram_timing2);
  2851. WREG32_P(MC_ARB_BURST_TIME, STATE3(burst_time), ~STATE3_MASK);
  2852. break;
  2853. default:
  2854. return -EINVAL;
  2855. }
  2856. mc_cg_config = RREG32(MC_CG_CONFIG) | 0x0000000F;
  2857. WREG32(MC_CG_CONFIG, mc_cg_config);
  2858. WREG32_P(MC_ARB_CG, CG_ARB_REQ(arb_freq_dest), ~CG_ARB_REQ_MASK);
  2859. return 0;
  2860. }
  2861. static void ni_update_current_ps(struct amdgpu_device *adev,
  2862. struct amdgpu_ps *rps)
  2863. {
  2864. struct si_ps *new_ps = si_get_ps(rps);
  2865. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2866. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2867. eg_pi->current_rps = *rps;
  2868. ni_pi->current_ps = *new_ps;
  2869. eg_pi->current_rps.ps_priv = &ni_pi->current_ps;
  2870. adev->pm.dpm.current_ps = &eg_pi->current_rps;
  2871. }
  2872. static void ni_update_requested_ps(struct amdgpu_device *adev,
  2873. struct amdgpu_ps *rps)
  2874. {
  2875. struct si_ps *new_ps = si_get_ps(rps);
  2876. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  2877. struct ni_power_info *ni_pi = ni_get_pi(adev);
  2878. eg_pi->requested_rps = *rps;
  2879. ni_pi->requested_ps = *new_ps;
  2880. eg_pi->requested_rps.ps_priv = &ni_pi->requested_ps;
  2881. adev->pm.dpm.requested_ps = &eg_pi->requested_rps;
  2882. }
  2883. static void ni_set_uvd_clock_before_set_eng_clock(struct amdgpu_device *adev,
  2884. struct amdgpu_ps *new_ps,
  2885. struct amdgpu_ps *old_ps)
  2886. {
  2887. struct si_ps *new_state = si_get_ps(new_ps);
  2888. struct si_ps *current_state = si_get_ps(old_ps);
  2889. if ((new_ps->vclk == old_ps->vclk) &&
  2890. (new_ps->dclk == old_ps->dclk))
  2891. return;
  2892. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >=
  2893. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2894. return;
  2895. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2896. }
  2897. static void ni_set_uvd_clock_after_set_eng_clock(struct amdgpu_device *adev,
  2898. struct amdgpu_ps *new_ps,
  2899. struct amdgpu_ps *old_ps)
  2900. {
  2901. struct si_ps *new_state = si_get_ps(new_ps);
  2902. struct si_ps *current_state = si_get_ps(old_ps);
  2903. if ((new_ps->vclk == old_ps->vclk) &&
  2904. (new_ps->dclk == old_ps->dclk))
  2905. return;
  2906. if (new_state->performance_levels[new_state->performance_level_count - 1].sclk <
  2907. current_state->performance_levels[current_state->performance_level_count - 1].sclk)
  2908. return;
  2909. amdgpu_asic_set_uvd_clocks(adev, new_ps->vclk, new_ps->dclk);
  2910. }
  2911. static u16 btc_find_voltage(struct atom_voltage_table *table, u16 voltage)
  2912. {
  2913. unsigned int i;
  2914. for (i = 0; i < table->count; i++)
  2915. if (voltage <= table->entries[i].value)
  2916. return table->entries[i].value;
  2917. return table->entries[table->count - 1].value;
  2918. }
  2919. static u32 btc_find_valid_clock(struct amdgpu_clock_array *clocks,
  2920. u32 max_clock, u32 requested_clock)
  2921. {
  2922. unsigned int i;
  2923. if ((clocks == NULL) || (clocks->count == 0))
  2924. return (requested_clock < max_clock) ? requested_clock : max_clock;
  2925. for (i = 0; i < clocks->count; i++) {
  2926. if (clocks->values[i] >= requested_clock)
  2927. return (clocks->values[i] < max_clock) ? clocks->values[i] : max_clock;
  2928. }
  2929. return (clocks->values[clocks->count - 1] < max_clock) ?
  2930. clocks->values[clocks->count - 1] : max_clock;
  2931. }
  2932. static u32 btc_get_valid_mclk(struct amdgpu_device *adev,
  2933. u32 max_mclk, u32 requested_mclk)
  2934. {
  2935. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_mclk_values,
  2936. max_mclk, requested_mclk);
  2937. }
  2938. static u32 btc_get_valid_sclk(struct amdgpu_device *adev,
  2939. u32 max_sclk, u32 requested_sclk)
  2940. {
  2941. return btc_find_valid_clock(&adev->pm.dpm.dyn_state.valid_sclk_values,
  2942. max_sclk, requested_sclk);
  2943. }
  2944. static void btc_get_max_clock_from_voltage_dependency_table(struct amdgpu_clock_voltage_dependency_table *table,
  2945. u32 *max_clock)
  2946. {
  2947. u32 i, clock = 0;
  2948. if ((table == NULL) || (table->count == 0)) {
  2949. *max_clock = clock;
  2950. return;
  2951. }
  2952. for (i = 0; i < table->count; i++) {
  2953. if (clock < table->entries[i].clk)
  2954. clock = table->entries[i].clk;
  2955. }
  2956. *max_clock = clock;
  2957. }
  2958. static void btc_apply_voltage_dependency_rules(struct amdgpu_clock_voltage_dependency_table *table,
  2959. u32 clock, u16 max_voltage, u16 *voltage)
  2960. {
  2961. u32 i;
  2962. if ((table == NULL) || (table->count == 0))
  2963. return;
  2964. for (i= 0; i < table->count; i++) {
  2965. if (clock <= table->entries[i].clk) {
  2966. if (*voltage < table->entries[i].v)
  2967. *voltage = (u16)((table->entries[i].v < max_voltage) ?
  2968. table->entries[i].v : max_voltage);
  2969. return;
  2970. }
  2971. }
  2972. *voltage = (*voltage > max_voltage) ? *voltage : max_voltage;
  2973. }
  2974. static void btc_adjust_clock_combinations(struct amdgpu_device *adev,
  2975. const struct amdgpu_clock_and_voltage_limits *max_limits,
  2976. struct rv7xx_pl *pl)
  2977. {
  2978. if ((pl->mclk == 0) || (pl->sclk == 0))
  2979. return;
  2980. if (pl->mclk == pl->sclk)
  2981. return;
  2982. if (pl->mclk > pl->sclk) {
  2983. if (((pl->mclk + (pl->sclk - 1)) / pl->sclk) > adev->pm.dpm.dyn_state.mclk_sclk_ratio)
  2984. pl->sclk = btc_get_valid_sclk(adev,
  2985. max_limits->sclk,
  2986. (pl->mclk +
  2987. (adev->pm.dpm.dyn_state.mclk_sclk_ratio - 1)) /
  2988. adev->pm.dpm.dyn_state.mclk_sclk_ratio);
  2989. } else {
  2990. if ((pl->sclk - pl->mclk) > adev->pm.dpm.dyn_state.sclk_mclk_delta)
  2991. pl->mclk = btc_get_valid_mclk(adev,
  2992. max_limits->mclk,
  2993. pl->sclk -
  2994. adev->pm.dpm.dyn_state.sclk_mclk_delta);
  2995. }
  2996. }
  2997. static void btc_apply_voltage_delta_rules(struct amdgpu_device *adev,
  2998. u16 max_vddc, u16 max_vddci,
  2999. u16 *vddc, u16 *vddci)
  3000. {
  3001. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3002. u16 new_voltage;
  3003. if ((0 == *vddc) || (0 == *vddci))
  3004. return;
  3005. if (*vddc > *vddci) {
  3006. if ((*vddc - *vddci) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3007. new_voltage = btc_find_voltage(&eg_pi->vddci_voltage_table,
  3008. (*vddc - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3009. *vddci = (new_voltage < max_vddci) ? new_voltage : max_vddci;
  3010. }
  3011. } else {
  3012. if ((*vddci - *vddc) > adev->pm.dpm.dyn_state.vddc_vddci_delta) {
  3013. new_voltage = btc_find_voltage(&eg_pi->vddc_voltage_table,
  3014. (*vddci - adev->pm.dpm.dyn_state.vddc_vddci_delta));
  3015. *vddc = (new_voltage < max_vddc) ? new_voltage : max_vddc;
  3016. }
  3017. }
  3018. }
  3019. static void r600_calculate_u_and_p(u32 i, u32 r_c, u32 p_b,
  3020. u32 *p, u32 *u)
  3021. {
  3022. u32 b_c = 0;
  3023. u32 i_c;
  3024. u32 tmp;
  3025. i_c = (i * r_c) / 100;
  3026. tmp = i_c >> p_b;
  3027. while (tmp) {
  3028. b_c++;
  3029. tmp >>= 1;
  3030. }
  3031. *u = (b_c + 1) / 2;
  3032. *p = i_c / (1 << (2 * (*u)));
  3033. }
  3034. static int r600_calculate_at(u32 t, u32 h, u32 fh, u32 fl, u32 *tl, u32 *th)
  3035. {
  3036. u32 k, a, ah, al;
  3037. u32 t1;
  3038. if ((fl == 0) || (fh == 0) || (fl > fh))
  3039. return -EINVAL;
  3040. k = (100 * fh) / fl;
  3041. t1 = (t * (k - 100));
  3042. a = (1000 * (100 * h + t1)) / (10000 + (t1 / 100));
  3043. a = (a + 5) / 10;
  3044. ah = ((a * t) + 5000) / 10000;
  3045. al = a - ah;
  3046. *th = t - ah;
  3047. *tl = t + al;
  3048. return 0;
  3049. }
  3050. static bool r600_is_uvd_state(u32 class, u32 class2)
  3051. {
  3052. if (class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  3053. return true;
  3054. if (class & ATOM_PPLIB_CLASSIFICATION_HD2STATE)
  3055. return true;
  3056. if (class & ATOM_PPLIB_CLASSIFICATION_HDSTATE)
  3057. return true;
  3058. if (class & ATOM_PPLIB_CLASSIFICATION_SDSTATE)
  3059. return true;
  3060. if (class2 & ATOM_PPLIB_CLASSIFICATION2_MVC)
  3061. return true;
  3062. return false;
  3063. }
  3064. static u8 rv770_get_memory_module_index(struct amdgpu_device *adev)
  3065. {
  3066. return (u8) ((RREG32(BIOS_SCRATCH_4) >> 16) & 0xff);
  3067. }
  3068. static void rv770_get_max_vddc(struct amdgpu_device *adev)
  3069. {
  3070. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3071. u16 vddc;
  3072. if (amdgpu_atombios_get_max_vddc(adev, 0, 0, &vddc))
  3073. pi->max_vddc = 0;
  3074. else
  3075. pi->max_vddc = vddc;
  3076. }
  3077. static void rv770_get_engine_memory_ss(struct amdgpu_device *adev)
  3078. {
  3079. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3080. struct amdgpu_atom_ss ss;
  3081. pi->sclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3082. ASIC_INTERNAL_ENGINE_SS, 0);
  3083. pi->mclk_ss = amdgpu_atombios_get_asic_ss_info(adev, &ss,
  3084. ASIC_INTERNAL_MEMORY_SS, 0);
  3085. if (pi->sclk_ss || pi->mclk_ss)
  3086. pi->dynamic_ss = true;
  3087. else
  3088. pi->dynamic_ss = false;
  3089. }
  3090. static void si_apply_state_adjust_rules(struct amdgpu_device *adev,
  3091. struct amdgpu_ps *rps)
  3092. {
  3093. struct si_ps *ps = si_get_ps(rps);
  3094. struct amdgpu_clock_and_voltage_limits *max_limits;
  3095. bool disable_mclk_switching = false;
  3096. bool disable_sclk_switching = false;
  3097. u32 mclk, sclk;
  3098. u16 vddc, vddci, min_vce_voltage = 0;
  3099. u32 max_sclk_vddc, max_mclk_vddci, max_mclk_vddc;
  3100. u32 max_sclk = 0, max_mclk = 0;
  3101. int i;
  3102. if (adev->asic_type == CHIP_HAINAN) {
  3103. if ((adev->pdev->revision == 0x81) ||
  3104. (adev->pdev->revision == 0x83) ||
  3105. (adev->pdev->revision == 0xC3) ||
  3106. (adev->pdev->device == 0x6664) ||
  3107. (adev->pdev->device == 0x6665) ||
  3108. (adev->pdev->device == 0x6667)) {
  3109. max_sclk = 75000;
  3110. }
  3111. if ((adev->pdev->revision == 0xC3) ||
  3112. (adev->pdev->device == 0x6665)) {
  3113. max_sclk = 60000;
  3114. max_mclk = 80000;
  3115. }
  3116. } else if (adev->asic_type == CHIP_OLAND) {
  3117. if ((adev->pdev->revision == 0xC7) ||
  3118. (adev->pdev->revision == 0x80) ||
  3119. (adev->pdev->revision == 0x81) ||
  3120. (adev->pdev->revision == 0x83) ||
  3121. (adev->pdev->revision == 0x87) ||
  3122. (adev->pdev->device == 0x6604) ||
  3123. (adev->pdev->device == 0x6605)) {
  3124. max_sclk = 75000;
  3125. }
  3126. }
  3127. if (rps->vce_active) {
  3128. rps->evclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].evclk;
  3129. rps->ecclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].ecclk;
  3130. si_get_vce_clock_voltage(adev, rps->evclk, rps->ecclk,
  3131. &min_vce_voltage);
  3132. } else {
  3133. rps->evclk = 0;
  3134. rps->ecclk = 0;
  3135. }
  3136. if ((adev->pm.dpm.new_active_crtc_count > 1) ||
  3137. si_dpm_vblank_too_short(adev))
  3138. disable_mclk_switching = true;
  3139. if (rps->vclk || rps->dclk) {
  3140. disable_mclk_switching = true;
  3141. disable_sclk_switching = true;
  3142. }
  3143. if (adev->pm.ac_power)
  3144. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  3145. else
  3146. max_limits = &adev->pm.dpm.dyn_state.max_clock_voltage_on_dc;
  3147. for (i = ps->performance_level_count - 2; i >= 0; i--) {
  3148. if (ps->performance_levels[i].vddc > ps->performance_levels[i+1].vddc)
  3149. ps->performance_levels[i].vddc = ps->performance_levels[i+1].vddc;
  3150. }
  3151. if (adev->pm.ac_power == false) {
  3152. for (i = 0; i < ps->performance_level_count; i++) {
  3153. if (ps->performance_levels[i].mclk > max_limits->mclk)
  3154. ps->performance_levels[i].mclk = max_limits->mclk;
  3155. if (ps->performance_levels[i].sclk > max_limits->sclk)
  3156. ps->performance_levels[i].sclk = max_limits->sclk;
  3157. if (ps->performance_levels[i].vddc > max_limits->vddc)
  3158. ps->performance_levels[i].vddc = max_limits->vddc;
  3159. if (ps->performance_levels[i].vddci > max_limits->vddci)
  3160. ps->performance_levels[i].vddci = max_limits->vddci;
  3161. }
  3162. }
  3163. /* limit clocks to max supported clocks based on voltage dependency tables */
  3164. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3165. &max_sclk_vddc);
  3166. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3167. &max_mclk_vddci);
  3168. btc_get_max_clock_from_voltage_dependency_table(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3169. &max_mclk_vddc);
  3170. for (i = 0; i < ps->performance_level_count; i++) {
  3171. if (max_sclk_vddc) {
  3172. if (ps->performance_levels[i].sclk > max_sclk_vddc)
  3173. ps->performance_levels[i].sclk = max_sclk_vddc;
  3174. }
  3175. if (max_mclk_vddci) {
  3176. if (ps->performance_levels[i].mclk > max_mclk_vddci)
  3177. ps->performance_levels[i].mclk = max_mclk_vddci;
  3178. }
  3179. if (max_mclk_vddc) {
  3180. if (ps->performance_levels[i].mclk > max_mclk_vddc)
  3181. ps->performance_levels[i].mclk = max_mclk_vddc;
  3182. }
  3183. if (max_mclk) {
  3184. if (ps->performance_levels[i].mclk > max_mclk)
  3185. ps->performance_levels[i].mclk = max_mclk;
  3186. }
  3187. if (max_sclk) {
  3188. if (ps->performance_levels[i].sclk > max_sclk)
  3189. ps->performance_levels[i].sclk = max_sclk;
  3190. }
  3191. }
  3192. /* XXX validate the min clocks required for display */
  3193. if (disable_mclk_switching) {
  3194. mclk = ps->performance_levels[ps->performance_level_count - 1].mclk;
  3195. vddci = ps->performance_levels[ps->performance_level_count - 1].vddci;
  3196. } else {
  3197. mclk = ps->performance_levels[0].mclk;
  3198. vddci = ps->performance_levels[0].vddci;
  3199. }
  3200. if (disable_sclk_switching) {
  3201. sclk = ps->performance_levels[ps->performance_level_count - 1].sclk;
  3202. vddc = ps->performance_levels[ps->performance_level_count - 1].vddc;
  3203. } else {
  3204. sclk = ps->performance_levels[0].sclk;
  3205. vddc = ps->performance_levels[0].vddc;
  3206. }
  3207. if (rps->vce_active) {
  3208. if (sclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk)
  3209. sclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].sclk;
  3210. if (mclk < adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk)
  3211. mclk = adev->pm.dpm.vce_states[adev->pm.dpm.vce_level].mclk;
  3212. }
  3213. /* adjusted low state */
  3214. ps->performance_levels[0].sclk = sclk;
  3215. ps->performance_levels[0].mclk = mclk;
  3216. ps->performance_levels[0].vddc = vddc;
  3217. ps->performance_levels[0].vddci = vddci;
  3218. if (disable_sclk_switching) {
  3219. sclk = ps->performance_levels[0].sclk;
  3220. for (i = 1; i < ps->performance_level_count; i++) {
  3221. if (sclk < ps->performance_levels[i].sclk)
  3222. sclk = ps->performance_levels[i].sclk;
  3223. }
  3224. for (i = 0; i < ps->performance_level_count; i++) {
  3225. ps->performance_levels[i].sclk = sclk;
  3226. ps->performance_levels[i].vddc = vddc;
  3227. }
  3228. } else {
  3229. for (i = 1; i < ps->performance_level_count; i++) {
  3230. if (ps->performance_levels[i].sclk < ps->performance_levels[i - 1].sclk)
  3231. ps->performance_levels[i].sclk = ps->performance_levels[i - 1].sclk;
  3232. if (ps->performance_levels[i].vddc < ps->performance_levels[i - 1].vddc)
  3233. ps->performance_levels[i].vddc = ps->performance_levels[i - 1].vddc;
  3234. }
  3235. }
  3236. if (disable_mclk_switching) {
  3237. mclk = ps->performance_levels[0].mclk;
  3238. for (i = 1; i < ps->performance_level_count; i++) {
  3239. if (mclk < ps->performance_levels[i].mclk)
  3240. mclk = ps->performance_levels[i].mclk;
  3241. }
  3242. for (i = 0; i < ps->performance_level_count; i++) {
  3243. ps->performance_levels[i].mclk = mclk;
  3244. ps->performance_levels[i].vddci = vddci;
  3245. }
  3246. } else {
  3247. for (i = 1; i < ps->performance_level_count; i++) {
  3248. if (ps->performance_levels[i].mclk < ps->performance_levels[i - 1].mclk)
  3249. ps->performance_levels[i].mclk = ps->performance_levels[i - 1].mclk;
  3250. if (ps->performance_levels[i].vddci < ps->performance_levels[i - 1].vddci)
  3251. ps->performance_levels[i].vddci = ps->performance_levels[i - 1].vddci;
  3252. }
  3253. }
  3254. for (i = 0; i < ps->performance_level_count; i++)
  3255. btc_adjust_clock_combinations(adev, max_limits,
  3256. &ps->performance_levels[i]);
  3257. for (i = 0; i < ps->performance_level_count; i++) {
  3258. if (ps->performance_levels[i].vddc < min_vce_voltage)
  3259. ps->performance_levels[i].vddc = min_vce_voltage;
  3260. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_sclk,
  3261. ps->performance_levels[i].sclk,
  3262. max_limits->vddc, &ps->performance_levels[i].vddc);
  3263. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3264. ps->performance_levels[i].mclk,
  3265. max_limits->vddci, &ps->performance_levels[i].vddci);
  3266. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3267. ps->performance_levels[i].mclk,
  3268. max_limits->vddc, &ps->performance_levels[i].vddc);
  3269. btc_apply_voltage_dependency_rules(&adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk,
  3270. adev->clock.current_dispclk,
  3271. max_limits->vddc, &ps->performance_levels[i].vddc);
  3272. }
  3273. for (i = 0; i < ps->performance_level_count; i++) {
  3274. btc_apply_voltage_delta_rules(adev,
  3275. max_limits->vddc, max_limits->vddci,
  3276. &ps->performance_levels[i].vddc,
  3277. &ps->performance_levels[i].vddci);
  3278. }
  3279. ps->dc_compatible = true;
  3280. for (i = 0; i < ps->performance_level_count; i++) {
  3281. if (ps->performance_levels[i].vddc > adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.vddc)
  3282. ps->dc_compatible = false;
  3283. }
  3284. }
  3285. #if 0
  3286. static int si_read_smc_soft_register(struct amdgpu_device *adev,
  3287. u16 reg_offset, u32 *value)
  3288. {
  3289. struct si_power_info *si_pi = si_get_pi(adev);
  3290. return amdgpu_si_read_smc_sram_dword(adev,
  3291. si_pi->soft_regs_start + reg_offset, value,
  3292. si_pi->sram_end);
  3293. }
  3294. #endif
  3295. static int si_write_smc_soft_register(struct amdgpu_device *adev,
  3296. u16 reg_offset, u32 value)
  3297. {
  3298. struct si_power_info *si_pi = si_get_pi(adev);
  3299. return amdgpu_si_write_smc_sram_dword(adev,
  3300. si_pi->soft_regs_start + reg_offset,
  3301. value, si_pi->sram_end);
  3302. }
  3303. static bool si_is_special_1gb_platform(struct amdgpu_device *adev)
  3304. {
  3305. bool ret = false;
  3306. u32 tmp, width, row, column, bank, density;
  3307. bool is_memory_gddr5, is_special;
  3308. tmp = RREG32(MC_SEQ_MISC0);
  3309. is_memory_gddr5 = (MC_SEQ_MISC0_GDDR5_VALUE == ((tmp & MC_SEQ_MISC0_GDDR5_MASK) >> MC_SEQ_MISC0_GDDR5_SHIFT));
  3310. is_special = (MC_SEQ_MISC0_REV_ID_VALUE == ((tmp & MC_SEQ_MISC0_REV_ID_MASK) >> MC_SEQ_MISC0_REV_ID_SHIFT))
  3311. & (MC_SEQ_MISC0_VEN_ID_VALUE == ((tmp & MC_SEQ_MISC0_VEN_ID_MASK) >> MC_SEQ_MISC0_VEN_ID_SHIFT));
  3312. WREG32(MC_SEQ_IO_DEBUG_INDEX, 0xb);
  3313. width = ((RREG32(MC_SEQ_IO_DEBUG_DATA) >> 1) & 1) ? 16 : 32;
  3314. tmp = RREG32(MC_ARB_RAMCFG);
  3315. row = ((tmp & NOOFROWS_MASK) >> NOOFROWS_SHIFT) + 10;
  3316. column = ((tmp & NOOFCOLS_MASK) >> NOOFCOLS_SHIFT) + 8;
  3317. bank = ((tmp & NOOFBANK_MASK) >> NOOFBANK_SHIFT) + 2;
  3318. density = (1 << (row + column - 20 + bank)) * width;
  3319. if ((adev->pdev->device == 0x6819) &&
  3320. is_memory_gddr5 && is_special && (density == 0x400))
  3321. ret = true;
  3322. return ret;
  3323. }
  3324. static void si_get_leakage_vddc(struct amdgpu_device *adev)
  3325. {
  3326. struct si_power_info *si_pi = si_get_pi(adev);
  3327. u16 vddc, count = 0;
  3328. int i, ret;
  3329. for (i = 0; i < SISLANDS_MAX_LEAKAGE_COUNT; i++) {
  3330. ret = amdgpu_atombios_get_leakage_vddc_based_on_leakage_idx(adev, &vddc, SISLANDS_LEAKAGE_INDEX0 + i);
  3331. if (!ret && (vddc > 0) && (vddc != (SISLANDS_LEAKAGE_INDEX0 + i))) {
  3332. si_pi->leakage_voltage.entries[count].voltage = vddc;
  3333. si_pi->leakage_voltage.entries[count].leakage_index =
  3334. SISLANDS_LEAKAGE_INDEX0 + i;
  3335. count++;
  3336. }
  3337. }
  3338. si_pi->leakage_voltage.count = count;
  3339. }
  3340. static int si_get_leakage_voltage_from_leakage_index(struct amdgpu_device *adev,
  3341. u32 index, u16 *leakage_voltage)
  3342. {
  3343. struct si_power_info *si_pi = si_get_pi(adev);
  3344. int i;
  3345. if (leakage_voltage == NULL)
  3346. return -EINVAL;
  3347. if ((index & 0xff00) != 0xff00)
  3348. return -EINVAL;
  3349. if ((index & 0xff) > SISLANDS_MAX_LEAKAGE_COUNT + 1)
  3350. return -EINVAL;
  3351. if (index < SISLANDS_LEAKAGE_INDEX0)
  3352. return -EINVAL;
  3353. for (i = 0; i < si_pi->leakage_voltage.count; i++) {
  3354. if (si_pi->leakage_voltage.entries[i].leakage_index == index) {
  3355. *leakage_voltage = si_pi->leakage_voltage.entries[i].voltage;
  3356. return 0;
  3357. }
  3358. }
  3359. return -EAGAIN;
  3360. }
  3361. static void si_set_dpm_event_sources(struct amdgpu_device *adev, u32 sources)
  3362. {
  3363. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3364. bool want_thermal_protection;
  3365. enum amdgpu_dpm_event_src dpm_event_src;
  3366. switch (sources) {
  3367. case 0:
  3368. default:
  3369. want_thermal_protection = false;
  3370. break;
  3371. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL):
  3372. want_thermal_protection = true;
  3373. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGITAL;
  3374. break;
  3375. case (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL):
  3376. want_thermal_protection = true;
  3377. dpm_event_src = AMDGPU_DPM_EVENT_SRC_EXTERNAL;
  3378. break;
  3379. case ((1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_EXTERNAL) |
  3380. (1 << AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL)):
  3381. want_thermal_protection = true;
  3382. dpm_event_src = AMDGPU_DPM_EVENT_SRC_DIGIAL_OR_EXTERNAL;
  3383. break;
  3384. }
  3385. if (want_thermal_protection) {
  3386. WREG32_P(CG_THERMAL_CTRL, DPM_EVENT_SRC(dpm_event_src), ~DPM_EVENT_SRC_MASK);
  3387. if (pi->thermal_protection)
  3388. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3389. } else {
  3390. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3391. }
  3392. }
  3393. static void si_enable_auto_throttle_source(struct amdgpu_device *adev,
  3394. enum amdgpu_dpm_auto_throttle_src source,
  3395. bool enable)
  3396. {
  3397. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3398. if (enable) {
  3399. if (!(pi->active_auto_throttle_sources & (1 << source))) {
  3400. pi->active_auto_throttle_sources |= 1 << source;
  3401. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3402. }
  3403. } else {
  3404. if (pi->active_auto_throttle_sources & (1 << source)) {
  3405. pi->active_auto_throttle_sources &= ~(1 << source);
  3406. si_set_dpm_event_sources(adev, pi->active_auto_throttle_sources);
  3407. }
  3408. }
  3409. }
  3410. static void si_start_dpm(struct amdgpu_device *adev)
  3411. {
  3412. WREG32_P(GENERAL_PWRMGT, GLOBAL_PWRMGT_EN, ~GLOBAL_PWRMGT_EN);
  3413. }
  3414. static void si_stop_dpm(struct amdgpu_device *adev)
  3415. {
  3416. WREG32_P(GENERAL_PWRMGT, 0, ~GLOBAL_PWRMGT_EN);
  3417. }
  3418. static void si_enable_sclk_control(struct amdgpu_device *adev, bool enable)
  3419. {
  3420. if (enable)
  3421. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~SCLK_PWRMGT_OFF);
  3422. else
  3423. WREG32_P(SCLK_PWRMGT_CNTL, SCLK_PWRMGT_OFF, ~SCLK_PWRMGT_OFF);
  3424. }
  3425. #if 0
  3426. static int si_notify_hardware_of_thermal_state(struct amdgpu_device *adev,
  3427. u32 thermal_level)
  3428. {
  3429. PPSMC_Result ret;
  3430. if (thermal_level == 0) {
  3431. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  3432. if (ret == PPSMC_Result_OK)
  3433. return 0;
  3434. else
  3435. return -EINVAL;
  3436. }
  3437. return 0;
  3438. }
  3439. static void si_notify_hardware_vpu_recovery_event(struct amdgpu_device *adev)
  3440. {
  3441. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_tdr_is_about_to_happen, true);
  3442. }
  3443. #endif
  3444. #if 0
  3445. static int si_notify_hw_of_powersource(struct amdgpu_device *adev, bool ac_power)
  3446. {
  3447. if (ac_power)
  3448. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_RunningOnAC) == PPSMC_Result_OK) ?
  3449. 0 : -EINVAL;
  3450. return 0;
  3451. }
  3452. #endif
  3453. static PPSMC_Result si_send_msg_to_smc_with_parameter(struct amdgpu_device *adev,
  3454. PPSMC_Msg msg, u32 parameter)
  3455. {
  3456. WREG32(SMC_SCRATCH0, parameter);
  3457. return amdgpu_si_send_msg_to_smc(adev, msg);
  3458. }
  3459. static int si_restrict_performance_levels_before_switch(struct amdgpu_device *adev)
  3460. {
  3461. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_NoForcedLevel) != PPSMC_Result_OK)
  3462. return -EINVAL;
  3463. return (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) == PPSMC_Result_OK) ?
  3464. 0 : -EINVAL;
  3465. }
  3466. static int si_dpm_force_performance_level(void *handle,
  3467. enum amd_dpm_forced_level level)
  3468. {
  3469. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3470. struct amdgpu_ps *rps = adev->pm.dpm.current_ps;
  3471. struct si_ps *ps = si_get_ps(rps);
  3472. u32 levels = ps->performance_level_count;
  3473. if (level == AMD_DPM_FORCED_LEVEL_HIGH) {
  3474. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3475. return -EINVAL;
  3476. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 1) != PPSMC_Result_OK)
  3477. return -EINVAL;
  3478. } else if (level == AMD_DPM_FORCED_LEVEL_LOW) {
  3479. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3480. return -EINVAL;
  3481. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, 1) != PPSMC_Result_OK)
  3482. return -EINVAL;
  3483. } else if (level == AMD_DPM_FORCED_LEVEL_AUTO) {
  3484. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetForcedLevels, 0) != PPSMC_Result_OK)
  3485. return -EINVAL;
  3486. if (si_send_msg_to_smc_with_parameter(adev, PPSMC_MSG_SetEnabledLevels, levels) != PPSMC_Result_OK)
  3487. return -EINVAL;
  3488. }
  3489. adev->pm.dpm.forced_level = level;
  3490. return 0;
  3491. }
  3492. #if 0
  3493. static int si_set_boot_state(struct amdgpu_device *adev)
  3494. {
  3495. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToInitialState) == PPSMC_Result_OK) ?
  3496. 0 : -EINVAL;
  3497. }
  3498. #endif
  3499. static int si_set_sw_state(struct amdgpu_device *adev)
  3500. {
  3501. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_SwitchToSwState) == PPSMC_Result_OK) ?
  3502. 0 : -EINVAL;
  3503. }
  3504. static int si_halt_smc(struct amdgpu_device *adev)
  3505. {
  3506. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Halt) != PPSMC_Result_OK)
  3507. return -EINVAL;
  3508. return (amdgpu_si_wait_for_smc_inactive(adev) == PPSMC_Result_OK) ?
  3509. 0 : -EINVAL;
  3510. }
  3511. static int si_resume_smc(struct amdgpu_device *adev)
  3512. {
  3513. if (amdgpu_si_send_msg_to_smc(adev, PPSMC_FlushDataCache) != PPSMC_Result_OK)
  3514. return -EINVAL;
  3515. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_Resume) == PPSMC_Result_OK) ?
  3516. 0 : -EINVAL;
  3517. }
  3518. static void si_dpm_start_smc(struct amdgpu_device *adev)
  3519. {
  3520. amdgpu_si_program_jump_on_start(adev);
  3521. amdgpu_si_start_smc(adev);
  3522. amdgpu_si_smc_clock(adev, true);
  3523. }
  3524. static void si_dpm_stop_smc(struct amdgpu_device *adev)
  3525. {
  3526. amdgpu_si_reset_smc(adev);
  3527. amdgpu_si_smc_clock(adev, false);
  3528. }
  3529. static int si_process_firmware_header(struct amdgpu_device *adev)
  3530. {
  3531. struct si_power_info *si_pi = si_get_pi(adev);
  3532. u32 tmp;
  3533. int ret;
  3534. ret = amdgpu_si_read_smc_sram_dword(adev,
  3535. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3536. SISLANDS_SMC_FIRMWARE_HEADER_stateTable,
  3537. &tmp, si_pi->sram_end);
  3538. if (ret)
  3539. return ret;
  3540. si_pi->state_table_start = tmp;
  3541. ret = amdgpu_si_read_smc_sram_dword(adev,
  3542. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3543. SISLANDS_SMC_FIRMWARE_HEADER_softRegisters,
  3544. &tmp, si_pi->sram_end);
  3545. if (ret)
  3546. return ret;
  3547. si_pi->soft_regs_start = tmp;
  3548. ret = amdgpu_si_read_smc_sram_dword(adev,
  3549. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3550. SISLANDS_SMC_FIRMWARE_HEADER_mcRegisterTable,
  3551. &tmp, si_pi->sram_end);
  3552. if (ret)
  3553. return ret;
  3554. si_pi->mc_reg_table_start = tmp;
  3555. ret = amdgpu_si_read_smc_sram_dword(adev,
  3556. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3557. SISLANDS_SMC_FIRMWARE_HEADER_fanTable,
  3558. &tmp, si_pi->sram_end);
  3559. if (ret)
  3560. return ret;
  3561. si_pi->fan_table_start = tmp;
  3562. ret = amdgpu_si_read_smc_sram_dword(adev,
  3563. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3564. SISLANDS_SMC_FIRMWARE_HEADER_mcArbDramAutoRefreshTable,
  3565. &tmp, si_pi->sram_end);
  3566. if (ret)
  3567. return ret;
  3568. si_pi->arb_table_start = tmp;
  3569. ret = amdgpu_si_read_smc_sram_dword(adev,
  3570. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3571. SISLANDS_SMC_FIRMWARE_HEADER_CacConfigTable,
  3572. &tmp, si_pi->sram_end);
  3573. if (ret)
  3574. return ret;
  3575. si_pi->cac_table_start = tmp;
  3576. ret = amdgpu_si_read_smc_sram_dword(adev,
  3577. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3578. SISLANDS_SMC_FIRMWARE_HEADER_DteConfiguration,
  3579. &tmp, si_pi->sram_end);
  3580. if (ret)
  3581. return ret;
  3582. si_pi->dte_table_start = tmp;
  3583. ret = amdgpu_si_read_smc_sram_dword(adev,
  3584. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3585. SISLANDS_SMC_FIRMWARE_HEADER_spllTable,
  3586. &tmp, si_pi->sram_end);
  3587. if (ret)
  3588. return ret;
  3589. si_pi->spll_table_start = tmp;
  3590. ret = amdgpu_si_read_smc_sram_dword(adev,
  3591. SISLANDS_SMC_FIRMWARE_HEADER_LOCATION +
  3592. SISLANDS_SMC_FIRMWARE_HEADER_PAPMParameters,
  3593. &tmp, si_pi->sram_end);
  3594. if (ret)
  3595. return ret;
  3596. si_pi->papm_cfg_table_start = tmp;
  3597. return ret;
  3598. }
  3599. static void si_read_clock_registers(struct amdgpu_device *adev)
  3600. {
  3601. struct si_power_info *si_pi = si_get_pi(adev);
  3602. si_pi->clock_registers.cg_spll_func_cntl = RREG32(CG_SPLL_FUNC_CNTL);
  3603. si_pi->clock_registers.cg_spll_func_cntl_2 = RREG32(CG_SPLL_FUNC_CNTL_2);
  3604. si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3);
  3605. si_pi->clock_registers.cg_spll_func_cntl_4 = RREG32(CG_SPLL_FUNC_CNTL_4);
  3606. si_pi->clock_registers.cg_spll_spread_spectrum = RREG32(CG_SPLL_SPREAD_SPECTRUM);
  3607. si_pi->clock_registers.cg_spll_spread_spectrum_2 = RREG32(CG_SPLL_SPREAD_SPECTRUM_2);
  3608. si_pi->clock_registers.dll_cntl = RREG32(DLL_CNTL);
  3609. si_pi->clock_registers.mclk_pwrmgt_cntl = RREG32(MCLK_PWRMGT_CNTL);
  3610. si_pi->clock_registers.mpll_ad_func_cntl = RREG32(MPLL_AD_FUNC_CNTL);
  3611. si_pi->clock_registers.mpll_dq_func_cntl = RREG32(MPLL_DQ_FUNC_CNTL);
  3612. si_pi->clock_registers.mpll_func_cntl = RREG32(MPLL_FUNC_CNTL);
  3613. si_pi->clock_registers.mpll_func_cntl_1 = RREG32(MPLL_FUNC_CNTL_1);
  3614. si_pi->clock_registers.mpll_func_cntl_2 = RREG32(MPLL_FUNC_CNTL_2);
  3615. si_pi->clock_registers.mpll_ss1 = RREG32(MPLL_SS1);
  3616. si_pi->clock_registers.mpll_ss2 = RREG32(MPLL_SS2);
  3617. }
  3618. static void si_enable_thermal_protection(struct amdgpu_device *adev,
  3619. bool enable)
  3620. {
  3621. if (enable)
  3622. WREG32_P(GENERAL_PWRMGT, 0, ~THERMAL_PROTECTION_DIS);
  3623. else
  3624. WREG32_P(GENERAL_PWRMGT, THERMAL_PROTECTION_DIS, ~THERMAL_PROTECTION_DIS);
  3625. }
  3626. static void si_enable_acpi_power_management(struct amdgpu_device *adev)
  3627. {
  3628. WREG32_P(GENERAL_PWRMGT, STATIC_PM_EN, ~STATIC_PM_EN);
  3629. }
  3630. #if 0
  3631. static int si_enter_ulp_state(struct amdgpu_device *adev)
  3632. {
  3633. WREG32(SMC_MESSAGE_0, PPSMC_MSG_SwitchToMinimumPower);
  3634. udelay(25000);
  3635. return 0;
  3636. }
  3637. static int si_exit_ulp_state(struct amdgpu_device *adev)
  3638. {
  3639. int i;
  3640. WREG32(SMC_MESSAGE_0, PPSMC_MSG_ResumeFromMinimumPower);
  3641. udelay(7000);
  3642. for (i = 0; i < adev->usec_timeout; i++) {
  3643. if (RREG32(SMC_RESP_0) == 1)
  3644. break;
  3645. udelay(1000);
  3646. }
  3647. return 0;
  3648. }
  3649. #endif
  3650. static int si_notify_smc_display_change(struct amdgpu_device *adev,
  3651. bool has_display)
  3652. {
  3653. PPSMC_Msg msg = has_display ?
  3654. PPSMC_MSG_HasDisplay : PPSMC_MSG_NoDisplay;
  3655. return (amdgpu_si_send_msg_to_smc(adev, msg) == PPSMC_Result_OK) ?
  3656. 0 : -EINVAL;
  3657. }
  3658. static void si_program_response_times(struct amdgpu_device *adev)
  3659. {
  3660. u32 voltage_response_time, backbias_response_time, acpi_delay_time, vbi_time_out;
  3661. u32 vddc_dly, acpi_dly, vbi_dly;
  3662. u32 reference_clock;
  3663. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mvdd_chg_time, 1);
  3664. voltage_response_time = (u32)adev->pm.dpm.voltage_response_time;
  3665. backbias_response_time = (u32)adev->pm.dpm.backbias_response_time;
  3666. if (voltage_response_time == 0)
  3667. voltage_response_time = 1000;
  3668. acpi_delay_time = 15000;
  3669. vbi_time_out = 100000;
  3670. reference_clock = amdgpu_asic_get_xclk(adev);
  3671. vddc_dly = (voltage_response_time * reference_clock) / 100;
  3672. acpi_dly = (acpi_delay_time * reference_clock) / 100;
  3673. vbi_dly = (vbi_time_out * reference_clock) / 100;
  3674. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_vreg, vddc_dly);
  3675. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_delay_acpi, acpi_dly);
  3676. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mclk_chg_timeout, vbi_dly);
  3677. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_mc_block_delay, 0xAA);
  3678. }
  3679. static void si_program_ds_registers(struct amdgpu_device *adev)
  3680. {
  3681. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3682. u32 tmp;
  3683. /* DEEP_SLEEP_CLK_SEL field should be 0x10 on tahiti A0 */
  3684. if (adev->asic_type == CHIP_TAHITI && adev->rev_id == 0x0)
  3685. tmp = 0x10;
  3686. else
  3687. tmp = 0x1;
  3688. if (eg_pi->sclk_deep_sleep) {
  3689. WREG32_P(MISC_CLK_CNTL, DEEP_SLEEP_CLK_SEL(tmp), ~DEEP_SLEEP_CLK_SEL_MASK);
  3690. WREG32_P(CG_SPLL_AUTOSCALE_CNTL, AUTOSCALE_ON_SS_CLEAR,
  3691. ~AUTOSCALE_ON_SS_CLEAR);
  3692. }
  3693. }
  3694. static void si_program_display_gap(struct amdgpu_device *adev)
  3695. {
  3696. u32 tmp, pipe;
  3697. int i;
  3698. tmp = RREG32(CG_DISPLAY_GAP_CNTL) & ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3699. if (adev->pm.dpm.new_active_crtc_count > 0)
  3700. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3701. else
  3702. tmp |= DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3703. if (adev->pm.dpm.new_active_crtc_count > 1)
  3704. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_VBLANK_OR_WM);
  3705. else
  3706. tmp |= DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE);
  3707. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3708. tmp = RREG32(DCCG_DISP_SLOW_SELECT_REG);
  3709. pipe = (tmp & DCCG_DISP1_SLOW_SELECT_MASK) >> DCCG_DISP1_SLOW_SELECT_SHIFT;
  3710. if ((adev->pm.dpm.new_active_crtc_count > 0) &&
  3711. (!(adev->pm.dpm.new_active_crtcs & (1 << pipe)))) {
  3712. /* find the first active crtc */
  3713. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  3714. if (adev->pm.dpm.new_active_crtcs & (1 << i))
  3715. break;
  3716. }
  3717. if (i == adev->mode_info.num_crtc)
  3718. pipe = 0;
  3719. else
  3720. pipe = i;
  3721. tmp &= ~DCCG_DISP1_SLOW_SELECT_MASK;
  3722. tmp |= DCCG_DISP1_SLOW_SELECT(pipe);
  3723. WREG32(DCCG_DISP_SLOW_SELECT_REG, tmp);
  3724. }
  3725. /* Setting this to false forces the performance state to low if the crtcs are disabled.
  3726. * This can be a problem on PowerXpress systems or if you want to use the card
  3727. * for offscreen rendering or compute if there are no crtcs enabled.
  3728. */
  3729. si_notify_smc_display_change(adev, adev->pm.dpm.new_active_crtc_count > 0);
  3730. }
  3731. static void si_enable_spread_spectrum(struct amdgpu_device *adev, bool enable)
  3732. {
  3733. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3734. if (enable) {
  3735. if (pi->sclk_ss)
  3736. WREG32_P(GENERAL_PWRMGT, DYN_SPREAD_SPECTRUM_EN, ~DYN_SPREAD_SPECTRUM_EN);
  3737. } else {
  3738. WREG32_P(CG_SPLL_SPREAD_SPECTRUM, 0, ~SSEN);
  3739. WREG32_P(GENERAL_PWRMGT, 0, ~DYN_SPREAD_SPECTRUM_EN);
  3740. }
  3741. }
  3742. static void si_setup_bsp(struct amdgpu_device *adev)
  3743. {
  3744. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3745. u32 xclk = amdgpu_asic_get_xclk(adev);
  3746. r600_calculate_u_and_p(pi->asi,
  3747. xclk,
  3748. 16,
  3749. &pi->bsp,
  3750. &pi->bsu);
  3751. r600_calculate_u_and_p(pi->pasi,
  3752. xclk,
  3753. 16,
  3754. &pi->pbsp,
  3755. &pi->pbsu);
  3756. pi->dsp = BSP(pi->bsp) | BSU(pi->bsu);
  3757. pi->psp = BSP(pi->pbsp) | BSU(pi->pbsu);
  3758. WREG32(CG_BSP, pi->dsp);
  3759. }
  3760. static void si_program_git(struct amdgpu_device *adev)
  3761. {
  3762. WREG32_P(CG_GIT, CG_GICST(R600_GICST_DFLT), ~CG_GICST_MASK);
  3763. }
  3764. static void si_program_tp(struct amdgpu_device *adev)
  3765. {
  3766. int i;
  3767. enum r600_td td = R600_TD_DFLT;
  3768. for (i = 0; i < R600_PM_NUMBER_OF_TC; i++)
  3769. WREG32(CG_FFCT_0 + i, (UTC_0(r600_utc[i]) | DTC_0(r600_dtc[i])));
  3770. if (td == R600_TD_AUTO)
  3771. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_FORCE_TREND_SEL);
  3772. else
  3773. WREG32_P(SCLK_PWRMGT_CNTL, FIR_FORCE_TREND_SEL, ~FIR_FORCE_TREND_SEL);
  3774. if (td == R600_TD_UP)
  3775. WREG32_P(SCLK_PWRMGT_CNTL, 0, ~FIR_TREND_MODE);
  3776. if (td == R600_TD_DOWN)
  3777. WREG32_P(SCLK_PWRMGT_CNTL, FIR_TREND_MODE, ~FIR_TREND_MODE);
  3778. }
  3779. static void si_program_tpp(struct amdgpu_device *adev)
  3780. {
  3781. WREG32(CG_TPC, R600_TPC_DFLT);
  3782. }
  3783. static void si_program_sstp(struct amdgpu_device *adev)
  3784. {
  3785. WREG32(CG_SSP, (SSTU(R600_SSTU_DFLT) | SST(R600_SST_DFLT)));
  3786. }
  3787. static void si_enable_display_gap(struct amdgpu_device *adev)
  3788. {
  3789. u32 tmp = RREG32(CG_DISPLAY_GAP_CNTL);
  3790. tmp &= ~(DISP1_GAP_MASK | DISP2_GAP_MASK);
  3791. tmp |= (DISP1_GAP(R600_PM_DISPLAY_GAP_IGNORE) |
  3792. DISP2_GAP(R600_PM_DISPLAY_GAP_IGNORE));
  3793. tmp &= ~(DISP1_GAP_MCHG_MASK | DISP2_GAP_MCHG_MASK);
  3794. tmp |= (DISP1_GAP_MCHG(R600_PM_DISPLAY_GAP_VBLANK) |
  3795. DISP2_GAP_MCHG(R600_PM_DISPLAY_GAP_IGNORE));
  3796. WREG32(CG_DISPLAY_GAP_CNTL, tmp);
  3797. }
  3798. static void si_program_vc(struct amdgpu_device *adev)
  3799. {
  3800. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3801. WREG32(CG_FTV, pi->vrc);
  3802. }
  3803. static void si_clear_vc(struct amdgpu_device *adev)
  3804. {
  3805. WREG32(CG_FTV, 0);
  3806. }
  3807. static u8 si_get_ddr3_mclk_frequency_ratio(u32 memory_clock)
  3808. {
  3809. u8 mc_para_index;
  3810. if (memory_clock < 10000)
  3811. mc_para_index = 0;
  3812. else if (memory_clock >= 80000)
  3813. mc_para_index = 0x0f;
  3814. else
  3815. mc_para_index = (u8)((memory_clock - 10000) / 5000 + 1);
  3816. return mc_para_index;
  3817. }
  3818. static u8 si_get_mclk_frequency_ratio(u32 memory_clock, bool strobe_mode)
  3819. {
  3820. u8 mc_para_index;
  3821. if (strobe_mode) {
  3822. if (memory_clock < 12500)
  3823. mc_para_index = 0x00;
  3824. else if (memory_clock > 47500)
  3825. mc_para_index = 0x0f;
  3826. else
  3827. mc_para_index = (u8)((memory_clock - 10000) / 2500);
  3828. } else {
  3829. if (memory_clock < 65000)
  3830. mc_para_index = 0x00;
  3831. else if (memory_clock > 135000)
  3832. mc_para_index = 0x0f;
  3833. else
  3834. mc_para_index = (u8)((memory_clock - 60000) / 5000);
  3835. }
  3836. return mc_para_index;
  3837. }
  3838. static u8 si_get_strobe_mode_settings(struct amdgpu_device *adev, u32 mclk)
  3839. {
  3840. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3841. bool strobe_mode = false;
  3842. u8 result = 0;
  3843. if (mclk <= pi->mclk_strobe_mode_threshold)
  3844. strobe_mode = true;
  3845. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  3846. result = si_get_mclk_frequency_ratio(mclk, strobe_mode);
  3847. else
  3848. result = si_get_ddr3_mclk_frequency_ratio(mclk);
  3849. if (strobe_mode)
  3850. result |= SISLANDS_SMC_STROBE_ENABLE;
  3851. return result;
  3852. }
  3853. static int si_upload_firmware(struct amdgpu_device *adev)
  3854. {
  3855. struct si_power_info *si_pi = si_get_pi(adev);
  3856. amdgpu_si_reset_smc(adev);
  3857. amdgpu_si_smc_clock(adev, false);
  3858. return amdgpu_si_load_smc_ucode(adev, si_pi->sram_end);
  3859. }
  3860. static bool si_validate_phase_shedding_tables(struct amdgpu_device *adev,
  3861. const struct atom_voltage_table *table,
  3862. const struct amdgpu_phase_shedding_limits_table *limits)
  3863. {
  3864. u32 data, num_bits, num_levels;
  3865. if ((table == NULL) || (limits == NULL))
  3866. return false;
  3867. data = table->mask_low;
  3868. num_bits = hweight32(data);
  3869. if (num_bits == 0)
  3870. return false;
  3871. num_levels = (1 << num_bits);
  3872. if (table->count != num_levels)
  3873. return false;
  3874. if (limits->count != (num_levels - 1))
  3875. return false;
  3876. return true;
  3877. }
  3878. static void si_trim_voltage_table_to_fit_state_table(struct amdgpu_device *adev,
  3879. u32 max_voltage_steps,
  3880. struct atom_voltage_table *voltage_table)
  3881. {
  3882. unsigned int i, diff;
  3883. if (voltage_table->count <= max_voltage_steps)
  3884. return;
  3885. diff = voltage_table->count - max_voltage_steps;
  3886. for (i= 0; i < max_voltage_steps; i++)
  3887. voltage_table->entries[i] = voltage_table->entries[i + diff];
  3888. voltage_table->count = max_voltage_steps;
  3889. }
  3890. static int si_get_svi2_voltage_table(struct amdgpu_device *adev,
  3891. struct amdgpu_clock_voltage_dependency_table *voltage_dependency_table,
  3892. struct atom_voltage_table *voltage_table)
  3893. {
  3894. u32 i;
  3895. if (voltage_dependency_table == NULL)
  3896. return -EINVAL;
  3897. voltage_table->mask_low = 0;
  3898. voltage_table->phase_delay = 0;
  3899. voltage_table->count = voltage_dependency_table->count;
  3900. for (i = 0; i < voltage_table->count; i++) {
  3901. voltage_table->entries[i].value = voltage_dependency_table->entries[i].v;
  3902. voltage_table->entries[i].smio_low = 0;
  3903. }
  3904. return 0;
  3905. }
  3906. static int si_construct_voltage_tables(struct amdgpu_device *adev)
  3907. {
  3908. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3909. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3910. struct si_power_info *si_pi = si_get_pi(adev);
  3911. int ret;
  3912. if (pi->voltage_control) {
  3913. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3914. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddc_voltage_table);
  3915. if (ret)
  3916. return ret;
  3917. if (eg_pi->vddc_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3918. si_trim_voltage_table_to_fit_state_table(adev,
  3919. SISLANDS_MAX_NO_VREG_STEPS,
  3920. &eg_pi->vddc_voltage_table);
  3921. } else if (si_pi->voltage_control_svi2) {
  3922. ret = si_get_svi2_voltage_table(adev,
  3923. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk,
  3924. &eg_pi->vddc_voltage_table);
  3925. if (ret)
  3926. return ret;
  3927. } else {
  3928. return -EINVAL;
  3929. }
  3930. if (eg_pi->vddci_control) {
  3931. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDCI,
  3932. VOLTAGE_OBJ_GPIO_LUT, &eg_pi->vddci_voltage_table);
  3933. if (ret)
  3934. return ret;
  3935. if (eg_pi->vddci_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3936. si_trim_voltage_table_to_fit_state_table(adev,
  3937. SISLANDS_MAX_NO_VREG_STEPS,
  3938. &eg_pi->vddci_voltage_table);
  3939. }
  3940. if (si_pi->vddci_control_svi2) {
  3941. ret = si_get_svi2_voltage_table(adev,
  3942. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk,
  3943. &eg_pi->vddci_voltage_table);
  3944. if (ret)
  3945. return ret;
  3946. }
  3947. if (pi->mvdd_control) {
  3948. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_MVDDC,
  3949. VOLTAGE_OBJ_GPIO_LUT, &si_pi->mvdd_voltage_table);
  3950. if (ret) {
  3951. pi->mvdd_control = false;
  3952. return ret;
  3953. }
  3954. if (si_pi->mvdd_voltage_table.count == 0) {
  3955. pi->mvdd_control = false;
  3956. return -EINVAL;
  3957. }
  3958. if (si_pi->mvdd_voltage_table.count > SISLANDS_MAX_NO_VREG_STEPS)
  3959. si_trim_voltage_table_to_fit_state_table(adev,
  3960. SISLANDS_MAX_NO_VREG_STEPS,
  3961. &si_pi->mvdd_voltage_table);
  3962. }
  3963. if (si_pi->vddc_phase_shed_control) {
  3964. ret = amdgpu_atombios_get_voltage_table(adev, VOLTAGE_TYPE_VDDC,
  3965. VOLTAGE_OBJ_PHASE_LUT, &si_pi->vddc_phase_shed_table);
  3966. if (ret)
  3967. si_pi->vddc_phase_shed_control = false;
  3968. if ((si_pi->vddc_phase_shed_table.count == 0) ||
  3969. (si_pi->vddc_phase_shed_table.count > SISLANDS_MAX_NO_VREG_STEPS))
  3970. si_pi->vddc_phase_shed_control = false;
  3971. }
  3972. return 0;
  3973. }
  3974. static void si_populate_smc_voltage_table(struct amdgpu_device *adev,
  3975. const struct atom_voltage_table *voltage_table,
  3976. SISLANDS_SMC_STATETABLE *table)
  3977. {
  3978. unsigned int i;
  3979. for (i = 0; i < voltage_table->count; i++)
  3980. table->lowSMIO[i] |= cpu_to_be32(voltage_table->entries[i].smio_low);
  3981. }
  3982. static int si_populate_smc_voltage_tables(struct amdgpu_device *adev,
  3983. SISLANDS_SMC_STATETABLE *table)
  3984. {
  3985. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  3986. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  3987. struct si_power_info *si_pi = si_get_pi(adev);
  3988. u8 i;
  3989. if (si_pi->voltage_control_svi2) {
  3990. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svc,
  3991. si_pi->svc_gpio_id);
  3992. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_gpio_id_svd,
  3993. si_pi->svd_gpio_id);
  3994. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_svi_rework_plat_type,
  3995. 2);
  3996. } else {
  3997. if (eg_pi->vddc_voltage_table.count) {
  3998. si_populate_smc_voltage_table(adev, &eg_pi->vddc_voltage_table, table);
  3999. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC] =
  4000. cpu_to_be32(eg_pi->vddc_voltage_table.mask_low);
  4001. for (i = 0; i < eg_pi->vddc_voltage_table.count; i++) {
  4002. if (pi->max_vddc_in_table <= eg_pi->vddc_voltage_table.entries[i].value) {
  4003. table->maxVDDCIndexInPPTable = i;
  4004. break;
  4005. }
  4006. }
  4007. }
  4008. if (eg_pi->vddci_voltage_table.count) {
  4009. si_populate_smc_voltage_table(adev, &eg_pi->vddci_voltage_table, table);
  4010. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDCI] =
  4011. cpu_to_be32(eg_pi->vddci_voltage_table.mask_low);
  4012. }
  4013. if (si_pi->mvdd_voltage_table.count) {
  4014. si_populate_smc_voltage_table(adev, &si_pi->mvdd_voltage_table, table);
  4015. table->voltageMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_MVDD] =
  4016. cpu_to_be32(si_pi->mvdd_voltage_table.mask_low);
  4017. }
  4018. if (si_pi->vddc_phase_shed_control) {
  4019. if (si_validate_phase_shedding_tables(adev, &si_pi->vddc_phase_shed_table,
  4020. &adev->pm.dpm.dyn_state.phase_shedding_limits_table)) {
  4021. si_populate_smc_voltage_table(adev, &si_pi->vddc_phase_shed_table, table);
  4022. table->phaseMaskTable.lowMask[SISLANDS_SMC_VOLTAGEMASK_VDDC_PHASE_SHEDDING] =
  4023. cpu_to_be32(si_pi->vddc_phase_shed_table.mask_low);
  4024. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_phase_shedding_delay,
  4025. (u32)si_pi->vddc_phase_shed_table.phase_delay);
  4026. } else {
  4027. si_pi->vddc_phase_shed_control = false;
  4028. }
  4029. }
  4030. }
  4031. return 0;
  4032. }
  4033. static int si_populate_voltage_value(struct amdgpu_device *adev,
  4034. const struct atom_voltage_table *table,
  4035. u16 value, SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4036. {
  4037. unsigned int i;
  4038. for (i = 0; i < table->count; i++) {
  4039. if (value <= table->entries[i].value) {
  4040. voltage->index = (u8)i;
  4041. voltage->value = cpu_to_be16(table->entries[i].value);
  4042. break;
  4043. }
  4044. }
  4045. if (i >= table->count)
  4046. return -EINVAL;
  4047. return 0;
  4048. }
  4049. static int si_populate_mvdd_value(struct amdgpu_device *adev, u32 mclk,
  4050. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4051. {
  4052. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4053. struct si_power_info *si_pi = si_get_pi(adev);
  4054. if (pi->mvdd_control) {
  4055. if (mclk <= pi->mvdd_split_frequency)
  4056. voltage->index = 0;
  4057. else
  4058. voltage->index = (u8)(si_pi->mvdd_voltage_table.count) - 1;
  4059. voltage->value = cpu_to_be16(si_pi->mvdd_voltage_table.entries[voltage->index].value);
  4060. }
  4061. return 0;
  4062. }
  4063. static int si_get_std_voltage_value(struct amdgpu_device *adev,
  4064. SISLANDS_SMC_VOLTAGE_VALUE *voltage,
  4065. u16 *std_voltage)
  4066. {
  4067. u16 v_index;
  4068. bool voltage_found = false;
  4069. *std_voltage = be16_to_cpu(voltage->value);
  4070. if (adev->pm.dpm.dyn_state.cac_leakage_table.entries) {
  4071. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_NEW_CAC_VOLTAGE) {
  4072. if (adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries == NULL)
  4073. return -EINVAL;
  4074. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4075. if (be16_to_cpu(voltage->value) ==
  4076. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4077. voltage_found = true;
  4078. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4079. *std_voltage =
  4080. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4081. else
  4082. *std_voltage =
  4083. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4084. break;
  4085. }
  4086. }
  4087. if (!voltage_found) {
  4088. for (v_index = 0; (u32)v_index < adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.count; v_index++) {
  4089. if (be16_to_cpu(voltage->value) <=
  4090. (u16)adev->pm.dpm.dyn_state.vddc_dependency_on_sclk.entries[v_index].v) {
  4091. voltage_found = true;
  4092. if ((u32)v_index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4093. *std_voltage =
  4094. adev->pm.dpm.dyn_state.cac_leakage_table.entries[v_index].vddc;
  4095. else
  4096. *std_voltage =
  4097. adev->pm.dpm.dyn_state.cac_leakage_table.entries[adev->pm.dpm.dyn_state.cac_leakage_table.count-1].vddc;
  4098. break;
  4099. }
  4100. }
  4101. }
  4102. } else {
  4103. if ((u32)voltage->index < adev->pm.dpm.dyn_state.cac_leakage_table.count)
  4104. *std_voltage = adev->pm.dpm.dyn_state.cac_leakage_table.entries[voltage->index].vddc;
  4105. }
  4106. }
  4107. return 0;
  4108. }
  4109. static int si_populate_std_voltage_value(struct amdgpu_device *adev,
  4110. u16 value, u8 index,
  4111. SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4112. {
  4113. voltage->index = index;
  4114. voltage->value = cpu_to_be16(value);
  4115. return 0;
  4116. }
  4117. static int si_populate_phase_shedding_value(struct amdgpu_device *adev,
  4118. const struct amdgpu_phase_shedding_limits_table *limits,
  4119. u16 voltage, u32 sclk, u32 mclk,
  4120. SISLANDS_SMC_VOLTAGE_VALUE *smc_voltage)
  4121. {
  4122. unsigned int i;
  4123. for (i = 0; i < limits->count; i++) {
  4124. if ((voltage <= limits->entries[i].voltage) &&
  4125. (sclk <= limits->entries[i].sclk) &&
  4126. (mclk <= limits->entries[i].mclk))
  4127. break;
  4128. }
  4129. smc_voltage->phase_settings = (u8)i;
  4130. return 0;
  4131. }
  4132. static int si_init_arb_table_index(struct amdgpu_device *adev)
  4133. {
  4134. struct si_power_info *si_pi = si_get_pi(adev);
  4135. u32 tmp;
  4136. int ret;
  4137. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4138. &tmp, si_pi->sram_end);
  4139. if (ret)
  4140. return ret;
  4141. tmp &= 0x00FFFFFF;
  4142. tmp |= MC_CG_ARB_FREQ_F1 << 24;
  4143. return amdgpu_si_write_smc_sram_dword(adev, si_pi->arb_table_start,
  4144. tmp, si_pi->sram_end);
  4145. }
  4146. static int si_initial_switch_from_arb_f0_to_f1(struct amdgpu_device *adev)
  4147. {
  4148. return ni_copy_and_switch_arb_sets(adev, MC_CG_ARB_FREQ_F0, MC_CG_ARB_FREQ_F1);
  4149. }
  4150. static int si_reset_to_default(struct amdgpu_device *adev)
  4151. {
  4152. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ResetToDefaults) == PPSMC_Result_OK) ?
  4153. 0 : -EINVAL;
  4154. }
  4155. static int si_force_switch_to_arb_f0(struct amdgpu_device *adev)
  4156. {
  4157. struct si_power_info *si_pi = si_get_pi(adev);
  4158. u32 tmp;
  4159. int ret;
  4160. ret = amdgpu_si_read_smc_sram_dword(adev, si_pi->arb_table_start,
  4161. &tmp, si_pi->sram_end);
  4162. if (ret)
  4163. return ret;
  4164. tmp = (tmp >> 24) & 0xff;
  4165. if (tmp == MC_CG_ARB_FREQ_F0)
  4166. return 0;
  4167. return ni_copy_and_switch_arb_sets(adev, tmp, MC_CG_ARB_FREQ_F0);
  4168. }
  4169. static u32 si_calculate_memory_refresh_rate(struct amdgpu_device *adev,
  4170. u32 engine_clock)
  4171. {
  4172. u32 dram_rows;
  4173. u32 dram_refresh_rate;
  4174. u32 mc_arb_rfsh_rate;
  4175. u32 tmp = (RREG32(MC_ARB_RAMCFG) & NOOFROWS_MASK) >> NOOFROWS_SHIFT;
  4176. if (tmp >= 4)
  4177. dram_rows = 16384;
  4178. else
  4179. dram_rows = 1 << (tmp + 10);
  4180. dram_refresh_rate = 1 << ((RREG32(MC_SEQ_MISC0) & 0x3) + 3);
  4181. mc_arb_rfsh_rate = ((engine_clock * 10) * dram_refresh_rate / dram_rows - 32) / 64;
  4182. return mc_arb_rfsh_rate;
  4183. }
  4184. static int si_populate_memory_timing_parameters(struct amdgpu_device *adev,
  4185. struct rv7xx_pl *pl,
  4186. SMC_SIslands_MCArbDramTimingRegisterSet *arb_regs)
  4187. {
  4188. u32 dram_timing;
  4189. u32 dram_timing2;
  4190. u32 burst_time;
  4191. arb_regs->mc_arb_rfsh_rate =
  4192. (u8)si_calculate_memory_refresh_rate(adev, pl->sclk);
  4193. amdgpu_atombios_set_engine_dram_timings(adev,
  4194. pl->sclk,
  4195. pl->mclk);
  4196. dram_timing = RREG32(MC_ARB_DRAM_TIMING);
  4197. dram_timing2 = RREG32(MC_ARB_DRAM_TIMING2);
  4198. burst_time = RREG32(MC_ARB_BURST_TIME) & STATE0_MASK;
  4199. arb_regs->mc_arb_dram_timing = cpu_to_be32(dram_timing);
  4200. arb_regs->mc_arb_dram_timing2 = cpu_to_be32(dram_timing2);
  4201. arb_regs->mc_arb_burst_time = (u8)burst_time;
  4202. return 0;
  4203. }
  4204. static int si_do_program_memory_timing_parameters(struct amdgpu_device *adev,
  4205. struct amdgpu_ps *amdgpu_state,
  4206. unsigned int first_arb_set)
  4207. {
  4208. struct si_power_info *si_pi = si_get_pi(adev);
  4209. struct si_ps *state = si_get_ps(amdgpu_state);
  4210. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4211. int i, ret = 0;
  4212. for (i = 0; i < state->performance_level_count; i++) {
  4213. ret = si_populate_memory_timing_parameters(adev, &state->performance_levels[i], &arb_regs);
  4214. if (ret)
  4215. break;
  4216. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4217. si_pi->arb_table_start +
  4218. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4219. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * (first_arb_set + i),
  4220. (u8 *)&arb_regs,
  4221. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4222. si_pi->sram_end);
  4223. if (ret)
  4224. break;
  4225. }
  4226. return ret;
  4227. }
  4228. static int si_program_memory_timing_parameters(struct amdgpu_device *adev,
  4229. struct amdgpu_ps *amdgpu_new_state)
  4230. {
  4231. return si_do_program_memory_timing_parameters(adev, amdgpu_new_state,
  4232. SISLANDS_DRIVER_STATE_ARB_INDEX);
  4233. }
  4234. static int si_populate_initial_mvdd_value(struct amdgpu_device *adev,
  4235. struct SISLANDS_SMC_VOLTAGE_VALUE *voltage)
  4236. {
  4237. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4238. struct si_power_info *si_pi = si_get_pi(adev);
  4239. if (pi->mvdd_control)
  4240. return si_populate_voltage_value(adev, &si_pi->mvdd_voltage_table,
  4241. si_pi->mvdd_bootup_value, voltage);
  4242. return 0;
  4243. }
  4244. static int si_populate_smc_initial_state(struct amdgpu_device *adev,
  4245. struct amdgpu_ps *amdgpu_initial_state,
  4246. SISLANDS_SMC_STATETABLE *table)
  4247. {
  4248. struct si_ps *initial_state = si_get_ps(amdgpu_initial_state);
  4249. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4250. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4251. struct si_power_info *si_pi = si_get_pi(adev);
  4252. u32 reg;
  4253. int ret;
  4254. table->initialState.levels[0].mclk.vDLL_CNTL =
  4255. cpu_to_be32(si_pi->clock_registers.dll_cntl);
  4256. table->initialState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4257. cpu_to_be32(si_pi->clock_registers.mclk_pwrmgt_cntl);
  4258. table->initialState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4259. cpu_to_be32(si_pi->clock_registers.mpll_ad_func_cntl);
  4260. table->initialState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4261. cpu_to_be32(si_pi->clock_registers.mpll_dq_func_cntl);
  4262. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4263. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl);
  4264. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4265. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_1);
  4266. table->initialState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4267. cpu_to_be32(si_pi->clock_registers.mpll_func_cntl_2);
  4268. table->initialState.levels[0].mclk.vMPLL_SS =
  4269. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4270. table->initialState.levels[0].mclk.vMPLL_SS2 =
  4271. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4272. table->initialState.levels[0].mclk.mclk_value =
  4273. cpu_to_be32(initial_state->performance_levels[0].mclk);
  4274. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4275. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl);
  4276. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4277. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_2);
  4278. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4279. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_3);
  4280. table->initialState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4281. cpu_to_be32(si_pi->clock_registers.cg_spll_func_cntl_4);
  4282. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM =
  4283. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum);
  4284. table->initialState.levels[0].sclk.vCG_SPLL_SPREAD_SPECTRUM_2 =
  4285. cpu_to_be32(si_pi->clock_registers.cg_spll_spread_spectrum_2);
  4286. table->initialState.levels[0].sclk.sclk_value =
  4287. cpu_to_be32(initial_state->performance_levels[0].sclk);
  4288. table->initialState.levels[0].arbRefreshState =
  4289. SISLANDS_INITIAL_STATE_ARB_INDEX;
  4290. table->initialState.levels[0].ACIndex = 0;
  4291. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4292. initial_state->performance_levels[0].vddc,
  4293. &table->initialState.levels[0].vddc);
  4294. if (!ret) {
  4295. u16 std_vddc;
  4296. ret = si_get_std_voltage_value(adev,
  4297. &table->initialState.levels[0].vddc,
  4298. &std_vddc);
  4299. if (!ret)
  4300. si_populate_std_voltage_value(adev, std_vddc,
  4301. table->initialState.levels[0].vddc.index,
  4302. &table->initialState.levels[0].std_vddc);
  4303. }
  4304. if (eg_pi->vddci_control)
  4305. si_populate_voltage_value(adev,
  4306. &eg_pi->vddci_voltage_table,
  4307. initial_state->performance_levels[0].vddci,
  4308. &table->initialState.levels[0].vddci);
  4309. if (si_pi->vddc_phase_shed_control)
  4310. si_populate_phase_shedding_value(adev,
  4311. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4312. initial_state->performance_levels[0].vddc,
  4313. initial_state->performance_levels[0].sclk,
  4314. initial_state->performance_levels[0].mclk,
  4315. &table->initialState.levels[0].vddc);
  4316. si_populate_initial_mvdd_value(adev, &table->initialState.levels[0].mvdd);
  4317. reg = CG_R(0xffff) | CG_L(0);
  4318. table->initialState.levels[0].aT = cpu_to_be32(reg);
  4319. table->initialState.levels[0].bSP = cpu_to_be32(pi->dsp);
  4320. table->initialState.levels[0].gen2PCIE = (u8)si_pi->boot_pcie_gen;
  4321. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4322. table->initialState.levels[0].strobeMode =
  4323. si_get_strobe_mode_settings(adev,
  4324. initial_state->performance_levels[0].mclk);
  4325. if (initial_state->performance_levels[0].mclk > pi->mclk_edc_enable_threshold)
  4326. table->initialState.levels[0].mcFlags = SISLANDS_SMC_MC_EDC_RD_FLAG | SISLANDS_SMC_MC_EDC_WR_FLAG;
  4327. else
  4328. table->initialState.levels[0].mcFlags = 0;
  4329. }
  4330. table->initialState.levelCount = 1;
  4331. table->initialState.flags |= PPSMC_SWSTATE_FLAG_DC;
  4332. table->initialState.levels[0].dpm2.MaxPS = 0;
  4333. table->initialState.levels[0].dpm2.NearTDPDec = 0;
  4334. table->initialState.levels[0].dpm2.AboveSafeInc = 0;
  4335. table->initialState.levels[0].dpm2.BelowSafeInc = 0;
  4336. table->initialState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4337. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4338. table->initialState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4339. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4340. table->initialState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4341. return 0;
  4342. }
  4343. static int si_populate_smc_acpi_state(struct amdgpu_device *adev,
  4344. SISLANDS_SMC_STATETABLE *table)
  4345. {
  4346. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4347. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4348. struct si_power_info *si_pi = si_get_pi(adev);
  4349. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4350. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4351. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4352. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4353. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4354. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4355. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4356. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4357. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4358. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4359. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4360. u32 reg;
  4361. int ret;
  4362. table->ACPIState = table->initialState;
  4363. table->ACPIState.flags &= ~PPSMC_SWSTATE_FLAG_DC;
  4364. if (pi->acpi_vddc) {
  4365. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4366. pi->acpi_vddc, &table->ACPIState.levels[0].vddc);
  4367. if (!ret) {
  4368. u16 std_vddc;
  4369. ret = si_get_std_voltage_value(adev,
  4370. &table->ACPIState.levels[0].vddc, &std_vddc);
  4371. if (!ret)
  4372. si_populate_std_voltage_value(adev, std_vddc,
  4373. table->ACPIState.levels[0].vddc.index,
  4374. &table->ACPIState.levels[0].std_vddc);
  4375. }
  4376. table->ACPIState.levels[0].gen2PCIE = si_pi->acpi_pcie_gen;
  4377. if (si_pi->vddc_phase_shed_control) {
  4378. si_populate_phase_shedding_value(adev,
  4379. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4380. pi->acpi_vddc,
  4381. 0,
  4382. 0,
  4383. &table->ACPIState.levels[0].vddc);
  4384. }
  4385. } else {
  4386. ret = si_populate_voltage_value(adev, &eg_pi->vddc_voltage_table,
  4387. pi->min_vddc_in_table, &table->ACPIState.levels[0].vddc);
  4388. if (!ret) {
  4389. u16 std_vddc;
  4390. ret = si_get_std_voltage_value(adev,
  4391. &table->ACPIState.levels[0].vddc, &std_vddc);
  4392. if (!ret)
  4393. si_populate_std_voltage_value(adev, std_vddc,
  4394. table->ACPIState.levels[0].vddc.index,
  4395. &table->ACPIState.levels[0].std_vddc);
  4396. }
  4397. table->ACPIState.levels[0].gen2PCIE =
  4398. (u8)amdgpu_get_pcie_gen_support(adev,
  4399. si_pi->sys_pcie_mask,
  4400. si_pi->boot_pcie_gen,
  4401. AMDGPU_PCIE_GEN1);
  4402. if (si_pi->vddc_phase_shed_control)
  4403. si_populate_phase_shedding_value(adev,
  4404. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4405. pi->min_vddc_in_table,
  4406. 0,
  4407. 0,
  4408. &table->ACPIState.levels[0].vddc);
  4409. }
  4410. if (pi->acpi_vddc) {
  4411. if (eg_pi->acpi_vddci)
  4412. si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4413. eg_pi->acpi_vddci,
  4414. &table->ACPIState.levels[0].vddci);
  4415. }
  4416. mclk_pwrmgt_cntl |= MRDCK0_RESET | MRDCK1_RESET;
  4417. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4418. dll_cntl &= ~(MRDCK0_BYPASS | MRDCK1_BYPASS);
  4419. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4420. spll_func_cntl_2 |= SCLK_MUX_SEL(4);
  4421. table->ACPIState.levels[0].mclk.vDLL_CNTL =
  4422. cpu_to_be32(dll_cntl);
  4423. table->ACPIState.levels[0].mclk.vMCLK_PWRMGT_CNTL =
  4424. cpu_to_be32(mclk_pwrmgt_cntl);
  4425. table->ACPIState.levels[0].mclk.vMPLL_AD_FUNC_CNTL =
  4426. cpu_to_be32(mpll_ad_func_cntl);
  4427. table->ACPIState.levels[0].mclk.vMPLL_DQ_FUNC_CNTL =
  4428. cpu_to_be32(mpll_dq_func_cntl);
  4429. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL =
  4430. cpu_to_be32(mpll_func_cntl);
  4431. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_1 =
  4432. cpu_to_be32(mpll_func_cntl_1);
  4433. table->ACPIState.levels[0].mclk.vMPLL_FUNC_CNTL_2 =
  4434. cpu_to_be32(mpll_func_cntl_2);
  4435. table->ACPIState.levels[0].mclk.vMPLL_SS =
  4436. cpu_to_be32(si_pi->clock_registers.mpll_ss1);
  4437. table->ACPIState.levels[0].mclk.vMPLL_SS2 =
  4438. cpu_to_be32(si_pi->clock_registers.mpll_ss2);
  4439. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL =
  4440. cpu_to_be32(spll_func_cntl);
  4441. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_2 =
  4442. cpu_to_be32(spll_func_cntl_2);
  4443. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_3 =
  4444. cpu_to_be32(spll_func_cntl_3);
  4445. table->ACPIState.levels[0].sclk.vCG_SPLL_FUNC_CNTL_4 =
  4446. cpu_to_be32(spll_func_cntl_4);
  4447. table->ACPIState.levels[0].mclk.mclk_value = 0;
  4448. table->ACPIState.levels[0].sclk.sclk_value = 0;
  4449. si_populate_mvdd_value(adev, 0, &table->ACPIState.levels[0].mvdd);
  4450. if (eg_pi->dynamic_ac_timing)
  4451. table->ACPIState.levels[0].ACIndex = 0;
  4452. table->ACPIState.levels[0].dpm2.MaxPS = 0;
  4453. table->ACPIState.levels[0].dpm2.NearTDPDec = 0;
  4454. table->ACPIState.levels[0].dpm2.AboveSafeInc = 0;
  4455. table->ACPIState.levels[0].dpm2.BelowSafeInc = 0;
  4456. table->ACPIState.levels[0].dpm2.PwrEfficiencyRatio = 0;
  4457. reg = MIN_POWER_MASK | MAX_POWER_MASK;
  4458. table->ACPIState.levels[0].SQPowerThrottle = cpu_to_be32(reg);
  4459. reg = MAX_POWER_DELTA_MASK | STI_SIZE_MASK | LTI_RATIO_MASK;
  4460. table->ACPIState.levels[0].SQPowerThrottle_2 = cpu_to_be32(reg);
  4461. return 0;
  4462. }
  4463. static int si_populate_ulv_state(struct amdgpu_device *adev,
  4464. SISLANDS_SMC_SWSTATE *state)
  4465. {
  4466. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4467. struct si_power_info *si_pi = si_get_pi(adev);
  4468. struct si_ulv_param *ulv = &si_pi->ulv;
  4469. u32 sclk_in_sr = 1350; /* ??? */
  4470. int ret;
  4471. ret = si_convert_power_level_to_smc(adev, &ulv->pl,
  4472. &state->levels[0]);
  4473. if (!ret) {
  4474. if (eg_pi->sclk_deep_sleep) {
  4475. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4476. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4477. else
  4478. state->levels[0].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4479. }
  4480. if (ulv->one_pcie_lane_in_ulv)
  4481. state->flags |= PPSMC_SWSTATE_FLAG_PCIE_X1;
  4482. state->levels[0].arbRefreshState = (u8)(SISLANDS_ULV_STATE_ARB_INDEX);
  4483. state->levels[0].ACIndex = 1;
  4484. state->levels[0].std_vddc = state->levels[0].vddc;
  4485. state->levelCount = 1;
  4486. state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4487. }
  4488. return ret;
  4489. }
  4490. static int si_program_ulv_memory_timing_parameters(struct amdgpu_device *adev)
  4491. {
  4492. struct si_power_info *si_pi = si_get_pi(adev);
  4493. struct si_ulv_param *ulv = &si_pi->ulv;
  4494. SMC_SIslands_MCArbDramTimingRegisterSet arb_regs = { 0 };
  4495. int ret;
  4496. ret = si_populate_memory_timing_parameters(adev, &ulv->pl,
  4497. &arb_regs);
  4498. if (ret)
  4499. return ret;
  4500. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_ulv_volt_change_delay,
  4501. ulv->volt_change_delay);
  4502. ret = amdgpu_si_copy_bytes_to_smc(adev,
  4503. si_pi->arb_table_start +
  4504. offsetof(SMC_SIslands_MCArbDramTimingRegisters, data) +
  4505. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet) * SISLANDS_ULV_STATE_ARB_INDEX,
  4506. (u8 *)&arb_regs,
  4507. sizeof(SMC_SIslands_MCArbDramTimingRegisterSet),
  4508. si_pi->sram_end);
  4509. return ret;
  4510. }
  4511. static void si_get_mvdd_configuration(struct amdgpu_device *adev)
  4512. {
  4513. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4514. pi->mvdd_split_frequency = 30000;
  4515. }
  4516. static int si_init_smc_table(struct amdgpu_device *adev)
  4517. {
  4518. struct si_power_info *si_pi = si_get_pi(adev);
  4519. struct amdgpu_ps *amdgpu_boot_state = adev->pm.dpm.boot_ps;
  4520. const struct si_ulv_param *ulv = &si_pi->ulv;
  4521. SISLANDS_SMC_STATETABLE *table = &si_pi->smc_statetable;
  4522. int ret;
  4523. u32 lane_width;
  4524. u32 vr_hot_gpio;
  4525. si_populate_smc_voltage_tables(adev, table);
  4526. switch (adev->pm.int_thermal_type) {
  4527. case THERMAL_TYPE_SI:
  4528. case THERMAL_TYPE_EMC2103_WITH_INTERNAL:
  4529. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_INTERNAL;
  4530. break;
  4531. case THERMAL_TYPE_NONE:
  4532. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_NONE;
  4533. break;
  4534. default:
  4535. table->thermalProtectType = PPSMC_THERMAL_PROTECT_TYPE_EXTERNAL;
  4536. break;
  4537. }
  4538. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_HARDWAREDC)
  4539. table->systemFlags |= PPSMC_SYSTEMFLAG_GPIO_DC;
  4540. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REGULATOR_HOT) {
  4541. if ((adev->pdev->device != 0x6818) && (adev->pdev->device != 0x6819))
  4542. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT;
  4543. }
  4544. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_STEPVDDC)
  4545. table->systemFlags |= PPSMC_SYSTEMFLAG_STEPVDDC;
  4546. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4547. table->systemFlags |= PPSMC_SYSTEMFLAG_GDDR5;
  4548. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_REVERT_GPIO5_POLARITY)
  4549. table->extraFlags |= PPSMC_EXTRAFLAGS_AC2DC_GPIO5_POLARITY_HIGH;
  4550. if (adev->pm.dpm.platform_caps & ATOM_PP_PLATFORM_CAP_VRHOT_GPIO_CONFIGURABLE) {
  4551. table->systemFlags |= PPSMC_SYSTEMFLAG_REGULATOR_HOT_PROG_GPIO;
  4552. vr_hot_gpio = adev->pm.dpm.backbias_response_time;
  4553. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_vr_hot_gpio,
  4554. vr_hot_gpio);
  4555. }
  4556. ret = si_populate_smc_initial_state(adev, amdgpu_boot_state, table);
  4557. if (ret)
  4558. return ret;
  4559. ret = si_populate_smc_acpi_state(adev, table);
  4560. if (ret)
  4561. return ret;
  4562. table->driverState = table->initialState;
  4563. ret = si_do_program_memory_timing_parameters(adev, amdgpu_boot_state,
  4564. SISLANDS_INITIAL_STATE_ARB_INDEX);
  4565. if (ret)
  4566. return ret;
  4567. if (ulv->supported && ulv->pl.vddc) {
  4568. ret = si_populate_ulv_state(adev, &table->ULVState);
  4569. if (ret)
  4570. return ret;
  4571. ret = si_program_ulv_memory_timing_parameters(adev);
  4572. if (ret)
  4573. return ret;
  4574. WREG32(CG_ULV_CONTROL, ulv->cg_ulv_control);
  4575. WREG32(CG_ULV_PARAMETER, ulv->cg_ulv_parameter);
  4576. lane_width = amdgpu_get_pcie_lanes(adev);
  4577. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  4578. } else {
  4579. table->ULVState = table->initialState;
  4580. }
  4581. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->state_table_start,
  4582. (u8 *)table, sizeof(SISLANDS_SMC_STATETABLE),
  4583. si_pi->sram_end);
  4584. }
  4585. static int si_calculate_sclk_params(struct amdgpu_device *adev,
  4586. u32 engine_clock,
  4587. SISLANDS_SMC_SCLK_VALUE *sclk)
  4588. {
  4589. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4590. struct si_power_info *si_pi = si_get_pi(adev);
  4591. struct atom_clock_dividers dividers;
  4592. u32 spll_func_cntl = si_pi->clock_registers.cg_spll_func_cntl;
  4593. u32 spll_func_cntl_2 = si_pi->clock_registers.cg_spll_func_cntl_2;
  4594. u32 spll_func_cntl_3 = si_pi->clock_registers.cg_spll_func_cntl_3;
  4595. u32 spll_func_cntl_4 = si_pi->clock_registers.cg_spll_func_cntl_4;
  4596. u32 cg_spll_spread_spectrum = si_pi->clock_registers.cg_spll_spread_spectrum;
  4597. u32 cg_spll_spread_spectrum_2 = si_pi->clock_registers.cg_spll_spread_spectrum_2;
  4598. u64 tmp;
  4599. u32 reference_clock = adev->clock.spll.reference_freq;
  4600. u32 reference_divider;
  4601. u32 fbdiv;
  4602. int ret;
  4603. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  4604. engine_clock, false, &dividers);
  4605. if (ret)
  4606. return ret;
  4607. reference_divider = 1 + dividers.ref_div;
  4608. tmp = (u64) engine_clock * reference_divider * dividers.post_div * 16384;
  4609. do_div(tmp, reference_clock);
  4610. fbdiv = (u32) tmp;
  4611. spll_func_cntl &= ~(SPLL_PDIV_A_MASK | SPLL_REF_DIV_MASK);
  4612. spll_func_cntl |= SPLL_REF_DIV(dividers.ref_div);
  4613. spll_func_cntl |= SPLL_PDIV_A(dividers.post_div);
  4614. spll_func_cntl_2 &= ~SCLK_MUX_SEL_MASK;
  4615. spll_func_cntl_2 |= SCLK_MUX_SEL(2);
  4616. spll_func_cntl_3 &= ~SPLL_FB_DIV_MASK;
  4617. spll_func_cntl_3 |= SPLL_FB_DIV(fbdiv);
  4618. spll_func_cntl_3 |= SPLL_DITHEN;
  4619. if (pi->sclk_ss) {
  4620. struct amdgpu_atom_ss ss;
  4621. u32 vco_freq = engine_clock * dividers.post_div;
  4622. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4623. ASIC_INTERNAL_ENGINE_SS, vco_freq)) {
  4624. u32 clk_s = reference_clock * 5 / (reference_divider * ss.rate);
  4625. u32 clk_v = 4 * ss.percentage * fbdiv / (clk_s * 10000);
  4626. cg_spll_spread_spectrum &= ~CLK_S_MASK;
  4627. cg_spll_spread_spectrum |= CLK_S(clk_s);
  4628. cg_spll_spread_spectrum |= SSEN;
  4629. cg_spll_spread_spectrum_2 &= ~CLK_V_MASK;
  4630. cg_spll_spread_spectrum_2 |= CLK_V(clk_v);
  4631. }
  4632. }
  4633. sclk->sclk_value = engine_clock;
  4634. sclk->vCG_SPLL_FUNC_CNTL = spll_func_cntl;
  4635. sclk->vCG_SPLL_FUNC_CNTL_2 = spll_func_cntl_2;
  4636. sclk->vCG_SPLL_FUNC_CNTL_3 = spll_func_cntl_3;
  4637. sclk->vCG_SPLL_FUNC_CNTL_4 = spll_func_cntl_4;
  4638. sclk->vCG_SPLL_SPREAD_SPECTRUM = cg_spll_spread_spectrum;
  4639. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cg_spll_spread_spectrum_2;
  4640. return 0;
  4641. }
  4642. static int si_populate_sclk_value(struct amdgpu_device *adev,
  4643. u32 engine_clock,
  4644. SISLANDS_SMC_SCLK_VALUE *sclk)
  4645. {
  4646. SISLANDS_SMC_SCLK_VALUE sclk_tmp;
  4647. int ret;
  4648. ret = si_calculate_sclk_params(adev, engine_clock, &sclk_tmp);
  4649. if (!ret) {
  4650. sclk->sclk_value = cpu_to_be32(sclk_tmp.sclk_value);
  4651. sclk->vCG_SPLL_FUNC_CNTL = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL);
  4652. sclk->vCG_SPLL_FUNC_CNTL_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_2);
  4653. sclk->vCG_SPLL_FUNC_CNTL_3 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_3);
  4654. sclk->vCG_SPLL_FUNC_CNTL_4 = cpu_to_be32(sclk_tmp.vCG_SPLL_FUNC_CNTL_4);
  4655. sclk->vCG_SPLL_SPREAD_SPECTRUM = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM);
  4656. sclk->vCG_SPLL_SPREAD_SPECTRUM_2 = cpu_to_be32(sclk_tmp.vCG_SPLL_SPREAD_SPECTRUM_2);
  4657. }
  4658. return ret;
  4659. }
  4660. static int si_populate_mclk_value(struct amdgpu_device *adev,
  4661. u32 engine_clock,
  4662. u32 memory_clock,
  4663. SISLANDS_SMC_MCLK_VALUE *mclk,
  4664. bool strobe_mode,
  4665. bool dll_state_on)
  4666. {
  4667. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4668. struct si_power_info *si_pi = si_get_pi(adev);
  4669. u32 dll_cntl = si_pi->clock_registers.dll_cntl;
  4670. u32 mclk_pwrmgt_cntl = si_pi->clock_registers.mclk_pwrmgt_cntl;
  4671. u32 mpll_ad_func_cntl = si_pi->clock_registers.mpll_ad_func_cntl;
  4672. u32 mpll_dq_func_cntl = si_pi->clock_registers.mpll_dq_func_cntl;
  4673. u32 mpll_func_cntl = si_pi->clock_registers.mpll_func_cntl;
  4674. u32 mpll_func_cntl_1 = si_pi->clock_registers.mpll_func_cntl_1;
  4675. u32 mpll_func_cntl_2 = si_pi->clock_registers.mpll_func_cntl_2;
  4676. u32 mpll_ss1 = si_pi->clock_registers.mpll_ss1;
  4677. u32 mpll_ss2 = si_pi->clock_registers.mpll_ss2;
  4678. struct atom_mpll_param mpll_param;
  4679. int ret;
  4680. ret = amdgpu_atombios_get_memory_pll_dividers(adev, memory_clock, strobe_mode, &mpll_param);
  4681. if (ret)
  4682. return ret;
  4683. mpll_func_cntl &= ~BWCTRL_MASK;
  4684. mpll_func_cntl |= BWCTRL(mpll_param.bwcntl);
  4685. mpll_func_cntl_1 &= ~(CLKF_MASK | CLKFRAC_MASK | VCO_MODE_MASK);
  4686. mpll_func_cntl_1 |= CLKF(mpll_param.clkf) |
  4687. CLKFRAC(mpll_param.clkfrac) | VCO_MODE(mpll_param.vco_mode);
  4688. mpll_ad_func_cntl &= ~YCLK_POST_DIV_MASK;
  4689. mpll_ad_func_cntl |= YCLK_POST_DIV(mpll_param.post_div);
  4690. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4691. mpll_dq_func_cntl &= ~(YCLK_SEL_MASK | YCLK_POST_DIV_MASK);
  4692. mpll_dq_func_cntl |= YCLK_SEL(mpll_param.yclk_sel) |
  4693. YCLK_POST_DIV(mpll_param.post_div);
  4694. }
  4695. if (pi->mclk_ss) {
  4696. struct amdgpu_atom_ss ss;
  4697. u32 freq_nom;
  4698. u32 tmp;
  4699. u32 reference_clock = adev->clock.mpll.reference_freq;
  4700. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5)
  4701. freq_nom = memory_clock * 4;
  4702. else
  4703. freq_nom = memory_clock * 2;
  4704. tmp = freq_nom / reference_clock;
  4705. tmp = tmp * tmp;
  4706. if (amdgpu_atombios_get_asic_ss_info(adev, &ss,
  4707. ASIC_INTERNAL_MEMORY_SS, freq_nom)) {
  4708. u32 clks = reference_clock * 5 / ss.rate;
  4709. u32 clkv = (u32)((((131 * ss.percentage * ss.rate) / 100) * tmp) / freq_nom);
  4710. mpll_ss1 &= ~CLKV_MASK;
  4711. mpll_ss1 |= CLKV(clkv);
  4712. mpll_ss2 &= ~CLKS_MASK;
  4713. mpll_ss2 |= CLKS(clks);
  4714. }
  4715. }
  4716. mclk_pwrmgt_cntl &= ~DLL_SPEED_MASK;
  4717. mclk_pwrmgt_cntl |= DLL_SPEED(mpll_param.dll_speed);
  4718. if (dll_state_on)
  4719. mclk_pwrmgt_cntl |= MRDCK0_PDNB | MRDCK1_PDNB;
  4720. else
  4721. mclk_pwrmgt_cntl &= ~(MRDCK0_PDNB | MRDCK1_PDNB);
  4722. mclk->mclk_value = cpu_to_be32(memory_clock);
  4723. mclk->vMPLL_FUNC_CNTL = cpu_to_be32(mpll_func_cntl);
  4724. mclk->vMPLL_FUNC_CNTL_1 = cpu_to_be32(mpll_func_cntl_1);
  4725. mclk->vMPLL_FUNC_CNTL_2 = cpu_to_be32(mpll_func_cntl_2);
  4726. mclk->vMPLL_AD_FUNC_CNTL = cpu_to_be32(mpll_ad_func_cntl);
  4727. mclk->vMPLL_DQ_FUNC_CNTL = cpu_to_be32(mpll_dq_func_cntl);
  4728. mclk->vMCLK_PWRMGT_CNTL = cpu_to_be32(mclk_pwrmgt_cntl);
  4729. mclk->vDLL_CNTL = cpu_to_be32(dll_cntl);
  4730. mclk->vMPLL_SS = cpu_to_be32(mpll_ss1);
  4731. mclk->vMPLL_SS2 = cpu_to_be32(mpll_ss2);
  4732. return 0;
  4733. }
  4734. static void si_populate_smc_sp(struct amdgpu_device *adev,
  4735. struct amdgpu_ps *amdgpu_state,
  4736. SISLANDS_SMC_SWSTATE *smc_state)
  4737. {
  4738. struct si_ps *ps = si_get_ps(amdgpu_state);
  4739. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4740. int i;
  4741. for (i = 0; i < ps->performance_level_count - 1; i++)
  4742. smc_state->levels[i].bSP = cpu_to_be32(pi->dsp);
  4743. smc_state->levels[ps->performance_level_count - 1].bSP =
  4744. cpu_to_be32(pi->psp);
  4745. }
  4746. static int si_convert_power_level_to_smc(struct amdgpu_device *adev,
  4747. struct rv7xx_pl *pl,
  4748. SISLANDS_SMC_HW_PERFORMANCE_LEVEL *level)
  4749. {
  4750. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4751. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4752. struct si_power_info *si_pi = si_get_pi(adev);
  4753. int ret;
  4754. bool dll_state_on;
  4755. u16 std_vddc;
  4756. bool gmc_pg = false;
  4757. if (eg_pi->pcie_performance_request &&
  4758. (si_pi->force_pcie_gen != AMDGPU_PCIE_GEN_INVALID))
  4759. level->gen2PCIE = (u8)si_pi->force_pcie_gen;
  4760. else
  4761. level->gen2PCIE = (u8)pl->pcie_gen;
  4762. ret = si_populate_sclk_value(adev, pl->sclk, &level->sclk);
  4763. if (ret)
  4764. return ret;
  4765. level->mcFlags = 0;
  4766. if (pi->mclk_stutter_mode_threshold &&
  4767. (pl->mclk <= pi->mclk_stutter_mode_threshold) &&
  4768. !eg_pi->uvd_enabled &&
  4769. (RREG32(DPG_PIPE_STUTTER_CONTROL) & STUTTER_ENABLE) &&
  4770. (adev->pm.dpm.new_active_crtc_count <= 2)) {
  4771. level->mcFlags |= SISLANDS_SMC_MC_STUTTER_EN;
  4772. if (gmc_pg)
  4773. level->mcFlags |= SISLANDS_SMC_MC_PG_EN;
  4774. }
  4775. if (adev->gmc.vram_type == AMDGPU_VRAM_TYPE_GDDR5) {
  4776. if (pl->mclk > pi->mclk_edc_enable_threshold)
  4777. level->mcFlags |= SISLANDS_SMC_MC_EDC_RD_FLAG;
  4778. if (pl->mclk > eg_pi->mclk_edc_wr_enable_threshold)
  4779. level->mcFlags |= SISLANDS_SMC_MC_EDC_WR_FLAG;
  4780. level->strobeMode = si_get_strobe_mode_settings(adev, pl->mclk);
  4781. if (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) {
  4782. if (si_get_mclk_frequency_ratio(pl->mclk, true) >=
  4783. ((RREG32(MC_SEQ_MISC7) >> 16) & 0xf))
  4784. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4785. else
  4786. dll_state_on = ((RREG32(MC_SEQ_MISC6) >> 1) & 0x1) ? true : false;
  4787. } else {
  4788. dll_state_on = false;
  4789. }
  4790. } else {
  4791. level->strobeMode = si_get_strobe_mode_settings(adev,
  4792. pl->mclk);
  4793. dll_state_on = ((RREG32(MC_SEQ_MISC5) >> 1) & 0x1) ? true : false;
  4794. }
  4795. ret = si_populate_mclk_value(adev,
  4796. pl->sclk,
  4797. pl->mclk,
  4798. &level->mclk,
  4799. (level->strobeMode & SISLANDS_SMC_STROBE_ENABLE) != 0, dll_state_on);
  4800. if (ret)
  4801. return ret;
  4802. ret = si_populate_voltage_value(adev,
  4803. &eg_pi->vddc_voltage_table,
  4804. pl->vddc, &level->vddc);
  4805. if (ret)
  4806. return ret;
  4807. ret = si_get_std_voltage_value(adev, &level->vddc, &std_vddc);
  4808. if (ret)
  4809. return ret;
  4810. ret = si_populate_std_voltage_value(adev, std_vddc,
  4811. level->vddc.index, &level->std_vddc);
  4812. if (ret)
  4813. return ret;
  4814. if (eg_pi->vddci_control) {
  4815. ret = si_populate_voltage_value(adev, &eg_pi->vddci_voltage_table,
  4816. pl->vddci, &level->vddci);
  4817. if (ret)
  4818. return ret;
  4819. }
  4820. if (si_pi->vddc_phase_shed_control) {
  4821. ret = si_populate_phase_shedding_value(adev,
  4822. &adev->pm.dpm.dyn_state.phase_shedding_limits_table,
  4823. pl->vddc,
  4824. pl->sclk,
  4825. pl->mclk,
  4826. &level->vddc);
  4827. if (ret)
  4828. return ret;
  4829. }
  4830. level->MaxPoweredUpCU = si_pi->max_cu;
  4831. ret = si_populate_mvdd_value(adev, pl->mclk, &level->mvdd);
  4832. return ret;
  4833. }
  4834. static int si_populate_smc_t(struct amdgpu_device *adev,
  4835. struct amdgpu_ps *amdgpu_state,
  4836. SISLANDS_SMC_SWSTATE *smc_state)
  4837. {
  4838. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  4839. struct si_ps *state = si_get_ps(amdgpu_state);
  4840. u32 a_t;
  4841. u32 t_l, t_h;
  4842. u32 high_bsp;
  4843. int i, ret;
  4844. if (state->performance_level_count >= 9)
  4845. return -EINVAL;
  4846. if (state->performance_level_count < 2) {
  4847. a_t = CG_R(0xffff) | CG_L(0);
  4848. smc_state->levels[0].aT = cpu_to_be32(a_t);
  4849. return 0;
  4850. }
  4851. smc_state->levels[0].aT = cpu_to_be32(0);
  4852. for (i = 0; i <= state->performance_level_count - 2; i++) {
  4853. ret = r600_calculate_at(
  4854. (50 / SISLANDS_MAX_HARDWARE_POWERLEVELS) * 100 * (i + 1),
  4855. 100 * R600_AH_DFLT,
  4856. state->performance_levels[i + 1].sclk,
  4857. state->performance_levels[i].sclk,
  4858. &t_l,
  4859. &t_h);
  4860. if (ret) {
  4861. t_h = (i + 1) * 1000 - 50 * R600_AH_DFLT;
  4862. t_l = (i + 1) * 1000 + 50 * R600_AH_DFLT;
  4863. }
  4864. a_t = be32_to_cpu(smc_state->levels[i].aT) & ~CG_R_MASK;
  4865. a_t |= CG_R(t_l * pi->bsp / 20000);
  4866. smc_state->levels[i].aT = cpu_to_be32(a_t);
  4867. high_bsp = (i == state->performance_level_count - 2) ?
  4868. pi->pbsp : pi->bsp;
  4869. a_t = CG_R(0xffff) | CG_L(t_h * high_bsp / 20000);
  4870. smc_state->levels[i + 1].aT = cpu_to_be32(a_t);
  4871. }
  4872. return 0;
  4873. }
  4874. static int si_disable_ulv(struct amdgpu_device *adev)
  4875. {
  4876. struct si_power_info *si_pi = si_get_pi(adev);
  4877. struct si_ulv_param *ulv = &si_pi->ulv;
  4878. if (ulv->supported)
  4879. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_DisableULV) == PPSMC_Result_OK) ?
  4880. 0 : -EINVAL;
  4881. return 0;
  4882. }
  4883. static bool si_is_state_ulv_compatible(struct amdgpu_device *adev,
  4884. struct amdgpu_ps *amdgpu_state)
  4885. {
  4886. const struct si_power_info *si_pi = si_get_pi(adev);
  4887. const struct si_ulv_param *ulv = &si_pi->ulv;
  4888. const struct si_ps *state = si_get_ps(amdgpu_state);
  4889. int i;
  4890. if (state->performance_levels[0].mclk != ulv->pl.mclk)
  4891. return false;
  4892. /* XXX validate against display requirements! */
  4893. for (i = 0; i < adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count; i++) {
  4894. if (adev->clock.current_dispclk <=
  4895. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].clk) {
  4896. if (ulv->pl.vddc <
  4897. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[i].v)
  4898. return false;
  4899. }
  4900. }
  4901. if ((amdgpu_state->vclk != 0) || (amdgpu_state->dclk != 0))
  4902. return false;
  4903. return true;
  4904. }
  4905. static int si_set_power_state_conditionally_enable_ulv(struct amdgpu_device *adev,
  4906. struct amdgpu_ps *amdgpu_new_state)
  4907. {
  4908. const struct si_power_info *si_pi = si_get_pi(adev);
  4909. const struct si_ulv_param *ulv = &si_pi->ulv;
  4910. if (ulv->supported) {
  4911. if (si_is_state_ulv_compatible(adev, amdgpu_new_state))
  4912. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableULV) == PPSMC_Result_OK) ?
  4913. 0 : -EINVAL;
  4914. }
  4915. return 0;
  4916. }
  4917. static int si_convert_power_state_to_smc(struct amdgpu_device *adev,
  4918. struct amdgpu_ps *amdgpu_state,
  4919. SISLANDS_SMC_SWSTATE *smc_state)
  4920. {
  4921. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  4922. struct ni_power_info *ni_pi = ni_get_pi(adev);
  4923. struct si_power_info *si_pi = si_get_pi(adev);
  4924. struct si_ps *state = si_get_ps(amdgpu_state);
  4925. int i, ret;
  4926. u32 threshold;
  4927. u32 sclk_in_sr = 1350; /* ??? */
  4928. if (state->performance_level_count > SISLANDS_MAX_HARDWARE_POWERLEVELS)
  4929. return -EINVAL;
  4930. threshold = state->performance_levels[state->performance_level_count-1].sclk * 100 / 100;
  4931. if (amdgpu_state->vclk && amdgpu_state->dclk) {
  4932. eg_pi->uvd_enabled = true;
  4933. if (eg_pi->smu_uvd_hs)
  4934. smc_state->flags |= PPSMC_SWSTATE_FLAG_UVD;
  4935. } else {
  4936. eg_pi->uvd_enabled = false;
  4937. }
  4938. if (state->dc_compatible)
  4939. smc_state->flags |= PPSMC_SWSTATE_FLAG_DC;
  4940. smc_state->levelCount = 0;
  4941. for (i = 0; i < state->performance_level_count; i++) {
  4942. if (eg_pi->sclk_deep_sleep) {
  4943. if ((i == 0) || si_pi->sclk_deep_sleep_above_low) {
  4944. if (sclk_in_sr <= SCLK_MIN_DEEPSLEEP_FREQ)
  4945. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_BYPASS;
  4946. else
  4947. smc_state->levels[i].stateFlags |= PPSMC_STATEFLAG_DEEPSLEEP_THROTTLE;
  4948. }
  4949. }
  4950. ret = si_convert_power_level_to_smc(adev, &state->performance_levels[i],
  4951. &smc_state->levels[i]);
  4952. smc_state->levels[i].arbRefreshState =
  4953. (u8)(SISLANDS_DRIVER_STATE_ARB_INDEX + i);
  4954. if (ret)
  4955. return ret;
  4956. if (ni_pi->enable_power_containment)
  4957. smc_state->levels[i].displayWatermark =
  4958. (state->performance_levels[i].sclk < threshold) ?
  4959. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4960. else
  4961. smc_state->levels[i].displayWatermark = (i < 2) ?
  4962. PPSMC_DISPLAY_WATERMARK_LOW : PPSMC_DISPLAY_WATERMARK_HIGH;
  4963. if (eg_pi->dynamic_ac_timing)
  4964. smc_state->levels[i].ACIndex = SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i;
  4965. else
  4966. smc_state->levels[i].ACIndex = 0;
  4967. smc_state->levelCount++;
  4968. }
  4969. si_write_smc_soft_register(adev,
  4970. SI_SMC_SOFT_REGISTER_watermark_threshold,
  4971. threshold / 512);
  4972. si_populate_smc_sp(adev, amdgpu_state, smc_state);
  4973. ret = si_populate_power_containment_values(adev, amdgpu_state, smc_state);
  4974. if (ret)
  4975. ni_pi->enable_power_containment = false;
  4976. ret = si_populate_sq_ramping_values(adev, amdgpu_state, smc_state);
  4977. if (ret)
  4978. ni_pi->enable_sq_ramping = false;
  4979. return si_populate_smc_t(adev, amdgpu_state, smc_state);
  4980. }
  4981. static int si_upload_sw_state(struct amdgpu_device *adev,
  4982. struct amdgpu_ps *amdgpu_new_state)
  4983. {
  4984. struct si_power_info *si_pi = si_get_pi(adev);
  4985. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  4986. int ret;
  4987. u32 address = si_pi->state_table_start +
  4988. offsetof(SISLANDS_SMC_STATETABLE, driverState);
  4989. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE) +
  4990. ((new_state->performance_level_count - 1) *
  4991. sizeof(SISLANDS_SMC_HW_PERFORMANCE_LEVEL));
  4992. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.driverState;
  4993. memset(smc_state, 0, state_size);
  4994. ret = si_convert_power_state_to_smc(adev, amdgpu_new_state, smc_state);
  4995. if (ret)
  4996. return ret;
  4997. return amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  4998. state_size, si_pi->sram_end);
  4999. }
  5000. static int si_upload_ulv_state(struct amdgpu_device *adev)
  5001. {
  5002. struct si_power_info *si_pi = si_get_pi(adev);
  5003. struct si_ulv_param *ulv = &si_pi->ulv;
  5004. int ret = 0;
  5005. if (ulv->supported && ulv->pl.vddc) {
  5006. u32 address = si_pi->state_table_start +
  5007. offsetof(SISLANDS_SMC_STATETABLE, ULVState);
  5008. SISLANDS_SMC_SWSTATE *smc_state = &si_pi->smc_statetable.ULVState;
  5009. u32 state_size = sizeof(SISLANDS_SMC_SWSTATE);
  5010. memset(smc_state, 0, state_size);
  5011. ret = si_populate_ulv_state(adev, smc_state);
  5012. if (!ret)
  5013. ret = amdgpu_si_copy_bytes_to_smc(adev, address, (u8 *)smc_state,
  5014. state_size, si_pi->sram_end);
  5015. }
  5016. return ret;
  5017. }
  5018. static int si_upload_smc_data(struct amdgpu_device *adev)
  5019. {
  5020. struct amdgpu_crtc *amdgpu_crtc = NULL;
  5021. int i;
  5022. if (adev->pm.dpm.new_active_crtc_count == 0)
  5023. return 0;
  5024. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  5025. if (adev->pm.dpm.new_active_crtcs & (1 << i)) {
  5026. amdgpu_crtc = adev->mode_info.crtcs[i];
  5027. break;
  5028. }
  5029. }
  5030. if (amdgpu_crtc == NULL)
  5031. return 0;
  5032. if (amdgpu_crtc->line_time <= 0)
  5033. return 0;
  5034. if (si_write_smc_soft_register(adev,
  5035. SI_SMC_SOFT_REGISTER_crtc_index,
  5036. amdgpu_crtc->crtc_id) != PPSMC_Result_OK)
  5037. return 0;
  5038. if (si_write_smc_soft_register(adev,
  5039. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_min,
  5040. amdgpu_crtc->wm_high / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5041. return 0;
  5042. if (si_write_smc_soft_register(adev,
  5043. SI_SMC_SOFT_REGISTER_mclk_change_block_cp_max,
  5044. amdgpu_crtc->wm_low / amdgpu_crtc->line_time) != PPSMC_Result_OK)
  5045. return 0;
  5046. return 0;
  5047. }
  5048. static int si_set_mc_special_registers(struct amdgpu_device *adev,
  5049. struct si_mc_reg_table *table)
  5050. {
  5051. u8 i, j, k;
  5052. u32 temp_reg;
  5053. for (i = 0, j = table->last; i < table->last; i++) {
  5054. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5055. return -EINVAL;
  5056. switch (table->mc_reg_address[i].s1) {
  5057. case MC_SEQ_MISC1:
  5058. temp_reg = RREG32(MC_PMG_CMD_EMRS);
  5059. table->mc_reg_address[j].s1 = MC_PMG_CMD_EMRS;
  5060. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_EMRS_LP;
  5061. for (k = 0; k < table->num_entries; k++)
  5062. table->mc_reg_table_entry[k].mc_data[j] =
  5063. ((temp_reg & 0xffff0000)) |
  5064. ((table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16);
  5065. j++;
  5066. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5067. return -EINVAL;
  5068. temp_reg = RREG32(MC_PMG_CMD_MRS);
  5069. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS;
  5070. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS_LP;
  5071. for (k = 0; k < table->num_entries; k++) {
  5072. table->mc_reg_table_entry[k].mc_data[j] =
  5073. (temp_reg & 0xffff0000) |
  5074. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5075. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5)
  5076. table->mc_reg_table_entry[k].mc_data[j] |= 0x100;
  5077. }
  5078. j++;
  5079. if (adev->gmc.vram_type != AMDGPU_VRAM_TYPE_GDDR5) {
  5080. if (j >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5081. return -EINVAL;
  5082. table->mc_reg_address[j].s1 = MC_PMG_AUTO_CMD;
  5083. table->mc_reg_address[j].s0 = MC_PMG_AUTO_CMD;
  5084. for (k = 0; k < table->num_entries; k++)
  5085. table->mc_reg_table_entry[k].mc_data[j] =
  5086. (table->mc_reg_table_entry[k].mc_data[i] & 0xffff0000) >> 16;
  5087. j++;
  5088. }
  5089. break;
  5090. case MC_SEQ_RESERVE_M:
  5091. temp_reg = RREG32(MC_PMG_CMD_MRS1);
  5092. table->mc_reg_address[j].s1 = MC_PMG_CMD_MRS1;
  5093. table->mc_reg_address[j].s0 = MC_SEQ_PMG_CMD_MRS1_LP;
  5094. for(k = 0; k < table->num_entries; k++)
  5095. table->mc_reg_table_entry[k].mc_data[j] =
  5096. (temp_reg & 0xffff0000) |
  5097. (table->mc_reg_table_entry[k].mc_data[i] & 0x0000ffff);
  5098. j++;
  5099. break;
  5100. default:
  5101. break;
  5102. }
  5103. }
  5104. table->last = j;
  5105. return 0;
  5106. }
  5107. static bool si_check_s0_mc_reg_index(u16 in_reg, u16 *out_reg)
  5108. {
  5109. bool result = true;
  5110. switch (in_reg) {
  5111. case MC_SEQ_RAS_TIMING:
  5112. *out_reg = MC_SEQ_RAS_TIMING_LP;
  5113. break;
  5114. case MC_SEQ_CAS_TIMING:
  5115. *out_reg = MC_SEQ_CAS_TIMING_LP;
  5116. break;
  5117. case MC_SEQ_MISC_TIMING:
  5118. *out_reg = MC_SEQ_MISC_TIMING_LP;
  5119. break;
  5120. case MC_SEQ_MISC_TIMING2:
  5121. *out_reg = MC_SEQ_MISC_TIMING2_LP;
  5122. break;
  5123. case MC_SEQ_RD_CTL_D0:
  5124. *out_reg = MC_SEQ_RD_CTL_D0_LP;
  5125. break;
  5126. case MC_SEQ_RD_CTL_D1:
  5127. *out_reg = MC_SEQ_RD_CTL_D1_LP;
  5128. break;
  5129. case MC_SEQ_WR_CTL_D0:
  5130. *out_reg = MC_SEQ_WR_CTL_D0_LP;
  5131. break;
  5132. case MC_SEQ_WR_CTL_D1:
  5133. *out_reg = MC_SEQ_WR_CTL_D1_LP;
  5134. break;
  5135. case MC_PMG_CMD_EMRS:
  5136. *out_reg = MC_SEQ_PMG_CMD_EMRS_LP;
  5137. break;
  5138. case MC_PMG_CMD_MRS:
  5139. *out_reg = MC_SEQ_PMG_CMD_MRS_LP;
  5140. break;
  5141. case MC_PMG_CMD_MRS1:
  5142. *out_reg = MC_SEQ_PMG_CMD_MRS1_LP;
  5143. break;
  5144. case MC_SEQ_PMG_TIMING:
  5145. *out_reg = MC_SEQ_PMG_TIMING_LP;
  5146. break;
  5147. case MC_PMG_CMD_MRS2:
  5148. *out_reg = MC_SEQ_PMG_CMD_MRS2_LP;
  5149. break;
  5150. case MC_SEQ_WR_CTL_2:
  5151. *out_reg = MC_SEQ_WR_CTL_2_LP;
  5152. break;
  5153. default:
  5154. result = false;
  5155. break;
  5156. }
  5157. return result;
  5158. }
  5159. static void si_set_valid_flag(struct si_mc_reg_table *table)
  5160. {
  5161. u8 i, j;
  5162. for (i = 0; i < table->last; i++) {
  5163. for (j = 1; j < table->num_entries; j++) {
  5164. if (table->mc_reg_table_entry[j-1].mc_data[i] != table->mc_reg_table_entry[j].mc_data[i]) {
  5165. table->valid_flag |= 1 << i;
  5166. break;
  5167. }
  5168. }
  5169. }
  5170. }
  5171. static void si_set_s0_mc_reg_index(struct si_mc_reg_table *table)
  5172. {
  5173. u32 i;
  5174. u16 address;
  5175. for (i = 0; i < table->last; i++)
  5176. table->mc_reg_address[i].s0 = si_check_s0_mc_reg_index(table->mc_reg_address[i].s1, &address) ?
  5177. address : table->mc_reg_address[i].s1;
  5178. }
  5179. static int si_copy_vbios_mc_reg_table(struct atom_mc_reg_table *table,
  5180. struct si_mc_reg_table *si_table)
  5181. {
  5182. u8 i, j;
  5183. if (table->last > SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5184. return -EINVAL;
  5185. if (table->num_entries > MAX_AC_TIMING_ENTRIES)
  5186. return -EINVAL;
  5187. for (i = 0; i < table->last; i++)
  5188. si_table->mc_reg_address[i].s1 = table->mc_reg_address[i].s1;
  5189. si_table->last = table->last;
  5190. for (i = 0; i < table->num_entries; i++) {
  5191. si_table->mc_reg_table_entry[i].mclk_max =
  5192. table->mc_reg_table_entry[i].mclk_max;
  5193. for (j = 0; j < table->last; j++) {
  5194. si_table->mc_reg_table_entry[i].mc_data[j] =
  5195. table->mc_reg_table_entry[i].mc_data[j];
  5196. }
  5197. }
  5198. si_table->num_entries = table->num_entries;
  5199. return 0;
  5200. }
  5201. static int si_initialize_mc_reg_table(struct amdgpu_device *adev)
  5202. {
  5203. struct si_power_info *si_pi = si_get_pi(adev);
  5204. struct atom_mc_reg_table *table;
  5205. struct si_mc_reg_table *si_table = &si_pi->mc_reg_table;
  5206. u8 module_index = rv770_get_memory_module_index(adev);
  5207. int ret;
  5208. table = kzalloc(sizeof(struct atom_mc_reg_table), GFP_KERNEL);
  5209. if (!table)
  5210. return -ENOMEM;
  5211. WREG32(MC_SEQ_RAS_TIMING_LP, RREG32(MC_SEQ_RAS_TIMING));
  5212. WREG32(MC_SEQ_CAS_TIMING_LP, RREG32(MC_SEQ_CAS_TIMING));
  5213. WREG32(MC_SEQ_MISC_TIMING_LP, RREG32(MC_SEQ_MISC_TIMING));
  5214. WREG32(MC_SEQ_MISC_TIMING2_LP, RREG32(MC_SEQ_MISC_TIMING2));
  5215. WREG32(MC_SEQ_PMG_CMD_EMRS_LP, RREG32(MC_PMG_CMD_EMRS));
  5216. WREG32(MC_SEQ_PMG_CMD_MRS_LP, RREG32(MC_PMG_CMD_MRS));
  5217. WREG32(MC_SEQ_PMG_CMD_MRS1_LP, RREG32(MC_PMG_CMD_MRS1));
  5218. WREG32(MC_SEQ_WR_CTL_D0_LP, RREG32(MC_SEQ_WR_CTL_D0));
  5219. WREG32(MC_SEQ_WR_CTL_D1_LP, RREG32(MC_SEQ_WR_CTL_D1));
  5220. WREG32(MC_SEQ_RD_CTL_D0_LP, RREG32(MC_SEQ_RD_CTL_D0));
  5221. WREG32(MC_SEQ_RD_CTL_D1_LP, RREG32(MC_SEQ_RD_CTL_D1));
  5222. WREG32(MC_SEQ_PMG_TIMING_LP, RREG32(MC_SEQ_PMG_TIMING));
  5223. WREG32(MC_SEQ_PMG_CMD_MRS2_LP, RREG32(MC_PMG_CMD_MRS2));
  5224. WREG32(MC_SEQ_WR_CTL_2_LP, RREG32(MC_SEQ_WR_CTL_2));
  5225. ret = amdgpu_atombios_init_mc_reg_table(adev, module_index, table);
  5226. if (ret)
  5227. goto init_mc_done;
  5228. ret = si_copy_vbios_mc_reg_table(table, si_table);
  5229. if (ret)
  5230. goto init_mc_done;
  5231. si_set_s0_mc_reg_index(si_table);
  5232. ret = si_set_mc_special_registers(adev, si_table);
  5233. if (ret)
  5234. goto init_mc_done;
  5235. si_set_valid_flag(si_table);
  5236. init_mc_done:
  5237. kfree(table);
  5238. return ret;
  5239. }
  5240. static void si_populate_mc_reg_addresses(struct amdgpu_device *adev,
  5241. SMC_SIslands_MCRegisters *mc_reg_table)
  5242. {
  5243. struct si_power_info *si_pi = si_get_pi(adev);
  5244. u32 i, j;
  5245. for (i = 0, j = 0; j < si_pi->mc_reg_table.last; j++) {
  5246. if (si_pi->mc_reg_table.valid_flag & (1 << j)) {
  5247. if (i >= SMC_SISLANDS_MC_REGISTER_ARRAY_SIZE)
  5248. break;
  5249. mc_reg_table->address[i].s0 =
  5250. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s0);
  5251. mc_reg_table->address[i].s1 =
  5252. cpu_to_be16(si_pi->mc_reg_table.mc_reg_address[j].s1);
  5253. i++;
  5254. }
  5255. }
  5256. mc_reg_table->last = (u8)i;
  5257. }
  5258. static void si_convert_mc_registers(const struct si_mc_reg_entry *entry,
  5259. SMC_SIslands_MCRegisterSet *data,
  5260. u32 num_entries, u32 valid_flag)
  5261. {
  5262. u32 i, j;
  5263. for(i = 0, j = 0; j < num_entries; j++) {
  5264. if (valid_flag & (1 << j)) {
  5265. data->value[i] = cpu_to_be32(entry->mc_data[j]);
  5266. i++;
  5267. }
  5268. }
  5269. }
  5270. static void si_convert_mc_reg_table_entry_to_smc(struct amdgpu_device *adev,
  5271. struct rv7xx_pl *pl,
  5272. SMC_SIslands_MCRegisterSet *mc_reg_table_data)
  5273. {
  5274. struct si_power_info *si_pi = si_get_pi(adev);
  5275. u32 i = 0;
  5276. for (i = 0; i < si_pi->mc_reg_table.num_entries; i++) {
  5277. if (pl->mclk <= si_pi->mc_reg_table.mc_reg_table_entry[i].mclk_max)
  5278. break;
  5279. }
  5280. if ((i == si_pi->mc_reg_table.num_entries) && (i > 0))
  5281. --i;
  5282. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[i],
  5283. mc_reg_table_data, si_pi->mc_reg_table.last,
  5284. si_pi->mc_reg_table.valid_flag);
  5285. }
  5286. static void si_convert_mc_reg_table_to_smc(struct amdgpu_device *adev,
  5287. struct amdgpu_ps *amdgpu_state,
  5288. SMC_SIslands_MCRegisters *mc_reg_table)
  5289. {
  5290. struct si_ps *state = si_get_ps(amdgpu_state);
  5291. int i;
  5292. for (i = 0; i < state->performance_level_count; i++) {
  5293. si_convert_mc_reg_table_entry_to_smc(adev,
  5294. &state->performance_levels[i],
  5295. &mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT + i]);
  5296. }
  5297. }
  5298. static int si_populate_mc_reg_table(struct amdgpu_device *adev,
  5299. struct amdgpu_ps *amdgpu_boot_state)
  5300. {
  5301. struct si_ps *boot_state = si_get_ps(amdgpu_boot_state);
  5302. struct si_power_info *si_pi = si_get_pi(adev);
  5303. struct si_ulv_param *ulv = &si_pi->ulv;
  5304. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5305. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5306. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_seq_index, 1);
  5307. si_populate_mc_reg_addresses(adev, smc_mc_reg_table);
  5308. si_convert_mc_reg_table_entry_to_smc(adev, &boot_state->performance_levels[0],
  5309. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_INITIAL_SLOT]);
  5310. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5311. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ACPI_SLOT],
  5312. si_pi->mc_reg_table.last,
  5313. si_pi->mc_reg_table.valid_flag);
  5314. if (ulv->supported && ulv->pl.vddc != 0)
  5315. si_convert_mc_reg_table_entry_to_smc(adev, &ulv->pl,
  5316. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT]);
  5317. else
  5318. si_convert_mc_registers(&si_pi->mc_reg_table.mc_reg_table_entry[0],
  5319. &smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_ULV_SLOT],
  5320. si_pi->mc_reg_table.last,
  5321. si_pi->mc_reg_table.valid_flag);
  5322. si_convert_mc_reg_table_to_smc(adev, amdgpu_boot_state, smc_mc_reg_table);
  5323. return amdgpu_si_copy_bytes_to_smc(adev, si_pi->mc_reg_table_start,
  5324. (u8 *)smc_mc_reg_table,
  5325. sizeof(SMC_SIslands_MCRegisters), si_pi->sram_end);
  5326. }
  5327. static int si_upload_mc_reg_table(struct amdgpu_device *adev,
  5328. struct amdgpu_ps *amdgpu_new_state)
  5329. {
  5330. struct si_ps *new_state = si_get_ps(amdgpu_new_state);
  5331. struct si_power_info *si_pi = si_get_pi(adev);
  5332. u32 address = si_pi->mc_reg_table_start +
  5333. offsetof(SMC_SIslands_MCRegisters,
  5334. data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT]);
  5335. SMC_SIslands_MCRegisters *smc_mc_reg_table = &si_pi->smc_mc_reg_table;
  5336. memset(smc_mc_reg_table, 0, sizeof(SMC_SIslands_MCRegisters));
  5337. si_convert_mc_reg_table_to_smc(adev, amdgpu_new_state, smc_mc_reg_table);
  5338. return amdgpu_si_copy_bytes_to_smc(adev, address,
  5339. (u8 *)&smc_mc_reg_table->data[SISLANDS_MCREGISTERTABLE_FIRST_DRIVERSTATE_SLOT],
  5340. sizeof(SMC_SIslands_MCRegisterSet) * new_state->performance_level_count,
  5341. si_pi->sram_end);
  5342. }
  5343. static void si_enable_voltage_control(struct amdgpu_device *adev, bool enable)
  5344. {
  5345. if (enable)
  5346. WREG32_P(GENERAL_PWRMGT, VOLT_PWRMGT_EN, ~VOLT_PWRMGT_EN);
  5347. else
  5348. WREG32_P(GENERAL_PWRMGT, 0, ~VOLT_PWRMGT_EN);
  5349. }
  5350. static enum amdgpu_pcie_gen si_get_maximum_link_speed(struct amdgpu_device *adev,
  5351. struct amdgpu_ps *amdgpu_state)
  5352. {
  5353. struct si_ps *state = si_get_ps(amdgpu_state);
  5354. int i;
  5355. u16 pcie_speed, max_speed = 0;
  5356. for (i = 0; i < state->performance_level_count; i++) {
  5357. pcie_speed = state->performance_levels[i].pcie_gen;
  5358. if (max_speed < pcie_speed)
  5359. max_speed = pcie_speed;
  5360. }
  5361. return max_speed;
  5362. }
  5363. static u16 si_get_current_pcie_speed(struct amdgpu_device *adev)
  5364. {
  5365. u32 speed_cntl;
  5366. speed_cntl = RREG32_PCIE_PORT(PCIE_LC_SPEED_CNTL) & LC_CURRENT_DATA_RATE_MASK;
  5367. speed_cntl >>= LC_CURRENT_DATA_RATE_SHIFT;
  5368. return (u16)speed_cntl;
  5369. }
  5370. static void si_request_link_speed_change_before_state_change(struct amdgpu_device *adev,
  5371. struct amdgpu_ps *amdgpu_new_state,
  5372. struct amdgpu_ps *amdgpu_current_state)
  5373. {
  5374. struct si_power_info *si_pi = si_get_pi(adev);
  5375. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5376. enum amdgpu_pcie_gen current_link_speed;
  5377. if (si_pi->force_pcie_gen == AMDGPU_PCIE_GEN_INVALID)
  5378. current_link_speed = si_get_maximum_link_speed(adev, amdgpu_current_state);
  5379. else
  5380. current_link_speed = si_pi->force_pcie_gen;
  5381. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  5382. si_pi->pspp_notify_required = false;
  5383. if (target_link_speed > current_link_speed) {
  5384. switch (target_link_speed) {
  5385. #if defined(CONFIG_ACPI)
  5386. case AMDGPU_PCIE_GEN3:
  5387. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN3, false) == 0)
  5388. break;
  5389. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN2;
  5390. if (current_link_speed == AMDGPU_PCIE_GEN2)
  5391. break;
  5392. case AMDGPU_PCIE_GEN2:
  5393. if (amdgpu_acpi_pcie_performance_request(adev, PCIE_PERF_REQ_PECI_GEN2, false) == 0)
  5394. break;
  5395. #endif
  5396. default:
  5397. si_pi->force_pcie_gen = si_get_current_pcie_speed(adev);
  5398. break;
  5399. }
  5400. } else {
  5401. if (target_link_speed < current_link_speed)
  5402. si_pi->pspp_notify_required = true;
  5403. }
  5404. }
  5405. static void si_notify_link_speed_change_after_state_change(struct amdgpu_device *adev,
  5406. struct amdgpu_ps *amdgpu_new_state,
  5407. struct amdgpu_ps *amdgpu_current_state)
  5408. {
  5409. struct si_power_info *si_pi = si_get_pi(adev);
  5410. enum amdgpu_pcie_gen target_link_speed = si_get_maximum_link_speed(adev, amdgpu_new_state);
  5411. u8 request;
  5412. if (si_pi->pspp_notify_required) {
  5413. if (target_link_speed == AMDGPU_PCIE_GEN3)
  5414. request = PCIE_PERF_REQ_PECI_GEN3;
  5415. else if (target_link_speed == AMDGPU_PCIE_GEN2)
  5416. request = PCIE_PERF_REQ_PECI_GEN2;
  5417. else
  5418. request = PCIE_PERF_REQ_PECI_GEN1;
  5419. if ((request == PCIE_PERF_REQ_PECI_GEN1) &&
  5420. (si_get_current_pcie_speed(adev) > 0))
  5421. return;
  5422. #if defined(CONFIG_ACPI)
  5423. amdgpu_acpi_pcie_performance_request(adev, request, false);
  5424. #endif
  5425. }
  5426. }
  5427. #if 0
  5428. static int si_ds_request(struct amdgpu_device *adev,
  5429. bool ds_status_on, u32 count_write)
  5430. {
  5431. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5432. if (eg_pi->sclk_deep_sleep) {
  5433. if (ds_status_on)
  5434. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_CancelThrottleOVRDSCLKDS) ==
  5435. PPSMC_Result_OK) ?
  5436. 0 : -EINVAL;
  5437. else
  5438. return (amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_ThrottleOVRDSCLKDS) ==
  5439. PPSMC_Result_OK) ? 0 : -EINVAL;
  5440. }
  5441. return 0;
  5442. }
  5443. #endif
  5444. static void si_set_max_cu_value(struct amdgpu_device *adev)
  5445. {
  5446. struct si_power_info *si_pi = si_get_pi(adev);
  5447. if (adev->asic_type == CHIP_VERDE) {
  5448. switch (adev->pdev->device) {
  5449. case 0x6820:
  5450. case 0x6825:
  5451. case 0x6821:
  5452. case 0x6823:
  5453. case 0x6827:
  5454. si_pi->max_cu = 10;
  5455. break;
  5456. case 0x682D:
  5457. case 0x6824:
  5458. case 0x682F:
  5459. case 0x6826:
  5460. si_pi->max_cu = 8;
  5461. break;
  5462. case 0x6828:
  5463. case 0x6830:
  5464. case 0x6831:
  5465. case 0x6838:
  5466. case 0x6839:
  5467. case 0x683D:
  5468. si_pi->max_cu = 10;
  5469. break;
  5470. case 0x683B:
  5471. case 0x683F:
  5472. case 0x6829:
  5473. si_pi->max_cu = 8;
  5474. break;
  5475. default:
  5476. si_pi->max_cu = 0;
  5477. break;
  5478. }
  5479. } else {
  5480. si_pi->max_cu = 0;
  5481. }
  5482. }
  5483. static int si_patch_single_dependency_table_based_on_leakage(struct amdgpu_device *adev,
  5484. struct amdgpu_clock_voltage_dependency_table *table)
  5485. {
  5486. u32 i;
  5487. int j;
  5488. u16 leakage_voltage;
  5489. if (table) {
  5490. for (i = 0; i < table->count; i++) {
  5491. switch (si_get_leakage_voltage_from_leakage_index(adev,
  5492. table->entries[i].v,
  5493. &leakage_voltage)) {
  5494. case 0:
  5495. table->entries[i].v = leakage_voltage;
  5496. break;
  5497. case -EAGAIN:
  5498. return -EINVAL;
  5499. case -EINVAL:
  5500. default:
  5501. break;
  5502. }
  5503. }
  5504. for (j = (table->count - 2); j >= 0; j--) {
  5505. table->entries[j].v = (table->entries[j].v <= table->entries[j + 1].v) ?
  5506. table->entries[j].v : table->entries[j + 1].v;
  5507. }
  5508. }
  5509. return 0;
  5510. }
  5511. static int si_patch_dependency_tables_based_on_leakage(struct amdgpu_device *adev)
  5512. {
  5513. int ret = 0;
  5514. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5515. &adev->pm.dpm.dyn_state.vddc_dependency_on_sclk);
  5516. if (ret)
  5517. DRM_ERROR("Could not patch vddc_on_sclk leakage table\n");
  5518. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5519. &adev->pm.dpm.dyn_state.vddc_dependency_on_mclk);
  5520. if (ret)
  5521. DRM_ERROR("Could not patch vddc_on_mclk leakage table\n");
  5522. ret = si_patch_single_dependency_table_based_on_leakage(adev,
  5523. &adev->pm.dpm.dyn_state.vddci_dependency_on_mclk);
  5524. if (ret)
  5525. DRM_ERROR("Could not patch vddci_on_mclk leakage table\n");
  5526. return ret;
  5527. }
  5528. static void si_set_pcie_lane_width_in_smc(struct amdgpu_device *adev,
  5529. struct amdgpu_ps *amdgpu_new_state,
  5530. struct amdgpu_ps *amdgpu_current_state)
  5531. {
  5532. u32 lane_width;
  5533. u32 new_lane_width =
  5534. ((amdgpu_new_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  5535. u32 current_lane_width =
  5536. ((amdgpu_current_state->caps & ATOM_PPLIB_PCIE_LINK_WIDTH_MASK) >> ATOM_PPLIB_PCIE_LINK_WIDTH_SHIFT) + 1;
  5537. if (new_lane_width != current_lane_width) {
  5538. amdgpu_set_pcie_lanes(adev, new_lane_width);
  5539. lane_width = amdgpu_get_pcie_lanes(adev);
  5540. si_write_smc_soft_register(adev, SI_SMC_SOFT_REGISTER_non_ulv_pcie_link_width, lane_width);
  5541. }
  5542. }
  5543. static void si_dpm_setup_asic(struct amdgpu_device *adev)
  5544. {
  5545. si_read_clock_registers(adev);
  5546. si_enable_acpi_power_management(adev);
  5547. }
  5548. static int si_thermal_enable_alert(struct amdgpu_device *adev,
  5549. bool enable)
  5550. {
  5551. u32 thermal_int = RREG32(CG_THERMAL_INT);
  5552. if (enable) {
  5553. PPSMC_Result result;
  5554. thermal_int &= ~(THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW);
  5555. WREG32(CG_THERMAL_INT, thermal_int);
  5556. result = amdgpu_si_send_msg_to_smc(adev, PPSMC_MSG_EnableThermalInterrupt);
  5557. if (result != PPSMC_Result_OK) {
  5558. DRM_DEBUG_KMS("Could not enable thermal interrupts.\n");
  5559. return -EINVAL;
  5560. }
  5561. } else {
  5562. thermal_int |= THERM_INT_MASK_HIGH | THERM_INT_MASK_LOW;
  5563. WREG32(CG_THERMAL_INT, thermal_int);
  5564. }
  5565. return 0;
  5566. }
  5567. static int si_thermal_set_temperature_range(struct amdgpu_device *adev,
  5568. int min_temp, int max_temp)
  5569. {
  5570. int low_temp = 0 * 1000;
  5571. int high_temp = 255 * 1000;
  5572. if (low_temp < min_temp)
  5573. low_temp = min_temp;
  5574. if (high_temp > max_temp)
  5575. high_temp = max_temp;
  5576. if (high_temp < low_temp) {
  5577. DRM_ERROR("invalid thermal range: %d - %d\n", low_temp, high_temp);
  5578. return -EINVAL;
  5579. }
  5580. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTH(high_temp / 1000), ~DIG_THERM_INTH_MASK);
  5581. WREG32_P(CG_THERMAL_INT, DIG_THERM_INTL(low_temp / 1000), ~DIG_THERM_INTL_MASK);
  5582. WREG32_P(CG_THERMAL_CTRL, DIG_THERM_DPM(high_temp / 1000), ~DIG_THERM_DPM_MASK);
  5583. adev->pm.dpm.thermal.min_temp = low_temp;
  5584. adev->pm.dpm.thermal.max_temp = high_temp;
  5585. return 0;
  5586. }
  5587. static void si_fan_ctrl_set_static_mode(struct amdgpu_device *adev, u32 mode)
  5588. {
  5589. struct si_power_info *si_pi = si_get_pi(adev);
  5590. u32 tmp;
  5591. if (si_pi->fan_ctrl_is_in_default_mode) {
  5592. tmp = (RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK) >> FDO_PWM_MODE_SHIFT;
  5593. si_pi->fan_ctrl_default_mode = tmp;
  5594. tmp = (RREG32(CG_FDO_CTRL2) & TMIN_MASK) >> TMIN_SHIFT;
  5595. si_pi->t_min = tmp;
  5596. si_pi->fan_ctrl_is_in_default_mode = false;
  5597. }
  5598. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5599. tmp |= TMIN(0);
  5600. WREG32(CG_FDO_CTRL2, tmp);
  5601. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5602. tmp |= FDO_PWM_MODE(mode);
  5603. WREG32(CG_FDO_CTRL2, tmp);
  5604. }
  5605. static int si_thermal_setup_fan_table(struct amdgpu_device *adev)
  5606. {
  5607. struct si_power_info *si_pi = si_get_pi(adev);
  5608. PP_SIslands_FanTable fan_table = { FDO_MODE_HARDWARE };
  5609. u32 duty100;
  5610. u32 t_diff1, t_diff2, pwm_diff1, pwm_diff2;
  5611. u16 fdo_min, slope1, slope2;
  5612. u32 reference_clock, tmp;
  5613. int ret;
  5614. u64 tmp64;
  5615. if (!si_pi->fan_table_start) {
  5616. adev->pm.dpm.fan.ucode_fan_control = false;
  5617. return 0;
  5618. }
  5619. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5620. if (duty100 == 0) {
  5621. adev->pm.dpm.fan.ucode_fan_control = false;
  5622. return 0;
  5623. }
  5624. tmp64 = (u64)adev->pm.dpm.fan.pwm_min * duty100;
  5625. do_div(tmp64, 10000);
  5626. fdo_min = (u16)tmp64;
  5627. t_diff1 = adev->pm.dpm.fan.t_med - adev->pm.dpm.fan.t_min;
  5628. t_diff2 = adev->pm.dpm.fan.t_high - adev->pm.dpm.fan.t_med;
  5629. pwm_diff1 = adev->pm.dpm.fan.pwm_med - adev->pm.dpm.fan.pwm_min;
  5630. pwm_diff2 = adev->pm.dpm.fan.pwm_high - adev->pm.dpm.fan.pwm_med;
  5631. slope1 = (u16)((50 + ((16 * duty100 * pwm_diff1) / t_diff1)) / 100);
  5632. slope2 = (u16)((50 + ((16 * duty100 * pwm_diff2) / t_diff2)) / 100);
  5633. fan_table.temp_min = cpu_to_be16((50 + adev->pm.dpm.fan.t_min) / 100);
  5634. fan_table.temp_med = cpu_to_be16((50 + adev->pm.dpm.fan.t_med) / 100);
  5635. fan_table.temp_max = cpu_to_be16((50 + adev->pm.dpm.fan.t_max) / 100);
  5636. fan_table.slope1 = cpu_to_be16(slope1);
  5637. fan_table.slope2 = cpu_to_be16(slope2);
  5638. fan_table.fdo_min = cpu_to_be16(fdo_min);
  5639. fan_table.hys_down = cpu_to_be16(adev->pm.dpm.fan.t_hyst);
  5640. fan_table.hys_up = cpu_to_be16(1);
  5641. fan_table.hys_slope = cpu_to_be16(1);
  5642. fan_table.temp_resp_lim = cpu_to_be16(5);
  5643. reference_clock = amdgpu_asic_get_xclk(adev);
  5644. fan_table.refresh_period = cpu_to_be32((adev->pm.dpm.fan.cycle_delay *
  5645. reference_clock) / 1600);
  5646. fan_table.fdo_max = cpu_to_be16((u16)duty100);
  5647. tmp = (RREG32(CG_MULT_THERMAL_CTRL) & TEMP_SEL_MASK) >> TEMP_SEL_SHIFT;
  5648. fan_table.temp_src = (uint8_t)tmp;
  5649. ret = amdgpu_si_copy_bytes_to_smc(adev,
  5650. si_pi->fan_table_start,
  5651. (u8 *)(&fan_table),
  5652. sizeof(fan_table),
  5653. si_pi->sram_end);
  5654. if (ret) {
  5655. DRM_ERROR("Failed to load fan table to the SMC.");
  5656. adev->pm.dpm.fan.ucode_fan_control = false;
  5657. }
  5658. return ret;
  5659. }
  5660. static int si_fan_ctrl_start_smc_fan_control(struct amdgpu_device *adev)
  5661. {
  5662. struct si_power_info *si_pi = si_get_pi(adev);
  5663. PPSMC_Result ret;
  5664. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StartFanControl);
  5665. if (ret == PPSMC_Result_OK) {
  5666. si_pi->fan_is_controlled_by_smc = true;
  5667. return 0;
  5668. } else {
  5669. return -EINVAL;
  5670. }
  5671. }
  5672. static int si_fan_ctrl_stop_smc_fan_control(struct amdgpu_device *adev)
  5673. {
  5674. struct si_power_info *si_pi = si_get_pi(adev);
  5675. PPSMC_Result ret;
  5676. ret = amdgpu_si_send_msg_to_smc(adev, PPSMC_StopFanControl);
  5677. if (ret == PPSMC_Result_OK) {
  5678. si_pi->fan_is_controlled_by_smc = false;
  5679. return 0;
  5680. } else {
  5681. return -EINVAL;
  5682. }
  5683. }
  5684. static int si_dpm_get_fan_speed_percent(void *handle,
  5685. u32 *speed)
  5686. {
  5687. u32 duty, duty100;
  5688. u64 tmp64;
  5689. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5690. if (adev->pm.no_fan)
  5691. return -ENOENT;
  5692. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5693. duty = (RREG32(CG_THERMAL_STATUS) & FDO_PWM_DUTY_MASK) >> FDO_PWM_DUTY_SHIFT;
  5694. if (duty100 == 0)
  5695. return -EINVAL;
  5696. tmp64 = (u64)duty * 100;
  5697. do_div(tmp64, duty100);
  5698. *speed = (u32)tmp64;
  5699. if (*speed > 100)
  5700. *speed = 100;
  5701. return 0;
  5702. }
  5703. static int si_dpm_set_fan_speed_percent(void *handle,
  5704. u32 speed)
  5705. {
  5706. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5707. struct si_power_info *si_pi = si_get_pi(adev);
  5708. u32 tmp;
  5709. u32 duty, duty100;
  5710. u64 tmp64;
  5711. if (adev->pm.no_fan)
  5712. return -ENOENT;
  5713. if (si_pi->fan_is_controlled_by_smc)
  5714. return -EINVAL;
  5715. if (speed > 100)
  5716. return -EINVAL;
  5717. duty100 = (RREG32(CG_FDO_CTRL1) & FMAX_DUTY100_MASK) >> FMAX_DUTY100_SHIFT;
  5718. if (duty100 == 0)
  5719. return -EINVAL;
  5720. tmp64 = (u64)speed * duty100;
  5721. do_div(tmp64, 100);
  5722. duty = (u32)tmp64;
  5723. tmp = RREG32(CG_FDO_CTRL0) & ~FDO_STATIC_DUTY_MASK;
  5724. tmp |= FDO_STATIC_DUTY(duty);
  5725. WREG32(CG_FDO_CTRL0, tmp);
  5726. return 0;
  5727. }
  5728. static void si_dpm_set_fan_control_mode(void *handle, u32 mode)
  5729. {
  5730. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5731. if (mode) {
  5732. /* stop auto-manage */
  5733. if (adev->pm.dpm.fan.ucode_fan_control)
  5734. si_fan_ctrl_stop_smc_fan_control(adev);
  5735. si_fan_ctrl_set_static_mode(adev, mode);
  5736. } else {
  5737. /* restart auto-manage */
  5738. if (adev->pm.dpm.fan.ucode_fan_control)
  5739. si_thermal_start_smc_fan_control(adev);
  5740. else
  5741. si_fan_ctrl_set_default_mode(adev);
  5742. }
  5743. }
  5744. static u32 si_dpm_get_fan_control_mode(void *handle)
  5745. {
  5746. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5747. struct si_power_info *si_pi = si_get_pi(adev);
  5748. u32 tmp;
  5749. if (si_pi->fan_is_controlled_by_smc)
  5750. return 0;
  5751. tmp = RREG32(CG_FDO_CTRL2) & FDO_PWM_MODE_MASK;
  5752. return (tmp >> FDO_PWM_MODE_SHIFT);
  5753. }
  5754. #if 0
  5755. static int si_fan_ctrl_get_fan_speed_rpm(struct amdgpu_device *adev,
  5756. u32 *speed)
  5757. {
  5758. u32 tach_period;
  5759. u32 xclk = amdgpu_asic_get_xclk(adev);
  5760. if (adev->pm.no_fan)
  5761. return -ENOENT;
  5762. if (adev->pm.fan_pulses_per_revolution == 0)
  5763. return -ENOENT;
  5764. tach_period = (RREG32(CG_TACH_STATUS) & TACH_PERIOD_MASK) >> TACH_PERIOD_SHIFT;
  5765. if (tach_period == 0)
  5766. return -ENOENT;
  5767. *speed = 60 * xclk * 10000 / tach_period;
  5768. return 0;
  5769. }
  5770. static int si_fan_ctrl_set_fan_speed_rpm(struct amdgpu_device *adev,
  5771. u32 speed)
  5772. {
  5773. u32 tach_period, tmp;
  5774. u32 xclk = amdgpu_asic_get_xclk(adev);
  5775. if (adev->pm.no_fan)
  5776. return -ENOENT;
  5777. if (adev->pm.fan_pulses_per_revolution == 0)
  5778. return -ENOENT;
  5779. if ((speed < adev->pm.fan_min_rpm) ||
  5780. (speed > adev->pm.fan_max_rpm))
  5781. return -EINVAL;
  5782. if (adev->pm.dpm.fan.ucode_fan_control)
  5783. si_fan_ctrl_stop_smc_fan_control(adev);
  5784. tach_period = 60 * xclk * 10000 / (8 * speed);
  5785. tmp = RREG32(CG_TACH_CTRL) & ~TARGET_PERIOD_MASK;
  5786. tmp |= TARGET_PERIOD(tach_period);
  5787. WREG32(CG_TACH_CTRL, tmp);
  5788. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC_RPM);
  5789. return 0;
  5790. }
  5791. #endif
  5792. static void si_fan_ctrl_set_default_mode(struct amdgpu_device *adev)
  5793. {
  5794. struct si_power_info *si_pi = si_get_pi(adev);
  5795. u32 tmp;
  5796. if (!si_pi->fan_ctrl_is_in_default_mode) {
  5797. tmp = RREG32(CG_FDO_CTRL2) & ~FDO_PWM_MODE_MASK;
  5798. tmp |= FDO_PWM_MODE(si_pi->fan_ctrl_default_mode);
  5799. WREG32(CG_FDO_CTRL2, tmp);
  5800. tmp = RREG32(CG_FDO_CTRL2) & ~TMIN_MASK;
  5801. tmp |= TMIN(si_pi->t_min);
  5802. WREG32(CG_FDO_CTRL2, tmp);
  5803. si_pi->fan_ctrl_is_in_default_mode = true;
  5804. }
  5805. }
  5806. static void si_thermal_start_smc_fan_control(struct amdgpu_device *adev)
  5807. {
  5808. if (adev->pm.dpm.fan.ucode_fan_control) {
  5809. si_fan_ctrl_start_smc_fan_control(adev);
  5810. si_fan_ctrl_set_static_mode(adev, FDO_PWM_MODE_STATIC);
  5811. }
  5812. }
  5813. static void si_thermal_initialize(struct amdgpu_device *adev)
  5814. {
  5815. u32 tmp;
  5816. if (adev->pm.fan_pulses_per_revolution) {
  5817. tmp = RREG32(CG_TACH_CTRL) & ~EDGE_PER_REV_MASK;
  5818. tmp |= EDGE_PER_REV(adev->pm.fan_pulses_per_revolution -1);
  5819. WREG32(CG_TACH_CTRL, tmp);
  5820. }
  5821. tmp = RREG32(CG_FDO_CTRL2) & ~TACH_PWM_RESP_RATE_MASK;
  5822. tmp |= TACH_PWM_RESP_RATE(0x28);
  5823. WREG32(CG_FDO_CTRL2, tmp);
  5824. }
  5825. static int si_thermal_start_thermal_controller(struct amdgpu_device *adev)
  5826. {
  5827. int ret;
  5828. si_thermal_initialize(adev);
  5829. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5830. if (ret)
  5831. return ret;
  5832. ret = si_thermal_enable_alert(adev, true);
  5833. if (ret)
  5834. return ret;
  5835. if (adev->pm.dpm.fan.ucode_fan_control) {
  5836. ret = si_halt_smc(adev);
  5837. if (ret)
  5838. return ret;
  5839. ret = si_thermal_setup_fan_table(adev);
  5840. if (ret)
  5841. return ret;
  5842. ret = si_resume_smc(adev);
  5843. if (ret)
  5844. return ret;
  5845. si_thermal_start_smc_fan_control(adev);
  5846. }
  5847. return 0;
  5848. }
  5849. static void si_thermal_stop_thermal_controller(struct amdgpu_device *adev)
  5850. {
  5851. if (!adev->pm.no_fan) {
  5852. si_fan_ctrl_set_default_mode(adev);
  5853. si_fan_ctrl_stop_smc_fan_control(adev);
  5854. }
  5855. }
  5856. static int si_dpm_enable(struct amdgpu_device *adev)
  5857. {
  5858. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5859. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  5860. struct si_power_info *si_pi = si_get_pi(adev);
  5861. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5862. int ret;
  5863. if (amdgpu_si_is_smc_running(adev))
  5864. return -EINVAL;
  5865. if (pi->voltage_control || si_pi->voltage_control_svi2)
  5866. si_enable_voltage_control(adev, true);
  5867. if (pi->mvdd_control)
  5868. si_get_mvdd_configuration(adev);
  5869. if (pi->voltage_control || si_pi->voltage_control_svi2) {
  5870. ret = si_construct_voltage_tables(adev);
  5871. if (ret) {
  5872. DRM_ERROR("si_construct_voltage_tables failed\n");
  5873. return ret;
  5874. }
  5875. }
  5876. if (eg_pi->dynamic_ac_timing) {
  5877. ret = si_initialize_mc_reg_table(adev);
  5878. if (ret)
  5879. eg_pi->dynamic_ac_timing = false;
  5880. }
  5881. if (pi->dynamic_ss)
  5882. si_enable_spread_spectrum(adev, true);
  5883. if (pi->thermal_protection)
  5884. si_enable_thermal_protection(adev, true);
  5885. si_setup_bsp(adev);
  5886. si_program_git(adev);
  5887. si_program_tp(adev);
  5888. si_program_tpp(adev);
  5889. si_program_sstp(adev);
  5890. si_enable_display_gap(adev);
  5891. si_program_vc(adev);
  5892. ret = si_upload_firmware(adev);
  5893. if (ret) {
  5894. DRM_ERROR("si_upload_firmware failed\n");
  5895. return ret;
  5896. }
  5897. ret = si_process_firmware_header(adev);
  5898. if (ret) {
  5899. DRM_ERROR("si_process_firmware_header failed\n");
  5900. return ret;
  5901. }
  5902. ret = si_initial_switch_from_arb_f0_to_f1(adev);
  5903. if (ret) {
  5904. DRM_ERROR("si_initial_switch_from_arb_f0_to_f1 failed\n");
  5905. return ret;
  5906. }
  5907. ret = si_init_smc_table(adev);
  5908. if (ret) {
  5909. DRM_ERROR("si_init_smc_table failed\n");
  5910. return ret;
  5911. }
  5912. ret = si_init_smc_spll_table(adev);
  5913. if (ret) {
  5914. DRM_ERROR("si_init_smc_spll_table failed\n");
  5915. return ret;
  5916. }
  5917. ret = si_init_arb_table_index(adev);
  5918. if (ret) {
  5919. DRM_ERROR("si_init_arb_table_index failed\n");
  5920. return ret;
  5921. }
  5922. if (eg_pi->dynamic_ac_timing) {
  5923. ret = si_populate_mc_reg_table(adev, boot_ps);
  5924. if (ret) {
  5925. DRM_ERROR("si_populate_mc_reg_table failed\n");
  5926. return ret;
  5927. }
  5928. }
  5929. ret = si_initialize_smc_cac_tables(adev);
  5930. if (ret) {
  5931. DRM_ERROR("si_initialize_smc_cac_tables failed\n");
  5932. return ret;
  5933. }
  5934. ret = si_initialize_hardware_cac_manager(adev);
  5935. if (ret) {
  5936. DRM_ERROR("si_initialize_hardware_cac_manager failed\n");
  5937. return ret;
  5938. }
  5939. ret = si_initialize_smc_dte_tables(adev);
  5940. if (ret) {
  5941. DRM_ERROR("si_initialize_smc_dte_tables failed\n");
  5942. return ret;
  5943. }
  5944. ret = si_populate_smc_tdp_limits(adev, boot_ps);
  5945. if (ret) {
  5946. DRM_ERROR("si_populate_smc_tdp_limits failed\n");
  5947. return ret;
  5948. }
  5949. ret = si_populate_smc_tdp_limits_2(adev, boot_ps);
  5950. if (ret) {
  5951. DRM_ERROR("si_populate_smc_tdp_limits_2 failed\n");
  5952. return ret;
  5953. }
  5954. si_program_response_times(adev);
  5955. si_program_ds_registers(adev);
  5956. si_dpm_start_smc(adev);
  5957. ret = si_notify_smc_display_change(adev, false);
  5958. if (ret) {
  5959. DRM_ERROR("si_notify_smc_display_change failed\n");
  5960. return ret;
  5961. }
  5962. si_enable_sclk_control(adev, true);
  5963. si_start_dpm(adev);
  5964. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, true);
  5965. si_thermal_start_thermal_controller(adev);
  5966. return 0;
  5967. }
  5968. static int si_set_temperature_range(struct amdgpu_device *adev)
  5969. {
  5970. int ret;
  5971. ret = si_thermal_enable_alert(adev, false);
  5972. if (ret)
  5973. return ret;
  5974. ret = si_thermal_set_temperature_range(adev, R600_TEMP_RANGE_MIN, R600_TEMP_RANGE_MAX);
  5975. if (ret)
  5976. return ret;
  5977. ret = si_thermal_enable_alert(adev, true);
  5978. if (ret)
  5979. return ret;
  5980. return ret;
  5981. }
  5982. static void si_dpm_disable(struct amdgpu_device *adev)
  5983. {
  5984. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  5985. struct amdgpu_ps *boot_ps = adev->pm.dpm.boot_ps;
  5986. if (!amdgpu_si_is_smc_running(adev))
  5987. return;
  5988. si_thermal_stop_thermal_controller(adev);
  5989. si_disable_ulv(adev);
  5990. si_clear_vc(adev);
  5991. if (pi->thermal_protection)
  5992. si_enable_thermal_protection(adev, false);
  5993. si_enable_power_containment(adev, boot_ps, false);
  5994. si_enable_smc_cac(adev, boot_ps, false);
  5995. si_enable_spread_spectrum(adev, false);
  5996. si_enable_auto_throttle_source(adev, AMDGPU_DPM_AUTO_THROTTLE_SRC_THERMAL, false);
  5997. si_stop_dpm(adev);
  5998. si_reset_to_default(adev);
  5999. si_dpm_stop_smc(adev);
  6000. si_force_switch_to_arb_f0(adev);
  6001. ni_update_current_ps(adev, boot_ps);
  6002. }
  6003. static int si_dpm_pre_set_power_state(void *handle)
  6004. {
  6005. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6006. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6007. struct amdgpu_ps requested_ps = *adev->pm.dpm.requested_ps;
  6008. struct amdgpu_ps *new_ps = &requested_ps;
  6009. ni_update_requested_ps(adev, new_ps);
  6010. si_apply_state_adjust_rules(adev, &eg_pi->requested_rps);
  6011. return 0;
  6012. }
  6013. static int si_power_control_set_level(struct amdgpu_device *adev)
  6014. {
  6015. struct amdgpu_ps *new_ps = adev->pm.dpm.requested_ps;
  6016. int ret;
  6017. ret = si_restrict_performance_levels_before_switch(adev);
  6018. if (ret)
  6019. return ret;
  6020. ret = si_halt_smc(adev);
  6021. if (ret)
  6022. return ret;
  6023. ret = si_populate_smc_tdp_limits(adev, new_ps);
  6024. if (ret)
  6025. return ret;
  6026. ret = si_populate_smc_tdp_limits_2(adev, new_ps);
  6027. if (ret)
  6028. return ret;
  6029. ret = si_resume_smc(adev);
  6030. if (ret)
  6031. return ret;
  6032. ret = si_set_sw_state(adev);
  6033. if (ret)
  6034. return ret;
  6035. return 0;
  6036. }
  6037. static int si_dpm_set_power_state(void *handle)
  6038. {
  6039. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6040. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6041. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6042. struct amdgpu_ps *old_ps = &eg_pi->current_rps;
  6043. int ret;
  6044. ret = si_disable_ulv(adev);
  6045. if (ret) {
  6046. DRM_ERROR("si_disable_ulv failed\n");
  6047. return ret;
  6048. }
  6049. ret = si_restrict_performance_levels_before_switch(adev);
  6050. if (ret) {
  6051. DRM_ERROR("si_restrict_performance_levels_before_switch failed\n");
  6052. return ret;
  6053. }
  6054. if (eg_pi->pcie_performance_request)
  6055. si_request_link_speed_change_before_state_change(adev, new_ps, old_ps);
  6056. ni_set_uvd_clock_before_set_eng_clock(adev, new_ps, old_ps);
  6057. ret = si_enable_power_containment(adev, new_ps, false);
  6058. if (ret) {
  6059. DRM_ERROR("si_enable_power_containment failed\n");
  6060. return ret;
  6061. }
  6062. ret = si_enable_smc_cac(adev, new_ps, false);
  6063. if (ret) {
  6064. DRM_ERROR("si_enable_smc_cac failed\n");
  6065. return ret;
  6066. }
  6067. ret = si_halt_smc(adev);
  6068. if (ret) {
  6069. DRM_ERROR("si_halt_smc failed\n");
  6070. return ret;
  6071. }
  6072. ret = si_upload_sw_state(adev, new_ps);
  6073. if (ret) {
  6074. DRM_ERROR("si_upload_sw_state failed\n");
  6075. return ret;
  6076. }
  6077. ret = si_upload_smc_data(adev);
  6078. if (ret) {
  6079. DRM_ERROR("si_upload_smc_data failed\n");
  6080. return ret;
  6081. }
  6082. ret = si_upload_ulv_state(adev);
  6083. if (ret) {
  6084. DRM_ERROR("si_upload_ulv_state failed\n");
  6085. return ret;
  6086. }
  6087. if (eg_pi->dynamic_ac_timing) {
  6088. ret = si_upload_mc_reg_table(adev, new_ps);
  6089. if (ret) {
  6090. DRM_ERROR("si_upload_mc_reg_table failed\n");
  6091. return ret;
  6092. }
  6093. }
  6094. ret = si_program_memory_timing_parameters(adev, new_ps);
  6095. if (ret) {
  6096. DRM_ERROR("si_program_memory_timing_parameters failed\n");
  6097. return ret;
  6098. }
  6099. si_set_pcie_lane_width_in_smc(adev, new_ps, old_ps);
  6100. ret = si_resume_smc(adev);
  6101. if (ret) {
  6102. DRM_ERROR("si_resume_smc failed\n");
  6103. return ret;
  6104. }
  6105. ret = si_set_sw_state(adev);
  6106. if (ret) {
  6107. DRM_ERROR("si_set_sw_state failed\n");
  6108. return ret;
  6109. }
  6110. ni_set_uvd_clock_after_set_eng_clock(adev, new_ps, old_ps);
  6111. if (eg_pi->pcie_performance_request)
  6112. si_notify_link_speed_change_after_state_change(adev, new_ps, old_ps);
  6113. ret = si_set_power_state_conditionally_enable_ulv(adev, new_ps);
  6114. if (ret) {
  6115. DRM_ERROR("si_set_power_state_conditionally_enable_ulv failed\n");
  6116. return ret;
  6117. }
  6118. ret = si_enable_smc_cac(adev, new_ps, true);
  6119. if (ret) {
  6120. DRM_ERROR("si_enable_smc_cac failed\n");
  6121. return ret;
  6122. }
  6123. ret = si_enable_power_containment(adev, new_ps, true);
  6124. if (ret) {
  6125. DRM_ERROR("si_enable_power_containment failed\n");
  6126. return ret;
  6127. }
  6128. ret = si_power_control_set_level(adev);
  6129. if (ret) {
  6130. DRM_ERROR("si_power_control_set_level failed\n");
  6131. return ret;
  6132. }
  6133. return 0;
  6134. }
  6135. static void si_dpm_post_set_power_state(void *handle)
  6136. {
  6137. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6138. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6139. struct amdgpu_ps *new_ps = &eg_pi->requested_rps;
  6140. ni_update_current_ps(adev, new_ps);
  6141. }
  6142. #if 0
  6143. void si_dpm_reset_asic(struct amdgpu_device *adev)
  6144. {
  6145. si_restrict_performance_levels_before_switch(adev);
  6146. si_disable_ulv(adev);
  6147. si_set_boot_state(adev);
  6148. }
  6149. #endif
  6150. static void si_dpm_display_configuration_changed(void *handle)
  6151. {
  6152. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6153. si_program_display_gap(adev);
  6154. }
  6155. static void si_parse_pplib_non_clock_info(struct amdgpu_device *adev,
  6156. struct amdgpu_ps *rps,
  6157. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info,
  6158. u8 table_rev)
  6159. {
  6160. rps->caps = le32_to_cpu(non_clock_info->ulCapsAndSettings);
  6161. rps->class = le16_to_cpu(non_clock_info->usClassification);
  6162. rps->class2 = le16_to_cpu(non_clock_info->usClassification2);
  6163. if (ATOM_PPLIB_NONCLOCKINFO_VER1 < table_rev) {
  6164. rps->vclk = le32_to_cpu(non_clock_info->ulVCLK);
  6165. rps->dclk = le32_to_cpu(non_clock_info->ulDCLK);
  6166. } else if (r600_is_uvd_state(rps->class, rps->class2)) {
  6167. rps->vclk = RV770_DEFAULT_VCLK_FREQ;
  6168. rps->dclk = RV770_DEFAULT_DCLK_FREQ;
  6169. } else {
  6170. rps->vclk = 0;
  6171. rps->dclk = 0;
  6172. }
  6173. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT)
  6174. adev->pm.dpm.boot_ps = rps;
  6175. if (rps->class & ATOM_PPLIB_CLASSIFICATION_UVDSTATE)
  6176. adev->pm.dpm.uvd_ps = rps;
  6177. }
  6178. static void si_parse_pplib_clock_info(struct amdgpu_device *adev,
  6179. struct amdgpu_ps *rps, int index,
  6180. union pplib_clock_info *clock_info)
  6181. {
  6182. struct rv7xx_power_info *pi = rv770_get_pi(adev);
  6183. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6184. struct si_power_info *si_pi = si_get_pi(adev);
  6185. struct si_ps *ps = si_get_ps(rps);
  6186. u16 leakage_voltage;
  6187. struct rv7xx_pl *pl = &ps->performance_levels[index];
  6188. int ret;
  6189. ps->performance_level_count = index + 1;
  6190. pl->sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6191. pl->sclk |= clock_info->si.ucEngineClockHigh << 16;
  6192. pl->mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6193. pl->mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6194. pl->vddc = le16_to_cpu(clock_info->si.usVDDC);
  6195. pl->vddci = le16_to_cpu(clock_info->si.usVDDCI);
  6196. pl->flags = le32_to_cpu(clock_info->si.ulFlags);
  6197. pl->pcie_gen = amdgpu_get_pcie_gen_support(adev,
  6198. si_pi->sys_pcie_mask,
  6199. si_pi->boot_pcie_gen,
  6200. clock_info->si.ucPCIEGen);
  6201. /* patch up vddc if necessary */
  6202. ret = si_get_leakage_voltage_from_leakage_index(adev, pl->vddc,
  6203. &leakage_voltage);
  6204. if (ret == 0)
  6205. pl->vddc = leakage_voltage;
  6206. if (rps->class & ATOM_PPLIB_CLASSIFICATION_ACPI) {
  6207. pi->acpi_vddc = pl->vddc;
  6208. eg_pi->acpi_vddci = pl->vddci;
  6209. si_pi->acpi_pcie_gen = pl->pcie_gen;
  6210. }
  6211. if ((rps->class2 & ATOM_PPLIB_CLASSIFICATION2_ULV) &&
  6212. index == 0) {
  6213. /* XXX disable for A0 tahiti */
  6214. si_pi->ulv.supported = false;
  6215. si_pi->ulv.pl = *pl;
  6216. si_pi->ulv.one_pcie_lane_in_ulv = false;
  6217. si_pi->ulv.volt_change_delay = SISLANDS_ULVVOLTAGECHANGEDELAY_DFLT;
  6218. si_pi->ulv.cg_ulv_parameter = SISLANDS_CGULVPARAMETER_DFLT;
  6219. si_pi->ulv.cg_ulv_control = SISLANDS_CGULVCONTROL_DFLT;
  6220. }
  6221. if (pi->min_vddc_in_table > pl->vddc)
  6222. pi->min_vddc_in_table = pl->vddc;
  6223. if (pi->max_vddc_in_table < pl->vddc)
  6224. pi->max_vddc_in_table = pl->vddc;
  6225. /* patch up boot state */
  6226. if (rps->class & ATOM_PPLIB_CLASSIFICATION_BOOT) {
  6227. u16 vddc, vddci, mvdd;
  6228. amdgpu_atombios_get_default_voltages(adev, &vddc, &vddci, &mvdd);
  6229. pl->mclk = adev->clock.default_mclk;
  6230. pl->sclk = adev->clock.default_sclk;
  6231. pl->vddc = vddc;
  6232. pl->vddci = vddci;
  6233. si_pi->mvdd_bootup_value = mvdd;
  6234. }
  6235. if ((rps->class & ATOM_PPLIB_CLASSIFICATION_UI_MASK) ==
  6236. ATOM_PPLIB_CLASSIFICATION_UI_PERFORMANCE) {
  6237. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.sclk = pl->sclk;
  6238. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.mclk = pl->mclk;
  6239. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddc = pl->vddc;
  6240. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac.vddci = pl->vddci;
  6241. }
  6242. }
  6243. union pplib_power_state {
  6244. struct _ATOM_PPLIB_STATE v1;
  6245. struct _ATOM_PPLIB_STATE_V2 v2;
  6246. };
  6247. static int si_parse_power_table(struct amdgpu_device *adev)
  6248. {
  6249. struct amdgpu_mode_info *mode_info = &adev->mode_info;
  6250. struct _ATOM_PPLIB_NONCLOCK_INFO *non_clock_info;
  6251. union pplib_power_state *power_state;
  6252. int i, j, k, non_clock_array_index, clock_array_index;
  6253. union pplib_clock_info *clock_info;
  6254. struct _StateArray *state_array;
  6255. struct _ClockInfoArray *clock_info_array;
  6256. struct _NonClockInfoArray *non_clock_info_array;
  6257. union power_info *power_info;
  6258. int index = GetIndexIntoMasterTable(DATA, PowerPlayInfo);
  6259. u16 data_offset;
  6260. u8 frev, crev;
  6261. u8 *power_state_offset;
  6262. struct si_ps *ps;
  6263. if (!amdgpu_atom_parse_data_header(mode_info->atom_context, index, NULL,
  6264. &frev, &crev, &data_offset))
  6265. return -EINVAL;
  6266. power_info = (union power_info *)(mode_info->atom_context->bios + data_offset);
  6267. amdgpu_add_thermal_controller(adev);
  6268. state_array = (struct _StateArray *)
  6269. (mode_info->atom_context->bios + data_offset +
  6270. le16_to_cpu(power_info->pplib.usStateArrayOffset));
  6271. clock_info_array = (struct _ClockInfoArray *)
  6272. (mode_info->atom_context->bios + data_offset +
  6273. le16_to_cpu(power_info->pplib.usClockInfoArrayOffset));
  6274. non_clock_info_array = (struct _NonClockInfoArray *)
  6275. (mode_info->atom_context->bios + data_offset +
  6276. le16_to_cpu(power_info->pplib.usNonClockInfoArrayOffset));
  6277. adev->pm.dpm.ps = kcalloc(state_array->ucNumEntries,
  6278. sizeof(struct amdgpu_ps),
  6279. GFP_KERNEL);
  6280. if (!adev->pm.dpm.ps)
  6281. return -ENOMEM;
  6282. power_state_offset = (u8 *)state_array->states;
  6283. for (i = 0; i < state_array->ucNumEntries; i++) {
  6284. u8 *idx;
  6285. power_state = (union pplib_power_state *)power_state_offset;
  6286. non_clock_array_index = power_state->v2.nonClockInfoIndex;
  6287. non_clock_info = (struct _ATOM_PPLIB_NONCLOCK_INFO *)
  6288. &non_clock_info_array->nonClockInfo[non_clock_array_index];
  6289. ps = kzalloc(sizeof(struct si_ps), GFP_KERNEL);
  6290. if (ps == NULL) {
  6291. kfree(adev->pm.dpm.ps);
  6292. return -ENOMEM;
  6293. }
  6294. adev->pm.dpm.ps[i].ps_priv = ps;
  6295. si_parse_pplib_non_clock_info(adev, &adev->pm.dpm.ps[i],
  6296. non_clock_info,
  6297. non_clock_info_array->ucEntrySize);
  6298. k = 0;
  6299. idx = (u8 *)&power_state->v2.clockInfoIndex[0];
  6300. for (j = 0; j < power_state->v2.ucNumDPMLevels; j++) {
  6301. clock_array_index = idx[j];
  6302. if (clock_array_index >= clock_info_array->ucNumEntries)
  6303. continue;
  6304. if (k >= SISLANDS_MAX_HARDWARE_POWERLEVELS)
  6305. break;
  6306. clock_info = (union pplib_clock_info *)
  6307. ((u8 *)&clock_info_array->clockInfo[0] +
  6308. (clock_array_index * clock_info_array->ucEntrySize));
  6309. si_parse_pplib_clock_info(adev,
  6310. &adev->pm.dpm.ps[i], k,
  6311. clock_info);
  6312. k++;
  6313. }
  6314. power_state_offset += 2 + power_state->v2.ucNumDPMLevels;
  6315. }
  6316. adev->pm.dpm.num_ps = state_array->ucNumEntries;
  6317. /* fill in the vce power states */
  6318. for (i = 0; i < adev->pm.dpm.num_of_vce_states; i++) {
  6319. u32 sclk, mclk;
  6320. clock_array_index = adev->pm.dpm.vce_states[i].clk_idx;
  6321. clock_info = (union pplib_clock_info *)
  6322. &clock_info_array->clockInfo[clock_array_index * clock_info_array->ucEntrySize];
  6323. sclk = le16_to_cpu(clock_info->si.usEngineClockLow);
  6324. sclk |= clock_info->si.ucEngineClockHigh << 16;
  6325. mclk = le16_to_cpu(clock_info->si.usMemoryClockLow);
  6326. mclk |= clock_info->si.ucMemoryClockHigh << 16;
  6327. adev->pm.dpm.vce_states[i].sclk = sclk;
  6328. adev->pm.dpm.vce_states[i].mclk = mclk;
  6329. }
  6330. return 0;
  6331. }
  6332. static int si_dpm_init(struct amdgpu_device *adev)
  6333. {
  6334. struct rv7xx_power_info *pi;
  6335. struct evergreen_power_info *eg_pi;
  6336. struct ni_power_info *ni_pi;
  6337. struct si_power_info *si_pi;
  6338. struct atom_clock_dividers dividers;
  6339. int ret;
  6340. si_pi = kzalloc(sizeof(struct si_power_info), GFP_KERNEL);
  6341. if (si_pi == NULL)
  6342. return -ENOMEM;
  6343. adev->pm.dpm.priv = si_pi;
  6344. ni_pi = &si_pi->ni;
  6345. eg_pi = &ni_pi->eg;
  6346. pi = &eg_pi->rv7xx;
  6347. si_pi->sys_pcie_mask =
  6348. adev->pm.pcie_gen_mask & CAIL_PCIE_LINK_SPEED_SUPPORT_MASK;
  6349. si_pi->force_pcie_gen = AMDGPU_PCIE_GEN_INVALID;
  6350. si_pi->boot_pcie_gen = si_get_current_pcie_speed(adev);
  6351. si_set_max_cu_value(adev);
  6352. rv770_get_max_vddc(adev);
  6353. si_get_leakage_vddc(adev);
  6354. si_patch_dependency_tables_based_on_leakage(adev);
  6355. pi->acpi_vddc = 0;
  6356. eg_pi->acpi_vddci = 0;
  6357. pi->min_vddc_in_table = 0;
  6358. pi->max_vddc_in_table = 0;
  6359. ret = amdgpu_get_platform_caps(adev);
  6360. if (ret)
  6361. return ret;
  6362. ret = amdgpu_parse_extended_power_table(adev);
  6363. if (ret)
  6364. return ret;
  6365. ret = si_parse_power_table(adev);
  6366. if (ret)
  6367. return ret;
  6368. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries =
  6369. kcalloc(4,
  6370. sizeof(struct amdgpu_clock_voltage_dependency_entry),
  6371. GFP_KERNEL);
  6372. if (!adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries) {
  6373. amdgpu_free_extended_power_table(adev);
  6374. return -ENOMEM;
  6375. }
  6376. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.count = 4;
  6377. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].clk = 0;
  6378. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[0].v = 0;
  6379. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].clk = 36000;
  6380. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[1].v = 720;
  6381. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].clk = 54000;
  6382. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[2].v = 810;
  6383. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].clk = 72000;
  6384. adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries[3].v = 900;
  6385. if (adev->pm.dpm.voltage_response_time == 0)
  6386. adev->pm.dpm.voltage_response_time = R600_VOLTAGERESPONSETIME_DFLT;
  6387. if (adev->pm.dpm.backbias_response_time == 0)
  6388. adev->pm.dpm.backbias_response_time = R600_BACKBIASRESPONSETIME_DFLT;
  6389. ret = amdgpu_atombios_get_clock_dividers(adev, COMPUTE_ENGINE_PLL_PARAM,
  6390. 0, false, &dividers);
  6391. if (ret)
  6392. pi->ref_div = dividers.ref_div + 1;
  6393. else
  6394. pi->ref_div = R600_REFERENCEDIVIDER_DFLT;
  6395. eg_pi->smu_uvd_hs = false;
  6396. pi->mclk_strobe_mode_threshold = 40000;
  6397. if (si_is_special_1gb_platform(adev))
  6398. pi->mclk_stutter_mode_threshold = 0;
  6399. else
  6400. pi->mclk_stutter_mode_threshold = pi->mclk_strobe_mode_threshold;
  6401. pi->mclk_edc_enable_threshold = 40000;
  6402. eg_pi->mclk_edc_wr_enable_threshold = 40000;
  6403. ni_pi->mclk_rtt_mode_threshold = eg_pi->mclk_edc_wr_enable_threshold;
  6404. pi->voltage_control =
  6405. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6406. VOLTAGE_OBJ_GPIO_LUT);
  6407. if (!pi->voltage_control) {
  6408. si_pi->voltage_control_svi2 =
  6409. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6410. VOLTAGE_OBJ_SVID2);
  6411. if (si_pi->voltage_control_svi2)
  6412. amdgpu_atombios_get_svi2_info(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6413. &si_pi->svd_gpio_id, &si_pi->svc_gpio_id);
  6414. }
  6415. pi->mvdd_control =
  6416. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_MVDDC,
  6417. VOLTAGE_OBJ_GPIO_LUT);
  6418. eg_pi->vddci_control =
  6419. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6420. VOLTAGE_OBJ_GPIO_LUT);
  6421. if (!eg_pi->vddci_control)
  6422. si_pi->vddci_control_svi2 =
  6423. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDCI,
  6424. VOLTAGE_OBJ_SVID2);
  6425. si_pi->vddc_phase_shed_control =
  6426. amdgpu_atombios_is_voltage_gpio(adev, SET_VOLTAGE_TYPE_ASIC_VDDC,
  6427. VOLTAGE_OBJ_PHASE_LUT);
  6428. rv770_get_engine_memory_ss(adev);
  6429. pi->asi = RV770_ASI_DFLT;
  6430. pi->pasi = CYPRESS_HASI_DFLT;
  6431. pi->vrc = SISLANDS_VRC_DFLT;
  6432. pi->gfx_clock_gating = true;
  6433. eg_pi->sclk_deep_sleep = true;
  6434. si_pi->sclk_deep_sleep_above_low = false;
  6435. if (adev->pm.int_thermal_type != THERMAL_TYPE_NONE)
  6436. pi->thermal_protection = true;
  6437. else
  6438. pi->thermal_protection = false;
  6439. eg_pi->dynamic_ac_timing = true;
  6440. eg_pi->light_sleep = true;
  6441. #if defined(CONFIG_ACPI)
  6442. eg_pi->pcie_performance_request =
  6443. amdgpu_acpi_is_pcie_performance_request_supported(adev);
  6444. #else
  6445. eg_pi->pcie_performance_request = false;
  6446. #endif
  6447. si_pi->sram_end = SMC_RAM_END;
  6448. adev->pm.dpm.dyn_state.mclk_sclk_ratio = 4;
  6449. adev->pm.dpm.dyn_state.sclk_mclk_delta = 15000;
  6450. adev->pm.dpm.dyn_state.vddc_vddci_delta = 200;
  6451. adev->pm.dpm.dyn_state.valid_sclk_values.count = 0;
  6452. adev->pm.dpm.dyn_state.valid_sclk_values.values = NULL;
  6453. adev->pm.dpm.dyn_state.valid_mclk_values.count = 0;
  6454. adev->pm.dpm.dyn_state.valid_mclk_values.values = NULL;
  6455. si_initialize_powertune_defaults(adev);
  6456. /* make sure dc limits are valid */
  6457. if ((adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.sclk == 0) ||
  6458. (adev->pm.dpm.dyn_state.max_clock_voltage_on_dc.mclk == 0))
  6459. adev->pm.dpm.dyn_state.max_clock_voltage_on_dc =
  6460. adev->pm.dpm.dyn_state.max_clock_voltage_on_ac;
  6461. si_pi->fan_ctrl_is_in_default_mode = true;
  6462. return 0;
  6463. }
  6464. static void si_dpm_fini(struct amdgpu_device *adev)
  6465. {
  6466. int i;
  6467. if (adev->pm.dpm.ps)
  6468. for (i = 0; i < adev->pm.dpm.num_ps; i++)
  6469. kfree(adev->pm.dpm.ps[i].ps_priv);
  6470. kfree(adev->pm.dpm.ps);
  6471. kfree(adev->pm.dpm.priv);
  6472. kfree(adev->pm.dpm.dyn_state.vddc_dependency_on_dispclk.entries);
  6473. amdgpu_free_extended_power_table(adev);
  6474. }
  6475. static void si_dpm_debugfs_print_current_performance_level(void *handle,
  6476. struct seq_file *m)
  6477. {
  6478. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6479. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6480. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6481. struct si_ps *ps = si_get_ps(rps);
  6482. struct rv7xx_pl *pl;
  6483. u32 current_index =
  6484. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6485. CURRENT_STATE_INDEX_SHIFT;
  6486. if (current_index >= ps->performance_level_count) {
  6487. seq_printf(m, "invalid dpm profile %d\n", current_index);
  6488. } else {
  6489. pl = &ps->performance_levels[current_index];
  6490. seq_printf(m, "uvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6491. seq_printf(m, "power level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6492. current_index, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6493. }
  6494. }
  6495. static int si_dpm_set_interrupt_state(struct amdgpu_device *adev,
  6496. struct amdgpu_irq_src *source,
  6497. unsigned type,
  6498. enum amdgpu_interrupt_state state)
  6499. {
  6500. u32 cg_thermal_int;
  6501. switch (type) {
  6502. case AMDGPU_THERMAL_IRQ_LOW_TO_HIGH:
  6503. switch (state) {
  6504. case AMDGPU_IRQ_STATE_DISABLE:
  6505. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6506. cg_thermal_int |= THERM_INT_MASK_HIGH;
  6507. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6508. break;
  6509. case AMDGPU_IRQ_STATE_ENABLE:
  6510. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6511. cg_thermal_int &= ~THERM_INT_MASK_HIGH;
  6512. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6513. break;
  6514. default:
  6515. break;
  6516. }
  6517. break;
  6518. case AMDGPU_THERMAL_IRQ_HIGH_TO_LOW:
  6519. switch (state) {
  6520. case AMDGPU_IRQ_STATE_DISABLE:
  6521. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6522. cg_thermal_int |= THERM_INT_MASK_LOW;
  6523. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6524. break;
  6525. case AMDGPU_IRQ_STATE_ENABLE:
  6526. cg_thermal_int = RREG32_SMC(CG_THERMAL_INT);
  6527. cg_thermal_int &= ~THERM_INT_MASK_LOW;
  6528. WREG32_SMC(CG_THERMAL_INT, cg_thermal_int);
  6529. break;
  6530. default:
  6531. break;
  6532. }
  6533. break;
  6534. default:
  6535. break;
  6536. }
  6537. return 0;
  6538. }
  6539. static int si_dpm_process_interrupt(struct amdgpu_device *adev,
  6540. struct amdgpu_irq_src *source,
  6541. struct amdgpu_iv_entry *entry)
  6542. {
  6543. bool queue_thermal = false;
  6544. if (entry == NULL)
  6545. return -EINVAL;
  6546. switch (entry->src_id) {
  6547. case 230: /* thermal low to high */
  6548. DRM_DEBUG("IH: thermal low to high\n");
  6549. adev->pm.dpm.thermal.high_to_low = false;
  6550. queue_thermal = true;
  6551. break;
  6552. case 231: /* thermal high to low */
  6553. DRM_DEBUG("IH: thermal high to low\n");
  6554. adev->pm.dpm.thermal.high_to_low = true;
  6555. queue_thermal = true;
  6556. break;
  6557. default:
  6558. break;
  6559. }
  6560. if (queue_thermal)
  6561. schedule_work(&adev->pm.dpm.thermal.work);
  6562. return 0;
  6563. }
  6564. static int si_dpm_late_init(void *handle)
  6565. {
  6566. int ret;
  6567. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6568. if (!adev->pm.dpm_enabled)
  6569. return 0;
  6570. ret = si_set_temperature_range(adev);
  6571. if (ret)
  6572. return ret;
  6573. #if 0 //TODO ?
  6574. si_dpm_powergate_uvd(adev, true);
  6575. #endif
  6576. return 0;
  6577. }
  6578. /**
  6579. * si_dpm_init_microcode - load ucode images from disk
  6580. *
  6581. * @adev: amdgpu_device pointer
  6582. *
  6583. * Use the firmware interface to load the ucode images into
  6584. * the driver (not loaded into hw).
  6585. * Returns 0 on success, error on failure.
  6586. */
  6587. static int si_dpm_init_microcode(struct amdgpu_device *adev)
  6588. {
  6589. const char *chip_name;
  6590. char fw_name[30];
  6591. int err;
  6592. DRM_DEBUG("\n");
  6593. switch (adev->asic_type) {
  6594. case CHIP_TAHITI:
  6595. chip_name = "tahiti";
  6596. break;
  6597. case CHIP_PITCAIRN:
  6598. if ((adev->pdev->revision == 0x81) &&
  6599. ((adev->pdev->device == 0x6810) ||
  6600. (adev->pdev->device == 0x6811)))
  6601. chip_name = "pitcairn_k";
  6602. else
  6603. chip_name = "pitcairn";
  6604. break;
  6605. case CHIP_VERDE:
  6606. if (((adev->pdev->device == 0x6820) &&
  6607. ((adev->pdev->revision == 0x81) ||
  6608. (adev->pdev->revision == 0x83))) ||
  6609. ((adev->pdev->device == 0x6821) &&
  6610. ((adev->pdev->revision == 0x83) ||
  6611. (adev->pdev->revision == 0x87))) ||
  6612. ((adev->pdev->revision == 0x87) &&
  6613. ((adev->pdev->device == 0x6823) ||
  6614. (adev->pdev->device == 0x682b))))
  6615. chip_name = "verde_k";
  6616. else
  6617. chip_name = "verde";
  6618. break;
  6619. case CHIP_OLAND:
  6620. if (((adev->pdev->revision == 0x81) &&
  6621. ((adev->pdev->device == 0x6600) ||
  6622. (adev->pdev->device == 0x6604) ||
  6623. (adev->pdev->device == 0x6605) ||
  6624. (adev->pdev->device == 0x6610))) ||
  6625. ((adev->pdev->revision == 0x83) &&
  6626. (adev->pdev->device == 0x6610)))
  6627. chip_name = "oland_k";
  6628. else
  6629. chip_name = "oland";
  6630. break;
  6631. case CHIP_HAINAN:
  6632. if (((adev->pdev->revision == 0x81) &&
  6633. (adev->pdev->device == 0x6660)) ||
  6634. ((adev->pdev->revision == 0x83) &&
  6635. ((adev->pdev->device == 0x6660) ||
  6636. (adev->pdev->device == 0x6663) ||
  6637. (adev->pdev->device == 0x6665) ||
  6638. (adev->pdev->device == 0x6667))))
  6639. chip_name = "hainan_k";
  6640. else if ((adev->pdev->revision == 0xc3) &&
  6641. (adev->pdev->device == 0x6665))
  6642. chip_name = "banks_k_2";
  6643. else
  6644. chip_name = "hainan";
  6645. break;
  6646. default: BUG();
  6647. }
  6648. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_smc.bin", chip_name);
  6649. err = request_firmware(&adev->pm.fw, fw_name, adev->dev);
  6650. if (err)
  6651. goto out;
  6652. err = amdgpu_ucode_validate(adev->pm.fw);
  6653. out:
  6654. if (err) {
  6655. DRM_ERROR("si_smc: Failed to load firmware. err = %d\"%s\"\n",
  6656. err, fw_name);
  6657. release_firmware(adev->pm.fw);
  6658. adev->pm.fw = NULL;
  6659. }
  6660. return err;
  6661. }
  6662. static int si_dpm_sw_init(void *handle)
  6663. {
  6664. int ret;
  6665. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6666. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 230, &adev->pm.dpm.thermal.irq);
  6667. if (ret)
  6668. return ret;
  6669. ret = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, 231, &adev->pm.dpm.thermal.irq);
  6670. if (ret)
  6671. return ret;
  6672. /* default to balanced state */
  6673. adev->pm.dpm.state = POWER_STATE_TYPE_BALANCED;
  6674. adev->pm.dpm.user_state = POWER_STATE_TYPE_BALANCED;
  6675. adev->pm.dpm.forced_level = AMD_DPM_FORCED_LEVEL_AUTO;
  6676. adev->pm.default_sclk = adev->clock.default_sclk;
  6677. adev->pm.default_mclk = adev->clock.default_mclk;
  6678. adev->pm.current_sclk = adev->clock.default_sclk;
  6679. adev->pm.current_mclk = adev->clock.default_mclk;
  6680. adev->pm.int_thermal_type = THERMAL_TYPE_NONE;
  6681. if (amdgpu_dpm == 0)
  6682. return 0;
  6683. ret = si_dpm_init_microcode(adev);
  6684. if (ret)
  6685. return ret;
  6686. INIT_WORK(&adev->pm.dpm.thermal.work, amdgpu_dpm_thermal_work_handler);
  6687. mutex_lock(&adev->pm.mutex);
  6688. ret = si_dpm_init(adev);
  6689. if (ret)
  6690. goto dpm_failed;
  6691. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6692. if (amdgpu_dpm == 1)
  6693. amdgpu_pm_print_power_states(adev);
  6694. mutex_unlock(&adev->pm.mutex);
  6695. DRM_INFO("amdgpu: dpm initialized\n");
  6696. return 0;
  6697. dpm_failed:
  6698. si_dpm_fini(adev);
  6699. mutex_unlock(&adev->pm.mutex);
  6700. DRM_ERROR("amdgpu: dpm initialization failed\n");
  6701. return ret;
  6702. }
  6703. static int si_dpm_sw_fini(void *handle)
  6704. {
  6705. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6706. flush_work(&adev->pm.dpm.thermal.work);
  6707. mutex_lock(&adev->pm.mutex);
  6708. si_dpm_fini(adev);
  6709. mutex_unlock(&adev->pm.mutex);
  6710. return 0;
  6711. }
  6712. static int si_dpm_hw_init(void *handle)
  6713. {
  6714. int ret;
  6715. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6716. if (!amdgpu_dpm)
  6717. return 0;
  6718. mutex_lock(&adev->pm.mutex);
  6719. si_dpm_setup_asic(adev);
  6720. ret = si_dpm_enable(adev);
  6721. if (ret)
  6722. adev->pm.dpm_enabled = false;
  6723. else
  6724. adev->pm.dpm_enabled = true;
  6725. mutex_unlock(&adev->pm.mutex);
  6726. amdgpu_pm_compute_clocks(adev);
  6727. return ret;
  6728. }
  6729. static int si_dpm_hw_fini(void *handle)
  6730. {
  6731. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6732. if (adev->pm.dpm_enabled) {
  6733. mutex_lock(&adev->pm.mutex);
  6734. si_dpm_disable(adev);
  6735. mutex_unlock(&adev->pm.mutex);
  6736. }
  6737. return 0;
  6738. }
  6739. static int si_dpm_suspend(void *handle)
  6740. {
  6741. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6742. if (adev->pm.dpm_enabled) {
  6743. mutex_lock(&adev->pm.mutex);
  6744. /* disable dpm */
  6745. si_dpm_disable(adev);
  6746. /* reset the power state */
  6747. adev->pm.dpm.current_ps = adev->pm.dpm.requested_ps = adev->pm.dpm.boot_ps;
  6748. mutex_unlock(&adev->pm.mutex);
  6749. }
  6750. return 0;
  6751. }
  6752. static int si_dpm_resume(void *handle)
  6753. {
  6754. int ret;
  6755. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6756. if (adev->pm.dpm_enabled) {
  6757. /* asic init will reset to the boot state */
  6758. mutex_lock(&adev->pm.mutex);
  6759. si_dpm_setup_asic(adev);
  6760. ret = si_dpm_enable(adev);
  6761. if (ret)
  6762. adev->pm.dpm_enabled = false;
  6763. else
  6764. adev->pm.dpm_enabled = true;
  6765. mutex_unlock(&adev->pm.mutex);
  6766. if (adev->pm.dpm_enabled)
  6767. amdgpu_pm_compute_clocks(adev);
  6768. }
  6769. return 0;
  6770. }
  6771. static bool si_dpm_is_idle(void *handle)
  6772. {
  6773. /* XXX */
  6774. return true;
  6775. }
  6776. static int si_dpm_wait_for_idle(void *handle)
  6777. {
  6778. /* XXX */
  6779. return 0;
  6780. }
  6781. static int si_dpm_soft_reset(void *handle)
  6782. {
  6783. return 0;
  6784. }
  6785. static int si_dpm_set_clockgating_state(void *handle,
  6786. enum amd_clockgating_state state)
  6787. {
  6788. return 0;
  6789. }
  6790. static int si_dpm_set_powergating_state(void *handle,
  6791. enum amd_powergating_state state)
  6792. {
  6793. return 0;
  6794. }
  6795. /* get temperature in millidegrees */
  6796. static int si_dpm_get_temp(void *handle)
  6797. {
  6798. u32 temp;
  6799. int actual_temp = 0;
  6800. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6801. temp = (RREG32(CG_MULT_THERMAL_STATUS) & CTF_TEMP_MASK) >>
  6802. CTF_TEMP_SHIFT;
  6803. if (temp & 0x200)
  6804. actual_temp = 255;
  6805. else
  6806. actual_temp = temp & 0x1ff;
  6807. actual_temp = (actual_temp * 1000);
  6808. return actual_temp;
  6809. }
  6810. static u32 si_dpm_get_sclk(void *handle, bool low)
  6811. {
  6812. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6813. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6814. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6815. if (low)
  6816. return requested_state->performance_levels[0].sclk;
  6817. else
  6818. return requested_state->performance_levels[requested_state->performance_level_count - 1].sclk;
  6819. }
  6820. static u32 si_dpm_get_mclk(void *handle, bool low)
  6821. {
  6822. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6823. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6824. struct si_ps *requested_state = si_get_ps(&eg_pi->requested_rps);
  6825. if (low)
  6826. return requested_state->performance_levels[0].mclk;
  6827. else
  6828. return requested_state->performance_levels[requested_state->performance_level_count - 1].mclk;
  6829. }
  6830. static void si_dpm_print_power_state(void *handle,
  6831. void *current_ps)
  6832. {
  6833. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6834. struct amdgpu_ps *rps = (struct amdgpu_ps *)current_ps;
  6835. struct si_ps *ps = si_get_ps(rps);
  6836. struct rv7xx_pl *pl;
  6837. int i;
  6838. amdgpu_dpm_print_class_info(rps->class, rps->class2);
  6839. amdgpu_dpm_print_cap_info(rps->caps);
  6840. DRM_INFO("\tuvd vclk: %d dclk: %d\n", rps->vclk, rps->dclk);
  6841. for (i = 0; i < ps->performance_level_count; i++) {
  6842. pl = &ps->performance_levels[i];
  6843. if (adev->asic_type >= CHIP_TAHITI)
  6844. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u pcie gen: %u\n",
  6845. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci, pl->pcie_gen + 1);
  6846. else
  6847. DRM_INFO("\t\tpower level %d sclk: %u mclk: %u vddc: %u vddci: %u\n",
  6848. i, pl->sclk, pl->mclk, pl->vddc, pl->vddci);
  6849. }
  6850. amdgpu_dpm_print_ps_status(adev, rps);
  6851. }
  6852. static int si_dpm_early_init(void *handle)
  6853. {
  6854. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6855. adev->powerplay.pp_funcs = &si_dpm_funcs;
  6856. adev->powerplay.pp_handle = adev;
  6857. si_dpm_set_irq_funcs(adev);
  6858. return 0;
  6859. }
  6860. static inline bool si_are_power_levels_equal(const struct rv7xx_pl *si_cpl1,
  6861. const struct rv7xx_pl *si_cpl2)
  6862. {
  6863. return ((si_cpl1->mclk == si_cpl2->mclk) &&
  6864. (si_cpl1->sclk == si_cpl2->sclk) &&
  6865. (si_cpl1->pcie_gen == si_cpl2->pcie_gen) &&
  6866. (si_cpl1->vddc == si_cpl2->vddc) &&
  6867. (si_cpl1->vddci == si_cpl2->vddci));
  6868. }
  6869. static int si_check_state_equal(void *handle,
  6870. void *current_ps,
  6871. void *request_ps,
  6872. bool *equal)
  6873. {
  6874. struct si_ps *si_cps;
  6875. struct si_ps *si_rps;
  6876. int i;
  6877. struct amdgpu_ps *cps = (struct amdgpu_ps *)current_ps;
  6878. struct amdgpu_ps *rps = (struct amdgpu_ps *)request_ps;
  6879. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6880. if (adev == NULL || cps == NULL || rps == NULL || equal == NULL)
  6881. return -EINVAL;
  6882. si_cps = si_get_ps((struct amdgpu_ps *)cps);
  6883. si_rps = si_get_ps((struct amdgpu_ps *)rps);
  6884. if (si_cps == NULL) {
  6885. printk("si_cps is NULL\n");
  6886. *equal = false;
  6887. return 0;
  6888. }
  6889. if (si_cps->performance_level_count != si_rps->performance_level_count) {
  6890. *equal = false;
  6891. return 0;
  6892. }
  6893. for (i = 0; i < si_cps->performance_level_count; i++) {
  6894. if (!si_are_power_levels_equal(&(si_cps->performance_levels[i]),
  6895. &(si_rps->performance_levels[i]))) {
  6896. *equal = false;
  6897. return 0;
  6898. }
  6899. }
  6900. /* If all performance levels are the same try to use the UVD clocks to break the tie.*/
  6901. *equal = ((cps->vclk == rps->vclk) && (cps->dclk == rps->dclk));
  6902. *equal &= ((cps->evclk == rps->evclk) && (cps->ecclk == rps->ecclk));
  6903. return 0;
  6904. }
  6905. static int si_dpm_read_sensor(void *handle, int idx,
  6906. void *value, int *size)
  6907. {
  6908. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  6909. struct evergreen_power_info *eg_pi = evergreen_get_pi(adev);
  6910. struct amdgpu_ps *rps = &eg_pi->current_rps;
  6911. struct si_ps *ps = si_get_ps(rps);
  6912. uint32_t sclk, mclk;
  6913. u32 pl_index =
  6914. (RREG32(TARGET_AND_CURRENT_PROFILE_INDEX) & CURRENT_STATE_INDEX_MASK) >>
  6915. CURRENT_STATE_INDEX_SHIFT;
  6916. /* size must be at least 4 bytes for all sensors */
  6917. if (*size < 4)
  6918. return -EINVAL;
  6919. switch (idx) {
  6920. case AMDGPU_PP_SENSOR_GFX_SCLK:
  6921. if (pl_index < ps->performance_level_count) {
  6922. sclk = ps->performance_levels[pl_index].sclk;
  6923. *((uint32_t *)value) = sclk;
  6924. *size = 4;
  6925. return 0;
  6926. }
  6927. return -EINVAL;
  6928. case AMDGPU_PP_SENSOR_GFX_MCLK:
  6929. if (pl_index < ps->performance_level_count) {
  6930. mclk = ps->performance_levels[pl_index].mclk;
  6931. *((uint32_t *)value) = mclk;
  6932. *size = 4;
  6933. return 0;
  6934. }
  6935. return -EINVAL;
  6936. case AMDGPU_PP_SENSOR_GPU_TEMP:
  6937. *((uint32_t *)value) = si_dpm_get_temp(adev);
  6938. *size = 4;
  6939. return 0;
  6940. default:
  6941. return -EINVAL;
  6942. }
  6943. }
  6944. static const struct amd_ip_funcs si_dpm_ip_funcs = {
  6945. .name = "si_dpm",
  6946. .early_init = si_dpm_early_init,
  6947. .late_init = si_dpm_late_init,
  6948. .sw_init = si_dpm_sw_init,
  6949. .sw_fini = si_dpm_sw_fini,
  6950. .hw_init = si_dpm_hw_init,
  6951. .hw_fini = si_dpm_hw_fini,
  6952. .suspend = si_dpm_suspend,
  6953. .resume = si_dpm_resume,
  6954. .is_idle = si_dpm_is_idle,
  6955. .wait_for_idle = si_dpm_wait_for_idle,
  6956. .soft_reset = si_dpm_soft_reset,
  6957. .set_clockgating_state = si_dpm_set_clockgating_state,
  6958. .set_powergating_state = si_dpm_set_powergating_state,
  6959. };
  6960. const struct amdgpu_ip_block_version si_smu_ip_block =
  6961. {
  6962. .type = AMD_IP_BLOCK_TYPE_SMC,
  6963. .major = 6,
  6964. .minor = 0,
  6965. .rev = 0,
  6966. .funcs = &si_dpm_ip_funcs,
  6967. };
  6968. static const struct amd_pm_funcs si_dpm_funcs = {
  6969. .pre_set_power_state = &si_dpm_pre_set_power_state,
  6970. .set_power_state = &si_dpm_set_power_state,
  6971. .post_set_power_state = &si_dpm_post_set_power_state,
  6972. .display_configuration_changed = &si_dpm_display_configuration_changed,
  6973. .get_sclk = &si_dpm_get_sclk,
  6974. .get_mclk = &si_dpm_get_mclk,
  6975. .print_power_state = &si_dpm_print_power_state,
  6976. .debugfs_print_current_performance_level = &si_dpm_debugfs_print_current_performance_level,
  6977. .force_performance_level = &si_dpm_force_performance_level,
  6978. .vblank_too_short = &si_dpm_vblank_too_short,
  6979. .set_fan_control_mode = &si_dpm_set_fan_control_mode,
  6980. .get_fan_control_mode = &si_dpm_get_fan_control_mode,
  6981. .set_fan_speed_percent = &si_dpm_set_fan_speed_percent,
  6982. .get_fan_speed_percent = &si_dpm_get_fan_speed_percent,
  6983. .check_state_equal = &si_check_state_equal,
  6984. .get_vce_clock_state = amdgpu_get_vce_clock_state,
  6985. .read_sensor = &si_dpm_read_sensor,
  6986. };
  6987. static const struct amdgpu_irq_src_funcs si_dpm_irq_funcs = {
  6988. .set = si_dpm_set_interrupt_state,
  6989. .process = si_dpm_process_interrupt,
  6990. };
  6991. static void si_dpm_set_irq_funcs(struct amdgpu_device *adev)
  6992. {
  6993. adev->pm.dpm.thermal.irq.num_types = AMDGPU_THERMAL_IRQ_LAST;
  6994. adev->pm.dpm.thermal.irq.funcs = &si_dpm_irq_funcs;
  6995. }