mxgpu_ai.h 2.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #ifndef __MXGPU_AI_H__
  24. #define __MXGPU_AI_H__
  25. #define AI_MAILBOX_POLL_ACK_TIMEDOUT 500
  26. #define AI_MAILBOX_POLL_MSG_TIMEDOUT 12000
  27. #define AI_MAILBOX_POLL_FLR_TIMEDOUT 500
  28. enum idh_request {
  29. IDH_REQ_GPU_INIT_ACCESS = 1,
  30. IDH_REL_GPU_INIT_ACCESS,
  31. IDH_REQ_GPU_FINI_ACCESS,
  32. IDH_REL_GPU_FINI_ACCESS,
  33. IDH_REQ_GPU_RESET_ACCESS,
  34. IDH_LOG_VF_ERROR = 200,
  35. };
  36. enum idh_event {
  37. IDH_CLR_MSG_BUF = 0,
  38. IDH_READY_TO_ACCESS_GPU,
  39. IDH_FLR_NOTIFICATION,
  40. IDH_FLR_NOTIFICATION_CMPL,
  41. IDH_EVENT_MAX
  42. };
  43. extern const struct amdgpu_virt_ops xgpu_ai_virt_ops;
  44. void xgpu_ai_mailbox_set_irq_funcs(struct amdgpu_device *adev);
  45. int xgpu_ai_mailbox_add_irq_id(struct amdgpu_device *adev);
  46. int xgpu_ai_mailbox_get_irq(struct amdgpu_device *adev);
  47. void xgpu_ai_mailbox_put_irq(struct amdgpu_device *adev);
  48. #define AI_MAIBOX_CONTROL_TRN_OFFSET_BYTE SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4
  49. #define AI_MAIBOX_CONTROL_RCV_OFFSET_BYTE SOC15_REG_OFFSET(NBIO, 0, mmBIF_BX_PF0_MAILBOX_CONTROL) * 4 + 1
  50. #endif