gmc_v8_0.c 51 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/firmware.h>
  24. #include <drm/drmP.h>
  25. #include <drm/drm_cache.h>
  26. #include "amdgpu.h"
  27. #include "gmc_v8_0.h"
  28. #include "amdgpu_ucode.h"
  29. #include "amdgpu_amdkfd.h"
  30. #include "gmc/gmc_8_1_d.h"
  31. #include "gmc/gmc_8_1_sh_mask.h"
  32. #include "bif/bif_5_0_d.h"
  33. #include "bif/bif_5_0_sh_mask.h"
  34. #include "oss/oss_3_0_d.h"
  35. #include "oss/oss_3_0_sh_mask.h"
  36. #include "dce/dce_10_0_d.h"
  37. #include "dce/dce_10_0_sh_mask.h"
  38. #include "vid.h"
  39. #include "vi.h"
  40. #include "amdgpu_atombios.h"
  41. #include "ivsrcid/ivsrcid_vislands30.h"
  42. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev);
  43. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  44. static int gmc_v8_0_wait_for_idle(void *handle);
  45. MODULE_FIRMWARE("amdgpu/tonga_mc.bin");
  46. MODULE_FIRMWARE("amdgpu/polaris11_mc.bin");
  47. MODULE_FIRMWARE("amdgpu/polaris10_mc.bin");
  48. MODULE_FIRMWARE("amdgpu/polaris12_mc.bin");
  49. MODULE_FIRMWARE("amdgpu/polaris11_k_mc.bin");
  50. MODULE_FIRMWARE("amdgpu/polaris10_k_mc.bin");
  51. MODULE_FIRMWARE("amdgpu/polaris12_k_mc.bin");
  52. static const u32 golden_settings_tonga_a11[] =
  53. {
  54. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  55. mmMC_HUB_RDREQ_DMIF_LIMIT, 0x0000007f, 0x00000028,
  56. mmMC_HUB_WDP_UMC, 0x00007fb6, 0x00000991,
  57. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  58. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  59. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  60. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  61. };
  62. static const u32 tonga_mgcg_cgcg_init[] =
  63. {
  64. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  65. };
  66. static const u32 golden_settings_fiji_a10[] =
  67. {
  68. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  69. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  70. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  71. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  72. };
  73. static const u32 fiji_mgcg_cgcg_init[] =
  74. {
  75. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  76. };
  77. static const u32 golden_settings_polaris11_a11[] =
  78. {
  79. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  80. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  81. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  82. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  83. };
  84. static const u32 golden_settings_polaris10_a11[] =
  85. {
  86. mmMC_ARB_WTM_GRPWT_RD, 0x00000003, 0x00000000,
  87. mmVM_PRT_APERTURE0_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  88. mmVM_PRT_APERTURE1_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  89. mmVM_PRT_APERTURE2_LOW_ADDR, 0x0fffffff, 0x0fffffff,
  90. mmVM_PRT_APERTURE3_LOW_ADDR, 0x0fffffff, 0x0fffffff
  91. };
  92. static const u32 cz_mgcg_cgcg_init[] =
  93. {
  94. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  95. };
  96. static const u32 stoney_mgcg_cgcg_init[] =
  97. {
  98. mmATC_MISC_CG, 0xffffffff, 0x000c0200,
  99. mmMC_MEM_POWER_LS, 0xffffffff, 0x00000104
  100. };
  101. static const u32 golden_settings_stoney_common[] =
  102. {
  103. mmMC_HUB_RDREQ_UVD, MC_HUB_RDREQ_UVD__PRESCALE_MASK, 0x00000004,
  104. mmMC_RD_GRP_OTH, MC_RD_GRP_OTH__UVD_MASK, 0x00600000
  105. };
  106. static void gmc_v8_0_init_golden_registers(struct amdgpu_device *adev)
  107. {
  108. switch (adev->asic_type) {
  109. case CHIP_FIJI:
  110. amdgpu_device_program_register_sequence(adev,
  111. fiji_mgcg_cgcg_init,
  112. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  113. amdgpu_device_program_register_sequence(adev,
  114. golden_settings_fiji_a10,
  115. ARRAY_SIZE(golden_settings_fiji_a10));
  116. break;
  117. case CHIP_TONGA:
  118. amdgpu_device_program_register_sequence(adev,
  119. tonga_mgcg_cgcg_init,
  120. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  121. amdgpu_device_program_register_sequence(adev,
  122. golden_settings_tonga_a11,
  123. ARRAY_SIZE(golden_settings_tonga_a11));
  124. break;
  125. case CHIP_POLARIS11:
  126. case CHIP_POLARIS12:
  127. case CHIP_VEGAM:
  128. amdgpu_device_program_register_sequence(adev,
  129. golden_settings_polaris11_a11,
  130. ARRAY_SIZE(golden_settings_polaris11_a11));
  131. break;
  132. case CHIP_POLARIS10:
  133. amdgpu_device_program_register_sequence(adev,
  134. golden_settings_polaris10_a11,
  135. ARRAY_SIZE(golden_settings_polaris10_a11));
  136. break;
  137. case CHIP_CARRIZO:
  138. amdgpu_device_program_register_sequence(adev,
  139. cz_mgcg_cgcg_init,
  140. ARRAY_SIZE(cz_mgcg_cgcg_init));
  141. break;
  142. case CHIP_STONEY:
  143. amdgpu_device_program_register_sequence(adev,
  144. stoney_mgcg_cgcg_init,
  145. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  146. amdgpu_device_program_register_sequence(adev,
  147. golden_settings_stoney_common,
  148. ARRAY_SIZE(golden_settings_stoney_common));
  149. break;
  150. default:
  151. break;
  152. }
  153. }
  154. static void gmc_v8_0_mc_stop(struct amdgpu_device *adev)
  155. {
  156. u32 blackout;
  157. gmc_v8_0_wait_for_idle(adev);
  158. blackout = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  159. if (REG_GET_FIELD(blackout, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE) != 1) {
  160. /* Block CPU access */
  161. WREG32(mmBIF_FB_EN, 0);
  162. /* blackout the MC */
  163. blackout = REG_SET_FIELD(blackout,
  164. MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 1);
  165. WREG32(mmMC_SHARED_BLACKOUT_CNTL, blackout);
  166. }
  167. /* wait for the MC to settle */
  168. udelay(100);
  169. }
  170. static void gmc_v8_0_mc_resume(struct amdgpu_device *adev)
  171. {
  172. u32 tmp;
  173. /* unblackout the MC */
  174. tmp = RREG32(mmMC_SHARED_BLACKOUT_CNTL);
  175. tmp = REG_SET_FIELD(tmp, MC_SHARED_BLACKOUT_CNTL, BLACKOUT_MODE, 0);
  176. WREG32(mmMC_SHARED_BLACKOUT_CNTL, tmp);
  177. /* allow CPU access */
  178. tmp = REG_SET_FIELD(0, BIF_FB_EN, FB_READ_EN, 1);
  179. tmp = REG_SET_FIELD(tmp, BIF_FB_EN, FB_WRITE_EN, 1);
  180. WREG32(mmBIF_FB_EN, tmp);
  181. }
  182. /**
  183. * gmc_v8_0_init_microcode - load ucode images from disk
  184. *
  185. * @adev: amdgpu_device pointer
  186. *
  187. * Use the firmware interface to load the ucode images into
  188. * the driver (not loaded into hw).
  189. * Returns 0 on success, error on failure.
  190. */
  191. static int gmc_v8_0_init_microcode(struct amdgpu_device *adev)
  192. {
  193. const char *chip_name;
  194. char fw_name[30];
  195. int err;
  196. DRM_DEBUG("\n");
  197. switch (adev->asic_type) {
  198. case CHIP_TONGA:
  199. chip_name = "tonga";
  200. break;
  201. case CHIP_POLARIS11:
  202. if (((adev->pdev->device == 0x67ef) &&
  203. ((adev->pdev->revision == 0xe0) ||
  204. (adev->pdev->revision == 0xe5))) ||
  205. ((adev->pdev->device == 0x67ff) &&
  206. ((adev->pdev->revision == 0xcf) ||
  207. (adev->pdev->revision == 0xef) ||
  208. (adev->pdev->revision == 0xff))))
  209. chip_name = "polaris11_k";
  210. else if ((adev->pdev->device == 0x67ef) &&
  211. (adev->pdev->revision == 0xe2))
  212. chip_name = "polaris11_k";
  213. else
  214. chip_name = "polaris11";
  215. break;
  216. case CHIP_POLARIS10:
  217. if ((adev->pdev->device == 0x67df) &&
  218. ((adev->pdev->revision == 0xe1) ||
  219. (adev->pdev->revision == 0xf7)))
  220. chip_name = "polaris10_k";
  221. else
  222. chip_name = "polaris10";
  223. break;
  224. case CHIP_POLARIS12:
  225. if (((adev->pdev->device == 0x6987) &&
  226. ((adev->pdev->revision == 0xc0) ||
  227. (adev->pdev->revision == 0xc3))) ||
  228. ((adev->pdev->device == 0x6981) &&
  229. ((adev->pdev->revision == 0x00) ||
  230. (adev->pdev->revision == 0x01) ||
  231. (adev->pdev->revision == 0x10))))
  232. chip_name = "polaris12_k";
  233. else
  234. chip_name = "polaris12";
  235. break;
  236. case CHIP_FIJI:
  237. case CHIP_CARRIZO:
  238. case CHIP_STONEY:
  239. case CHIP_VEGAM:
  240. return 0;
  241. default: BUG();
  242. }
  243. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mc.bin", chip_name);
  244. err = request_firmware(&adev->gmc.fw, fw_name, adev->dev);
  245. if (err)
  246. goto out;
  247. err = amdgpu_ucode_validate(adev->gmc.fw);
  248. out:
  249. if (err) {
  250. pr_err("mc: Failed to load firmware \"%s\"\n", fw_name);
  251. release_firmware(adev->gmc.fw);
  252. adev->gmc.fw = NULL;
  253. }
  254. return err;
  255. }
  256. /**
  257. * gmc_v8_0_tonga_mc_load_microcode - load tonga MC ucode into the hw
  258. *
  259. * @adev: amdgpu_device pointer
  260. *
  261. * Load the GDDR MC ucode into the hw (CIK).
  262. * Returns 0 on success, error on failure.
  263. */
  264. static int gmc_v8_0_tonga_mc_load_microcode(struct amdgpu_device *adev)
  265. {
  266. const struct mc_firmware_header_v1_0 *hdr;
  267. const __le32 *fw_data = NULL;
  268. const __le32 *io_mc_regs = NULL;
  269. u32 running;
  270. int i, ucode_size, regs_size;
  271. /* Skip MC ucode loading on SR-IOV capable boards.
  272. * vbios does this for us in asic_init in that case.
  273. * Skip MC ucode loading on VF, because hypervisor will do that
  274. * for this adaptor.
  275. */
  276. if (amdgpu_sriov_bios(adev))
  277. return 0;
  278. if (!adev->gmc.fw)
  279. return -EINVAL;
  280. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  281. amdgpu_ucode_print_mc_hdr(&hdr->header);
  282. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  283. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  284. io_mc_regs = (const __le32 *)
  285. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  286. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  287. fw_data = (const __le32 *)
  288. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  289. running = REG_GET_FIELD(RREG32(mmMC_SEQ_SUP_CNTL), MC_SEQ_SUP_CNTL, RUN);
  290. if (running == 0) {
  291. /* reset the engine and set to writable */
  292. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  293. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  294. /* load mc io regs */
  295. for (i = 0; i < regs_size; i++) {
  296. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  297. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  298. }
  299. /* load the MC ucode */
  300. for (i = 0; i < ucode_size; i++)
  301. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  302. /* put the engine back into the active state */
  303. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  304. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  305. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  306. /* wait for training to complete */
  307. for (i = 0; i < adev->usec_timeout; i++) {
  308. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  309. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D0))
  310. break;
  311. udelay(1);
  312. }
  313. for (i = 0; i < adev->usec_timeout; i++) {
  314. if (REG_GET_FIELD(RREG32(mmMC_SEQ_TRAIN_WAKEUP_CNTL),
  315. MC_SEQ_TRAIN_WAKEUP_CNTL, TRAIN_DONE_D1))
  316. break;
  317. udelay(1);
  318. }
  319. }
  320. return 0;
  321. }
  322. static int gmc_v8_0_polaris_mc_load_microcode(struct amdgpu_device *adev)
  323. {
  324. const struct mc_firmware_header_v1_0 *hdr;
  325. const __le32 *fw_data = NULL;
  326. const __le32 *io_mc_regs = NULL;
  327. u32 data;
  328. int i, ucode_size, regs_size;
  329. /* Skip MC ucode loading on SR-IOV capable boards.
  330. * vbios does this for us in asic_init in that case.
  331. * Skip MC ucode loading on VF, because hypervisor will do that
  332. * for this adaptor.
  333. */
  334. if (amdgpu_sriov_bios(adev))
  335. return 0;
  336. if (!adev->gmc.fw)
  337. return -EINVAL;
  338. hdr = (const struct mc_firmware_header_v1_0 *)adev->gmc.fw->data;
  339. amdgpu_ucode_print_mc_hdr(&hdr->header);
  340. adev->gmc.fw_version = le32_to_cpu(hdr->header.ucode_version);
  341. regs_size = le32_to_cpu(hdr->io_debug_size_bytes) / (4 * 2);
  342. io_mc_regs = (const __le32 *)
  343. (adev->gmc.fw->data + le32_to_cpu(hdr->io_debug_array_offset_bytes));
  344. ucode_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  345. fw_data = (const __le32 *)
  346. (adev->gmc.fw->data + le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  347. data = RREG32(mmMC_SEQ_MISC0);
  348. data &= ~(0x40);
  349. WREG32(mmMC_SEQ_MISC0, data);
  350. /* load mc io regs */
  351. for (i = 0; i < regs_size; i++) {
  352. WREG32(mmMC_SEQ_IO_DEBUG_INDEX, le32_to_cpup(io_mc_regs++));
  353. WREG32(mmMC_SEQ_IO_DEBUG_DATA, le32_to_cpup(io_mc_regs++));
  354. }
  355. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  356. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000010);
  357. /* load the MC ucode */
  358. for (i = 0; i < ucode_size; i++)
  359. WREG32(mmMC_SEQ_SUP_PGM, le32_to_cpup(fw_data++));
  360. /* put the engine back into the active state */
  361. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000008);
  362. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000004);
  363. WREG32(mmMC_SEQ_SUP_CNTL, 0x00000001);
  364. /* wait for training to complete */
  365. for (i = 0; i < adev->usec_timeout; i++) {
  366. data = RREG32(mmMC_SEQ_MISC0);
  367. if (data & 0x80)
  368. break;
  369. udelay(1);
  370. }
  371. return 0;
  372. }
  373. static void gmc_v8_0_vram_gtt_location(struct amdgpu_device *adev,
  374. struct amdgpu_gmc *mc)
  375. {
  376. u64 base = 0;
  377. if (!amdgpu_sriov_vf(adev))
  378. base = RREG32(mmMC_VM_FB_LOCATION) & 0xFFFF;
  379. base <<= 24;
  380. amdgpu_device_vram_location(adev, &adev->gmc, base);
  381. amdgpu_device_gart_location(adev, mc);
  382. }
  383. /**
  384. * gmc_v8_0_mc_program - program the GPU memory controller
  385. *
  386. * @adev: amdgpu_device pointer
  387. *
  388. * Set the location of vram, gart, and AGP in the GPU's
  389. * physical address space (CIK).
  390. */
  391. static void gmc_v8_0_mc_program(struct amdgpu_device *adev)
  392. {
  393. u32 tmp;
  394. int i, j;
  395. /* Initialize HDP */
  396. for (i = 0, j = 0; i < 32; i++, j += 0x6) {
  397. WREG32((0xb05 + j), 0x00000000);
  398. WREG32((0xb06 + j), 0x00000000);
  399. WREG32((0xb07 + j), 0x00000000);
  400. WREG32((0xb08 + j), 0x00000000);
  401. WREG32((0xb09 + j), 0x00000000);
  402. }
  403. WREG32(mmHDP_REG_COHERENCY_FLUSH_CNTL, 0);
  404. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  405. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  406. }
  407. if (adev->mode_info.num_crtc) {
  408. /* Lockout access through VGA aperture*/
  409. tmp = RREG32(mmVGA_HDP_CONTROL);
  410. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  411. WREG32(mmVGA_HDP_CONTROL, tmp);
  412. /* disable VGA render */
  413. tmp = RREG32(mmVGA_RENDER_CONTROL);
  414. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  415. WREG32(mmVGA_RENDER_CONTROL, tmp);
  416. }
  417. /* Update configuration */
  418. WREG32(mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  419. adev->gmc.vram_start >> 12);
  420. WREG32(mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  421. adev->gmc.vram_end >> 12);
  422. WREG32(mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR,
  423. adev->vram_scratch.gpu_addr >> 12);
  424. if (amdgpu_sriov_vf(adev)) {
  425. tmp = ((adev->gmc.vram_end >> 24) & 0xFFFF) << 16;
  426. tmp |= ((adev->gmc.vram_start >> 24) & 0xFFFF);
  427. WREG32(mmMC_VM_FB_LOCATION, tmp);
  428. /* XXX double check these! */
  429. WREG32(mmHDP_NONSURFACE_BASE, (adev->gmc.vram_start >> 8));
  430. WREG32(mmHDP_NONSURFACE_INFO, (2 << 7) | (1 << 30));
  431. WREG32(mmHDP_NONSURFACE_SIZE, 0x3FFFFFFF);
  432. }
  433. WREG32(mmMC_VM_AGP_BASE, 0);
  434. WREG32(mmMC_VM_AGP_TOP, 0x0FFFFFFF);
  435. WREG32(mmMC_VM_AGP_BOT, 0x0FFFFFFF);
  436. if (gmc_v8_0_wait_for_idle((void *)adev)) {
  437. dev_warn(adev->dev, "Wait for MC idle timedout !\n");
  438. }
  439. WREG32(mmBIF_FB_EN, BIF_FB_EN__FB_READ_EN_MASK | BIF_FB_EN__FB_WRITE_EN_MASK);
  440. tmp = RREG32(mmHDP_MISC_CNTL);
  441. tmp = REG_SET_FIELD(tmp, HDP_MISC_CNTL, FLUSH_INVALIDATE_CACHE, 0);
  442. WREG32(mmHDP_MISC_CNTL, tmp);
  443. tmp = RREG32(mmHDP_HOST_PATH_CNTL);
  444. WREG32(mmHDP_HOST_PATH_CNTL, tmp);
  445. }
  446. /**
  447. * gmc_v8_0_mc_init - initialize the memory controller driver params
  448. *
  449. * @adev: amdgpu_device pointer
  450. *
  451. * Look up the amount of vram, vram width, and decide how to place
  452. * vram and gart within the GPU's physical address space (CIK).
  453. * Returns 0 for success.
  454. */
  455. static int gmc_v8_0_mc_init(struct amdgpu_device *adev)
  456. {
  457. int r;
  458. adev->gmc.vram_width = amdgpu_atombios_get_vram_width(adev);
  459. if (!adev->gmc.vram_width) {
  460. u32 tmp;
  461. int chansize, numchan;
  462. /* Get VRAM informations */
  463. tmp = RREG32(mmMC_ARB_RAMCFG);
  464. if (REG_GET_FIELD(tmp, MC_ARB_RAMCFG, CHANSIZE)) {
  465. chansize = 64;
  466. } else {
  467. chansize = 32;
  468. }
  469. tmp = RREG32(mmMC_SHARED_CHMAP);
  470. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  471. case 0:
  472. default:
  473. numchan = 1;
  474. break;
  475. case 1:
  476. numchan = 2;
  477. break;
  478. case 2:
  479. numchan = 4;
  480. break;
  481. case 3:
  482. numchan = 8;
  483. break;
  484. case 4:
  485. numchan = 3;
  486. break;
  487. case 5:
  488. numchan = 6;
  489. break;
  490. case 6:
  491. numchan = 10;
  492. break;
  493. case 7:
  494. numchan = 12;
  495. break;
  496. case 8:
  497. numchan = 16;
  498. break;
  499. }
  500. adev->gmc.vram_width = numchan * chansize;
  501. }
  502. /* size in MB on si */
  503. adev->gmc.mc_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  504. adev->gmc.real_vram_size = RREG32(mmCONFIG_MEMSIZE) * 1024ULL * 1024ULL;
  505. if (!(adev->flags & AMD_IS_APU)) {
  506. r = amdgpu_device_resize_fb_bar(adev);
  507. if (r)
  508. return r;
  509. }
  510. adev->gmc.aper_base = pci_resource_start(adev->pdev, 0);
  511. adev->gmc.aper_size = pci_resource_len(adev->pdev, 0);
  512. #ifdef CONFIG_X86_64
  513. if (adev->flags & AMD_IS_APU) {
  514. adev->gmc.aper_base = ((u64)RREG32(mmMC_VM_FB_OFFSET)) << 22;
  515. adev->gmc.aper_size = adev->gmc.real_vram_size;
  516. }
  517. #endif
  518. /* In case the PCI BAR is larger than the actual amount of vram */
  519. adev->gmc.visible_vram_size = adev->gmc.aper_size;
  520. if (adev->gmc.visible_vram_size > adev->gmc.real_vram_size)
  521. adev->gmc.visible_vram_size = adev->gmc.real_vram_size;
  522. /* set the gart size */
  523. if (amdgpu_gart_size == -1) {
  524. switch (adev->asic_type) {
  525. case CHIP_POLARIS10: /* all engines support GPUVM */
  526. case CHIP_POLARIS11: /* all engines support GPUVM */
  527. case CHIP_POLARIS12: /* all engines support GPUVM */
  528. case CHIP_VEGAM: /* all engines support GPUVM */
  529. default:
  530. adev->gmc.gart_size = 256ULL << 20;
  531. break;
  532. case CHIP_TONGA: /* UVD, VCE do not support GPUVM */
  533. case CHIP_FIJI: /* UVD, VCE do not support GPUVM */
  534. case CHIP_CARRIZO: /* UVD, VCE do not support GPUVM, DCE SG support */
  535. case CHIP_STONEY: /* UVD does not support GPUVM, DCE SG support */
  536. adev->gmc.gart_size = 1024ULL << 20;
  537. break;
  538. }
  539. } else {
  540. adev->gmc.gart_size = (u64)amdgpu_gart_size << 20;
  541. }
  542. gmc_v8_0_vram_gtt_location(adev, &adev->gmc);
  543. return 0;
  544. }
  545. /*
  546. * GART
  547. * VMID 0 is the physical GPU addresses as used by the kernel.
  548. * VMIDs 1-15 are used for userspace clients and are handled
  549. * by the amdgpu vm/hsa code.
  550. */
  551. /**
  552. * gmc_v8_0_flush_gpu_tlb - gart tlb flush callback
  553. *
  554. * @adev: amdgpu_device pointer
  555. * @vmid: vm instance to flush
  556. *
  557. * Flush the TLB for the requested page table (CIK).
  558. */
  559. static void gmc_v8_0_flush_gpu_tlb(struct amdgpu_device *adev,
  560. uint32_t vmid)
  561. {
  562. /* bits 0-15 are the VM contexts0-15 */
  563. WREG32(mmVM_INVALIDATE_REQUEST, 1 << vmid);
  564. }
  565. static uint64_t gmc_v8_0_emit_flush_gpu_tlb(struct amdgpu_ring *ring,
  566. unsigned vmid, uint64_t pd_addr)
  567. {
  568. uint32_t reg;
  569. if (vmid < 8)
  570. reg = mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + vmid;
  571. else
  572. reg = mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + vmid - 8;
  573. amdgpu_ring_emit_wreg(ring, reg, pd_addr >> 12);
  574. /* bits 0-15 are the VM contexts0-15 */
  575. amdgpu_ring_emit_wreg(ring, mmVM_INVALIDATE_REQUEST, 1 << vmid);
  576. return pd_addr;
  577. }
  578. static void gmc_v8_0_emit_pasid_mapping(struct amdgpu_ring *ring, unsigned vmid,
  579. unsigned pasid)
  580. {
  581. amdgpu_ring_emit_wreg(ring, mmIH_VMID_0_LUT + vmid, pasid);
  582. }
  583. /**
  584. * gmc_v8_0_set_pte_pde - update the page tables using MMIO
  585. *
  586. * @adev: amdgpu_device pointer
  587. * @cpu_pt_addr: cpu address of the page table
  588. * @gpu_page_idx: entry in the page table to update
  589. * @addr: dst addr to write into pte/pde
  590. * @flags: access flags
  591. *
  592. * Update the page tables using the CPU.
  593. */
  594. static int gmc_v8_0_set_pte_pde(struct amdgpu_device *adev, void *cpu_pt_addr,
  595. uint32_t gpu_page_idx, uint64_t addr,
  596. uint64_t flags)
  597. {
  598. void __iomem *ptr = (void *)cpu_pt_addr;
  599. uint64_t value;
  600. /*
  601. * PTE format on VI:
  602. * 63:40 reserved
  603. * 39:12 4k physical page base address
  604. * 11:7 fragment
  605. * 6 write
  606. * 5 read
  607. * 4 exe
  608. * 3 reserved
  609. * 2 snooped
  610. * 1 system
  611. * 0 valid
  612. *
  613. * PDE format on VI:
  614. * 63:59 block fragment size
  615. * 58:40 reserved
  616. * 39:1 physical base address of PTE
  617. * bits 5:1 must be 0.
  618. * 0 valid
  619. */
  620. value = addr & 0x000000FFFFFFF000ULL;
  621. value |= flags;
  622. writeq(value, ptr + (gpu_page_idx * 8));
  623. return 0;
  624. }
  625. static uint64_t gmc_v8_0_get_vm_pte_flags(struct amdgpu_device *adev,
  626. uint32_t flags)
  627. {
  628. uint64_t pte_flag = 0;
  629. if (flags & AMDGPU_VM_PAGE_EXECUTABLE)
  630. pte_flag |= AMDGPU_PTE_EXECUTABLE;
  631. if (flags & AMDGPU_VM_PAGE_READABLE)
  632. pte_flag |= AMDGPU_PTE_READABLE;
  633. if (flags & AMDGPU_VM_PAGE_WRITEABLE)
  634. pte_flag |= AMDGPU_PTE_WRITEABLE;
  635. if (flags & AMDGPU_VM_PAGE_PRT)
  636. pte_flag |= AMDGPU_PTE_PRT;
  637. return pte_flag;
  638. }
  639. static void gmc_v8_0_get_vm_pde(struct amdgpu_device *adev, int level,
  640. uint64_t *addr, uint64_t *flags)
  641. {
  642. BUG_ON(*addr & 0xFFFFFF0000000FFFULL);
  643. }
  644. /**
  645. * gmc_v8_0_set_fault_enable_default - update VM fault handling
  646. *
  647. * @adev: amdgpu_device pointer
  648. * @value: true redirects VM faults to the default page
  649. */
  650. static void gmc_v8_0_set_fault_enable_default(struct amdgpu_device *adev,
  651. bool value)
  652. {
  653. u32 tmp;
  654. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  655. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  656. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  657. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  658. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  659. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  660. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  661. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  662. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  663. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  664. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  665. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  666. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  667. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  668. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  669. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  670. }
  671. /**
  672. * gmc_v8_0_set_prt - set PRT VM fault
  673. *
  674. * @adev: amdgpu_device pointer
  675. * @enable: enable/disable VM fault handling for PRT
  676. */
  677. static void gmc_v8_0_set_prt(struct amdgpu_device *adev, bool enable)
  678. {
  679. u32 tmp;
  680. if (enable && !adev->gmc.prt_warning) {
  681. dev_warn(adev->dev, "Disabling VM faults because of PRT request!\n");
  682. adev->gmc.prt_warning = true;
  683. }
  684. tmp = RREG32(mmVM_PRT_CNTL);
  685. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  686. CB_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  687. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  688. CB_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  689. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  690. TC_DISABLE_READ_FAULT_ON_UNMAPPED_ACCESS, enable);
  691. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  692. TC_DISABLE_WRITE_FAULT_ON_UNMAPPED_ACCESS, enable);
  693. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  694. L2_CACHE_STORE_INVALID_ENTRIES, enable);
  695. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  696. L1_TLB_STORE_INVALID_ENTRIES, enable);
  697. tmp = REG_SET_FIELD(tmp, VM_PRT_CNTL,
  698. MASK_PDE0_FAULT, enable);
  699. WREG32(mmVM_PRT_CNTL, tmp);
  700. if (enable) {
  701. uint32_t low = AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT;
  702. uint32_t high = adev->vm_manager.max_pfn -
  703. (AMDGPU_VA_RESERVED_SIZE >> AMDGPU_GPU_PAGE_SHIFT);
  704. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, low);
  705. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, low);
  706. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, low);
  707. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, low);
  708. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, high);
  709. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, high);
  710. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, high);
  711. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, high);
  712. } else {
  713. WREG32(mmVM_PRT_APERTURE0_LOW_ADDR, 0xfffffff);
  714. WREG32(mmVM_PRT_APERTURE1_LOW_ADDR, 0xfffffff);
  715. WREG32(mmVM_PRT_APERTURE2_LOW_ADDR, 0xfffffff);
  716. WREG32(mmVM_PRT_APERTURE3_LOW_ADDR, 0xfffffff);
  717. WREG32(mmVM_PRT_APERTURE0_HIGH_ADDR, 0x0);
  718. WREG32(mmVM_PRT_APERTURE1_HIGH_ADDR, 0x0);
  719. WREG32(mmVM_PRT_APERTURE2_HIGH_ADDR, 0x0);
  720. WREG32(mmVM_PRT_APERTURE3_HIGH_ADDR, 0x0);
  721. }
  722. }
  723. /**
  724. * gmc_v8_0_gart_enable - gart enable
  725. *
  726. * @adev: amdgpu_device pointer
  727. *
  728. * This sets up the TLBs, programs the page tables for VMID0,
  729. * sets up the hw for VMIDs 1-15 which are allocated on
  730. * demand, and sets up the global locations for the LDS, GDS,
  731. * and GPUVM for FSA64 clients (CIK).
  732. * Returns 0 for success, errors for failure.
  733. */
  734. static int gmc_v8_0_gart_enable(struct amdgpu_device *adev)
  735. {
  736. int r, i;
  737. u32 tmp, field;
  738. if (adev->gart.robj == NULL) {
  739. dev_err(adev->dev, "No VRAM object for PCIE GART.\n");
  740. return -EINVAL;
  741. }
  742. r = amdgpu_gart_table_vram_pin(adev);
  743. if (r)
  744. return r;
  745. /* Setup TLB control */
  746. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  747. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  748. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 1);
  749. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  750. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 1);
  751. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  752. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  753. /* Setup L2 cache */
  754. tmp = RREG32(mmVM_L2_CNTL);
  755. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  756. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  757. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PTE_CACHE_LRU_UPDATE_BY_WRITE, 1);
  758. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_PDE0_CACHE_LRU_UPDATE_BY_WRITE, 1);
  759. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, EFFECTIVE_L2_QUEUE_SIZE, 7);
  760. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  761. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_DEFAULT_PAGE_OUT_TO_SYSTEM_MEMORY, 1);
  762. WREG32(mmVM_L2_CNTL, tmp);
  763. tmp = RREG32(mmVM_L2_CNTL2);
  764. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  765. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  766. WREG32(mmVM_L2_CNTL2, tmp);
  767. field = adev->vm_manager.fragment_size;
  768. tmp = RREG32(mmVM_L2_CNTL3);
  769. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_ASSOCIATIVITY, 1);
  770. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, field);
  771. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, L2_CACHE_BIGK_FRAGMENT_SIZE, field);
  772. WREG32(mmVM_L2_CNTL3, tmp);
  773. /* XXX: set to enable PTE/PDE in system memory */
  774. tmp = RREG32(mmVM_L2_CNTL4);
  775. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_PHYSICAL, 0);
  776. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SHARED, 0);
  777. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PDE_REQUEST_SNOOP, 0);
  778. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_PHYSICAL, 0);
  779. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SHARED, 0);
  780. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT0_PTE_REQUEST_SNOOP, 0);
  781. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_PHYSICAL, 0);
  782. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SHARED, 0);
  783. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PDE_REQUEST_SNOOP, 0);
  784. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_PHYSICAL, 0);
  785. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SHARED, 0);
  786. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_CONTEXT1_PTE_REQUEST_SNOOP, 0);
  787. WREG32(mmVM_L2_CNTL4, tmp);
  788. /* setup context0 */
  789. WREG32(mmVM_CONTEXT0_PAGE_TABLE_START_ADDR, adev->gmc.gart_start >> 12);
  790. WREG32(mmVM_CONTEXT0_PAGE_TABLE_END_ADDR, adev->gmc.gart_end >> 12);
  791. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR, adev->gart.table_addr >> 12);
  792. WREG32(mmVM_CONTEXT0_PROTECTION_FAULT_DEFAULT_ADDR,
  793. (u32)(adev->dummy_page_addr >> 12));
  794. WREG32(mmVM_CONTEXT0_CNTL2, 0);
  795. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  796. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  797. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  798. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  799. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  800. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR, 0);
  801. WREG32(mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR, 0);
  802. WREG32(mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET, 0);
  803. /* empty context1-15 */
  804. /* FIXME start with 4G, once using 2 level pt switch to full
  805. * vm size space
  806. */
  807. /* set vm size, must be a multiple of 4 */
  808. WREG32(mmVM_CONTEXT1_PAGE_TABLE_START_ADDR, 0);
  809. WREG32(mmVM_CONTEXT1_PAGE_TABLE_END_ADDR, adev->vm_manager.max_pfn - 1);
  810. for (i = 1; i < 16; i++) {
  811. if (i < 8)
  812. WREG32(mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR + i,
  813. adev->gart.table_addr >> 12);
  814. else
  815. WREG32(mmVM_CONTEXT8_PAGE_TABLE_BASE_ADDR + i - 8,
  816. adev->gart.table_addr >> 12);
  817. }
  818. /* enable context1-15 */
  819. WREG32(mmVM_CONTEXT1_PROTECTION_FAULT_DEFAULT_ADDR,
  820. (u32)(adev->dummy_page_addr >> 12));
  821. WREG32(mmVM_CONTEXT1_CNTL2, 4);
  822. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  823. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  824. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH, 1);
  825. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  826. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  827. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  828. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  829. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  830. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  831. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  832. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_BLOCK_SIZE,
  833. adev->vm_manager.block_size - 9);
  834. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  835. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_ALWAYS)
  836. gmc_v8_0_set_fault_enable_default(adev, false);
  837. else
  838. gmc_v8_0_set_fault_enable_default(adev, true);
  839. gmc_v8_0_flush_gpu_tlb(adev, 0);
  840. DRM_INFO("PCIE GART of %uM enabled (table at 0x%016llX).\n",
  841. (unsigned)(adev->gmc.gart_size >> 20),
  842. (unsigned long long)adev->gart.table_addr);
  843. adev->gart.ready = true;
  844. return 0;
  845. }
  846. static int gmc_v8_0_gart_init(struct amdgpu_device *adev)
  847. {
  848. int r;
  849. if (adev->gart.robj) {
  850. WARN(1, "R600 PCIE GART already initialized\n");
  851. return 0;
  852. }
  853. /* Initialize common gart structure */
  854. r = amdgpu_gart_init(adev);
  855. if (r)
  856. return r;
  857. adev->gart.table_size = adev->gart.num_gpu_pages * 8;
  858. adev->gart.gart_pte_flags = AMDGPU_PTE_EXECUTABLE;
  859. return amdgpu_gart_table_vram_alloc(adev);
  860. }
  861. /**
  862. * gmc_v8_0_gart_disable - gart disable
  863. *
  864. * @adev: amdgpu_device pointer
  865. *
  866. * This disables all VM page table (CIK).
  867. */
  868. static void gmc_v8_0_gart_disable(struct amdgpu_device *adev)
  869. {
  870. u32 tmp;
  871. /* Disable all tables */
  872. WREG32(mmVM_CONTEXT0_CNTL, 0);
  873. WREG32(mmVM_CONTEXT1_CNTL, 0);
  874. /* Setup TLB control */
  875. tmp = RREG32(mmMC_VM_MX_L1_TLB_CNTL);
  876. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  877. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_FRAGMENT_PROCESSING, 0);
  878. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_ADVANCED_DRIVER_MODEL, 0);
  879. WREG32(mmMC_VM_MX_L1_TLB_CNTL, tmp);
  880. /* Setup L2 cache */
  881. tmp = RREG32(mmVM_L2_CNTL);
  882. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  883. WREG32(mmVM_L2_CNTL, tmp);
  884. WREG32(mmVM_L2_CNTL2, 0);
  885. amdgpu_gart_table_vram_unpin(adev);
  886. }
  887. /**
  888. * gmc_v8_0_vm_decode_fault - print human readable fault info
  889. *
  890. * @adev: amdgpu_device pointer
  891. * @status: VM_CONTEXT1_PROTECTION_FAULT_STATUS register value
  892. * @addr: VM_CONTEXT1_PROTECTION_FAULT_ADDR register value
  893. *
  894. * Print human readable fault information (CIK).
  895. */
  896. static void gmc_v8_0_vm_decode_fault(struct amdgpu_device *adev, u32 status,
  897. u32 addr, u32 mc_client, unsigned pasid)
  898. {
  899. u32 vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS, VMID);
  900. u32 protections = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  901. PROTECTIONS);
  902. char block[5] = { mc_client >> 24, (mc_client >> 16) & 0xff,
  903. (mc_client >> 8) & 0xff, mc_client & 0xff, 0 };
  904. u32 mc_id;
  905. mc_id = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  906. MEMORY_CLIENT_ID);
  907. dev_err(adev->dev, "VM fault (0x%02x, vmid %d, pasid %d) at page %u, %s from '%s' (0x%08x) (%d)\n",
  908. protections, vmid, pasid, addr,
  909. REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  910. MEMORY_CLIENT_RW) ?
  911. "write" : "read", block, mc_client, mc_id);
  912. }
  913. static int gmc_v8_0_convert_vram_type(int mc_seq_vram_type)
  914. {
  915. switch (mc_seq_vram_type) {
  916. case MC_SEQ_MISC0__MT__GDDR1:
  917. return AMDGPU_VRAM_TYPE_GDDR1;
  918. case MC_SEQ_MISC0__MT__DDR2:
  919. return AMDGPU_VRAM_TYPE_DDR2;
  920. case MC_SEQ_MISC0__MT__GDDR3:
  921. return AMDGPU_VRAM_TYPE_GDDR3;
  922. case MC_SEQ_MISC0__MT__GDDR4:
  923. return AMDGPU_VRAM_TYPE_GDDR4;
  924. case MC_SEQ_MISC0__MT__GDDR5:
  925. return AMDGPU_VRAM_TYPE_GDDR5;
  926. case MC_SEQ_MISC0__MT__HBM:
  927. return AMDGPU_VRAM_TYPE_HBM;
  928. case MC_SEQ_MISC0__MT__DDR3:
  929. return AMDGPU_VRAM_TYPE_DDR3;
  930. default:
  931. return AMDGPU_VRAM_TYPE_UNKNOWN;
  932. }
  933. }
  934. static int gmc_v8_0_early_init(void *handle)
  935. {
  936. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  937. gmc_v8_0_set_gmc_funcs(adev);
  938. gmc_v8_0_set_irq_funcs(adev);
  939. adev->gmc.shared_aperture_start = 0x2000000000000000ULL;
  940. adev->gmc.shared_aperture_end =
  941. adev->gmc.shared_aperture_start + (4ULL << 30) - 1;
  942. adev->gmc.private_aperture_start =
  943. adev->gmc.shared_aperture_end + 1;
  944. adev->gmc.private_aperture_end =
  945. adev->gmc.private_aperture_start + (4ULL << 30) - 1;
  946. return 0;
  947. }
  948. static int gmc_v8_0_late_init(void *handle)
  949. {
  950. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  951. amdgpu_bo_late_init(adev);
  952. if (amdgpu_vm_fault_stop != AMDGPU_VM_FAULT_STOP_ALWAYS)
  953. return amdgpu_irq_get(adev, &adev->gmc.vm_fault, 0);
  954. else
  955. return 0;
  956. }
  957. static unsigned gmc_v8_0_get_vbios_fb_size(struct amdgpu_device *adev)
  958. {
  959. u32 d1vga_control = RREG32(mmD1VGA_CONTROL);
  960. unsigned size;
  961. if (REG_GET_FIELD(d1vga_control, D1VGA_CONTROL, D1VGA_MODE_ENABLE)) {
  962. size = 9 * 1024 * 1024; /* reserve 8MB for vga emulator and 1 MB for FB */
  963. } else {
  964. u32 viewport = RREG32(mmVIEWPORT_SIZE);
  965. size = (REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_HEIGHT) *
  966. REG_GET_FIELD(viewport, VIEWPORT_SIZE, VIEWPORT_WIDTH) *
  967. 4);
  968. }
  969. /* return 0 if the pre-OS buffer uses up most of vram */
  970. if ((adev->gmc.real_vram_size - size) < (8 * 1024 * 1024))
  971. return 0;
  972. return size;
  973. }
  974. #define mmMC_SEQ_MISC0_FIJI 0xA71
  975. static int gmc_v8_0_sw_init(void *handle)
  976. {
  977. int r;
  978. int dma_bits;
  979. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  980. if (adev->flags & AMD_IS_APU) {
  981. adev->gmc.vram_type = AMDGPU_VRAM_TYPE_UNKNOWN;
  982. } else {
  983. u32 tmp;
  984. if ((adev->asic_type == CHIP_FIJI) ||
  985. (adev->asic_type == CHIP_VEGAM))
  986. tmp = RREG32(mmMC_SEQ_MISC0_FIJI);
  987. else
  988. tmp = RREG32(mmMC_SEQ_MISC0);
  989. tmp &= MC_SEQ_MISC0__MT__MASK;
  990. adev->gmc.vram_type = gmc_v8_0_convert_vram_type(tmp);
  991. }
  992. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_PAGE_INV_FAULT, &adev->gmc.vm_fault);
  993. if (r)
  994. return r;
  995. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_GFX_MEM_PROT_FAULT, &adev->gmc.vm_fault);
  996. if (r)
  997. return r;
  998. /* Adjust VM size here.
  999. * Currently set to 4GB ((1 << 20) 4k pages).
  1000. * Max GPUVM size for cayman and SI is 40 bits.
  1001. */
  1002. amdgpu_vm_adjust_size(adev, 64, 9, 1, 40);
  1003. /* Set the internal MC address mask
  1004. * This is the max address of the GPU's
  1005. * internal address space.
  1006. */
  1007. adev->gmc.mc_mask = 0xffffffffffULL; /* 40 bit MC */
  1008. /* set DMA mask + need_dma32 flags.
  1009. * PCIE - can handle 40-bits.
  1010. * IGP - can handle 40-bits
  1011. * PCI - dma32 for legacy pci gart, 40 bits on newer asics
  1012. */
  1013. adev->need_dma32 = false;
  1014. dma_bits = adev->need_dma32 ? 32 : 40;
  1015. r = pci_set_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1016. if (r) {
  1017. adev->need_dma32 = true;
  1018. dma_bits = 32;
  1019. pr_warn("amdgpu: No suitable DMA available\n");
  1020. }
  1021. r = pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(dma_bits));
  1022. if (r) {
  1023. pci_set_consistent_dma_mask(adev->pdev, DMA_BIT_MASK(32));
  1024. pr_warn("amdgpu: No coherent DMA available\n");
  1025. }
  1026. adev->need_swiotlb = drm_get_max_iomem() > ((u64)1 << dma_bits);
  1027. r = gmc_v8_0_init_microcode(adev);
  1028. if (r) {
  1029. DRM_ERROR("Failed to load mc firmware!\n");
  1030. return r;
  1031. }
  1032. r = gmc_v8_0_mc_init(adev);
  1033. if (r)
  1034. return r;
  1035. adev->gmc.stolen_size = gmc_v8_0_get_vbios_fb_size(adev);
  1036. /* Memory manager */
  1037. r = amdgpu_bo_init(adev);
  1038. if (r)
  1039. return r;
  1040. r = gmc_v8_0_gart_init(adev);
  1041. if (r)
  1042. return r;
  1043. /*
  1044. * number of VMs
  1045. * VMID 0 is reserved for System
  1046. * amdgpu graphics/compute will use VMIDs 1-7
  1047. * amdkfd will use VMIDs 8-15
  1048. */
  1049. adev->vm_manager.id_mgr[0].num_ids = AMDGPU_NUM_OF_VMIDS;
  1050. amdgpu_vm_manager_init(adev);
  1051. /* base offset of vram pages */
  1052. if (adev->flags & AMD_IS_APU) {
  1053. u64 tmp = RREG32(mmMC_VM_FB_OFFSET);
  1054. tmp <<= 22;
  1055. adev->vm_manager.vram_base_offset = tmp;
  1056. } else {
  1057. adev->vm_manager.vram_base_offset = 0;
  1058. }
  1059. adev->gmc.vm_fault_info = kmalloc(sizeof(struct kfd_vm_fault_info),
  1060. GFP_KERNEL);
  1061. if (!adev->gmc.vm_fault_info)
  1062. return -ENOMEM;
  1063. atomic_set(&adev->gmc.vm_fault_info_updated, 0);
  1064. return 0;
  1065. }
  1066. static int gmc_v8_0_sw_fini(void *handle)
  1067. {
  1068. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1069. amdgpu_gem_force_release(adev);
  1070. amdgpu_vm_manager_fini(adev);
  1071. kfree(adev->gmc.vm_fault_info);
  1072. amdgpu_gart_table_vram_free(adev);
  1073. amdgpu_bo_fini(adev);
  1074. amdgpu_gart_fini(adev);
  1075. release_firmware(adev->gmc.fw);
  1076. adev->gmc.fw = NULL;
  1077. return 0;
  1078. }
  1079. static int gmc_v8_0_hw_init(void *handle)
  1080. {
  1081. int r;
  1082. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1083. gmc_v8_0_init_golden_registers(adev);
  1084. gmc_v8_0_mc_program(adev);
  1085. if (adev->asic_type == CHIP_TONGA) {
  1086. r = gmc_v8_0_tonga_mc_load_microcode(adev);
  1087. if (r) {
  1088. DRM_ERROR("Failed to load MC firmware!\n");
  1089. return r;
  1090. }
  1091. } else if (adev->asic_type == CHIP_POLARIS11 ||
  1092. adev->asic_type == CHIP_POLARIS10 ||
  1093. adev->asic_type == CHIP_POLARIS12) {
  1094. r = gmc_v8_0_polaris_mc_load_microcode(adev);
  1095. if (r) {
  1096. DRM_ERROR("Failed to load MC firmware!\n");
  1097. return r;
  1098. }
  1099. }
  1100. r = gmc_v8_0_gart_enable(adev);
  1101. if (r)
  1102. return r;
  1103. return r;
  1104. }
  1105. static int gmc_v8_0_hw_fini(void *handle)
  1106. {
  1107. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1108. amdgpu_irq_put(adev, &adev->gmc.vm_fault, 0);
  1109. gmc_v8_0_gart_disable(adev);
  1110. return 0;
  1111. }
  1112. static int gmc_v8_0_suspend(void *handle)
  1113. {
  1114. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1115. gmc_v8_0_hw_fini(adev);
  1116. return 0;
  1117. }
  1118. static int gmc_v8_0_resume(void *handle)
  1119. {
  1120. int r;
  1121. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1122. r = gmc_v8_0_hw_init(adev);
  1123. if (r)
  1124. return r;
  1125. amdgpu_vmid_reset_all(adev);
  1126. return 0;
  1127. }
  1128. static bool gmc_v8_0_is_idle(void *handle)
  1129. {
  1130. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1131. u32 tmp = RREG32(mmSRBM_STATUS);
  1132. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1133. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK | SRBM_STATUS__VMC_BUSY_MASK))
  1134. return false;
  1135. return true;
  1136. }
  1137. static int gmc_v8_0_wait_for_idle(void *handle)
  1138. {
  1139. unsigned i;
  1140. u32 tmp;
  1141. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1142. for (i = 0; i < adev->usec_timeout; i++) {
  1143. /* read MC_STATUS */
  1144. tmp = RREG32(mmSRBM_STATUS) & (SRBM_STATUS__MCB_BUSY_MASK |
  1145. SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1146. SRBM_STATUS__MCC_BUSY_MASK |
  1147. SRBM_STATUS__MCD_BUSY_MASK |
  1148. SRBM_STATUS__VMC_BUSY_MASK |
  1149. SRBM_STATUS__VMC1_BUSY_MASK);
  1150. if (!tmp)
  1151. return 0;
  1152. udelay(1);
  1153. }
  1154. return -ETIMEDOUT;
  1155. }
  1156. static bool gmc_v8_0_check_soft_reset(void *handle)
  1157. {
  1158. u32 srbm_soft_reset = 0;
  1159. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1160. u32 tmp = RREG32(mmSRBM_STATUS);
  1161. if (tmp & SRBM_STATUS__VMC_BUSY_MASK)
  1162. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1163. SRBM_SOFT_RESET, SOFT_RESET_VMC, 1);
  1164. if (tmp & (SRBM_STATUS__MCB_BUSY_MASK | SRBM_STATUS__MCB_NON_DISPLAY_BUSY_MASK |
  1165. SRBM_STATUS__MCC_BUSY_MASK | SRBM_STATUS__MCD_BUSY_MASK)) {
  1166. if (!(adev->flags & AMD_IS_APU))
  1167. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  1168. SRBM_SOFT_RESET, SOFT_RESET_MC, 1);
  1169. }
  1170. if (srbm_soft_reset) {
  1171. adev->gmc.srbm_soft_reset = srbm_soft_reset;
  1172. return true;
  1173. } else {
  1174. adev->gmc.srbm_soft_reset = 0;
  1175. return false;
  1176. }
  1177. }
  1178. static int gmc_v8_0_pre_soft_reset(void *handle)
  1179. {
  1180. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1181. if (!adev->gmc.srbm_soft_reset)
  1182. return 0;
  1183. gmc_v8_0_mc_stop(adev);
  1184. if (gmc_v8_0_wait_for_idle(adev)) {
  1185. dev_warn(adev->dev, "Wait for GMC idle timed out !\n");
  1186. }
  1187. return 0;
  1188. }
  1189. static int gmc_v8_0_soft_reset(void *handle)
  1190. {
  1191. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1192. u32 srbm_soft_reset;
  1193. if (!adev->gmc.srbm_soft_reset)
  1194. return 0;
  1195. srbm_soft_reset = adev->gmc.srbm_soft_reset;
  1196. if (srbm_soft_reset) {
  1197. u32 tmp;
  1198. tmp = RREG32(mmSRBM_SOFT_RESET);
  1199. tmp |= srbm_soft_reset;
  1200. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  1201. WREG32(mmSRBM_SOFT_RESET, tmp);
  1202. tmp = RREG32(mmSRBM_SOFT_RESET);
  1203. udelay(50);
  1204. tmp &= ~srbm_soft_reset;
  1205. WREG32(mmSRBM_SOFT_RESET, tmp);
  1206. tmp = RREG32(mmSRBM_SOFT_RESET);
  1207. /* Wait a little for things to settle down */
  1208. udelay(50);
  1209. }
  1210. return 0;
  1211. }
  1212. static int gmc_v8_0_post_soft_reset(void *handle)
  1213. {
  1214. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1215. if (!adev->gmc.srbm_soft_reset)
  1216. return 0;
  1217. gmc_v8_0_mc_resume(adev);
  1218. return 0;
  1219. }
  1220. static int gmc_v8_0_vm_fault_interrupt_state(struct amdgpu_device *adev,
  1221. struct amdgpu_irq_src *src,
  1222. unsigned type,
  1223. enum amdgpu_interrupt_state state)
  1224. {
  1225. u32 tmp;
  1226. u32 bits = (VM_CONTEXT1_CNTL__RANGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1227. VM_CONTEXT1_CNTL__DUMMY_PAGE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1228. VM_CONTEXT1_CNTL__PDE0_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1229. VM_CONTEXT1_CNTL__VALID_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1230. VM_CONTEXT1_CNTL__READ_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1231. VM_CONTEXT1_CNTL__WRITE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK |
  1232. VM_CONTEXT1_CNTL__EXECUTE_PROTECTION_FAULT_ENABLE_INTERRUPT_MASK);
  1233. switch (state) {
  1234. case AMDGPU_IRQ_STATE_DISABLE:
  1235. /* system context */
  1236. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1237. tmp &= ~bits;
  1238. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1239. /* VMs */
  1240. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1241. tmp &= ~bits;
  1242. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1243. break;
  1244. case AMDGPU_IRQ_STATE_ENABLE:
  1245. /* system context */
  1246. tmp = RREG32(mmVM_CONTEXT0_CNTL);
  1247. tmp |= bits;
  1248. WREG32(mmVM_CONTEXT0_CNTL, tmp);
  1249. /* VMs */
  1250. tmp = RREG32(mmVM_CONTEXT1_CNTL);
  1251. tmp |= bits;
  1252. WREG32(mmVM_CONTEXT1_CNTL, tmp);
  1253. break;
  1254. default:
  1255. break;
  1256. }
  1257. return 0;
  1258. }
  1259. static int gmc_v8_0_process_interrupt(struct amdgpu_device *adev,
  1260. struct amdgpu_irq_src *source,
  1261. struct amdgpu_iv_entry *entry)
  1262. {
  1263. u32 addr, status, mc_client, vmid;
  1264. if (amdgpu_sriov_vf(adev)) {
  1265. dev_err(adev->dev, "GPU fault detected: %d 0x%08x\n",
  1266. entry->src_id, entry->src_data[0]);
  1267. dev_err(adev->dev, " Can't decode VM fault info here on SRIOV VF\n");
  1268. return 0;
  1269. }
  1270. addr = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_ADDR);
  1271. status = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_STATUS);
  1272. mc_client = RREG32(mmVM_CONTEXT1_PROTECTION_FAULT_MCCLIENT);
  1273. /* reset addr and status */
  1274. WREG32_P(mmVM_CONTEXT1_CNTL2, 1, ~1);
  1275. if (!addr && !status)
  1276. return 0;
  1277. if (amdgpu_vm_fault_stop == AMDGPU_VM_FAULT_STOP_FIRST)
  1278. gmc_v8_0_set_fault_enable_default(adev, false);
  1279. if (printk_ratelimit()) {
  1280. struct amdgpu_task_info task_info = { 0 };
  1281. amdgpu_vm_get_task_info(adev, entry->pasid, &task_info);
  1282. dev_err(adev->dev, "GPU fault detected: %d 0x%08x for process %s pid %d thread %s pid %d\n",
  1283. entry->src_id, entry->src_data[0], task_info.process_name,
  1284. task_info.tgid, task_info.task_name, task_info.pid);
  1285. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_ADDR 0x%08X\n",
  1286. addr);
  1287. dev_err(adev->dev, " VM_CONTEXT1_PROTECTION_FAULT_STATUS 0x%08X\n",
  1288. status);
  1289. gmc_v8_0_vm_decode_fault(adev, status, addr, mc_client,
  1290. entry->pasid);
  1291. }
  1292. vmid = REG_GET_FIELD(status, VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1293. VMID);
  1294. if (amdgpu_amdkfd_is_kfd_vmid(adev, vmid)
  1295. && !atomic_read(&adev->gmc.vm_fault_info_updated)) {
  1296. struct kfd_vm_fault_info *info = adev->gmc.vm_fault_info;
  1297. u32 protections = REG_GET_FIELD(status,
  1298. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1299. PROTECTIONS);
  1300. info->vmid = vmid;
  1301. info->mc_id = REG_GET_FIELD(status,
  1302. VM_CONTEXT1_PROTECTION_FAULT_STATUS,
  1303. MEMORY_CLIENT_ID);
  1304. info->status = status;
  1305. info->page_addr = addr;
  1306. info->prot_valid = protections & 0x7 ? true : false;
  1307. info->prot_read = protections & 0x8 ? true : false;
  1308. info->prot_write = protections & 0x10 ? true : false;
  1309. info->prot_exec = protections & 0x20 ? true : false;
  1310. mb();
  1311. atomic_set(&adev->gmc.vm_fault_info_updated, 1);
  1312. }
  1313. return 0;
  1314. }
  1315. static void fiji_update_mc_medium_grain_clock_gating(struct amdgpu_device *adev,
  1316. bool enable)
  1317. {
  1318. uint32_t data;
  1319. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_MGCG)) {
  1320. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1321. data |= MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1322. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1323. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1324. data |= MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1325. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1326. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1327. data |= MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1328. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1329. data = RREG32(mmMC_XPB_CLK_GAT);
  1330. data |= MC_XPB_CLK_GAT__ENABLE_MASK;
  1331. WREG32(mmMC_XPB_CLK_GAT, data);
  1332. data = RREG32(mmATC_MISC_CG);
  1333. data |= ATC_MISC_CG__ENABLE_MASK;
  1334. WREG32(mmATC_MISC_CG, data);
  1335. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1336. data |= MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1337. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1338. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1339. data |= MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1340. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1341. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1342. data |= MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1343. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1344. data = RREG32(mmVM_L2_CG);
  1345. data |= VM_L2_CG__ENABLE_MASK;
  1346. WREG32(mmVM_L2_CG, data);
  1347. } else {
  1348. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1349. data &= ~MC_HUB_MISC_HUB_CG__ENABLE_MASK;
  1350. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1351. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1352. data &= ~MC_HUB_MISC_SIP_CG__ENABLE_MASK;
  1353. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1354. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1355. data &= ~MC_HUB_MISC_VM_CG__ENABLE_MASK;
  1356. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1357. data = RREG32(mmMC_XPB_CLK_GAT);
  1358. data &= ~MC_XPB_CLK_GAT__ENABLE_MASK;
  1359. WREG32(mmMC_XPB_CLK_GAT, data);
  1360. data = RREG32(mmATC_MISC_CG);
  1361. data &= ~ATC_MISC_CG__ENABLE_MASK;
  1362. WREG32(mmATC_MISC_CG, data);
  1363. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1364. data &= ~MC_CITF_MISC_WR_CG__ENABLE_MASK;
  1365. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1366. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1367. data &= ~MC_CITF_MISC_RD_CG__ENABLE_MASK;
  1368. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1369. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1370. data &= ~MC_CITF_MISC_VM_CG__ENABLE_MASK;
  1371. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1372. data = RREG32(mmVM_L2_CG);
  1373. data &= ~VM_L2_CG__ENABLE_MASK;
  1374. WREG32(mmVM_L2_CG, data);
  1375. }
  1376. }
  1377. static void fiji_update_mc_light_sleep(struct amdgpu_device *adev,
  1378. bool enable)
  1379. {
  1380. uint32_t data;
  1381. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_MC_LS)) {
  1382. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1383. data |= MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1384. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1385. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1386. data |= MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1387. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1388. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1389. data |= MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1390. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1391. data = RREG32(mmMC_XPB_CLK_GAT);
  1392. data |= MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1393. WREG32(mmMC_XPB_CLK_GAT, data);
  1394. data = RREG32(mmATC_MISC_CG);
  1395. data |= ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1396. WREG32(mmATC_MISC_CG, data);
  1397. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1398. data |= MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1399. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1400. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1401. data |= MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1402. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1403. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1404. data |= MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1405. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1406. data = RREG32(mmVM_L2_CG);
  1407. data |= VM_L2_CG__MEM_LS_ENABLE_MASK;
  1408. WREG32(mmVM_L2_CG, data);
  1409. } else {
  1410. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1411. data &= ~MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK;
  1412. WREG32(mmMC_HUB_MISC_HUB_CG, data);
  1413. data = RREG32(mmMC_HUB_MISC_SIP_CG);
  1414. data &= ~MC_HUB_MISC_SIP_CG__MEM_LS_ENABLE_MASK;
  1415. WREG32(mmMC_HUB_MISC_SIP_CG, data);
  1416. data = RREG32(mmMC_HUB_MISC_VM_CG);
  1417. data &= ~MC_HUB_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1418. WREG32(mmMC_HUB_MISC_VM_CG, data);
  1419. data = RREG32(mmMC_XPB_CLK_GAT);
  1420. data &= ~MC_XPB_CLK_GAT__MEM_LS_ENABLE_MASK;
  1421. WREG32(mmMC_XPB_CLK_GAT, data);
  1422. data = RREG32(mmATC_MISC_CG);
  1423. data &= ~ATC_MISC_CG__MEM_LS_ENABLE_MASK;
  1424. WREG32(mmATC_MISC_CG, data);
  1425. data = RREG32(mmMC_CITF_MISC_WR_CG);
  1426. data &= ~MC_CITF_MISC_WR_CG__MEM_LS_ENABLE_MASK;
  1427. WREG32(mmMC_CITF_MISC_WR_CG, data);
  1428. data = RREG32(mmMC_CITF_MISC_RD_CG);
  1429. data &= ~MC_CITF_MISC_RD_CG__MEM_LS_ENABLE_MASK;
  1430. WREG32(mmMC_CITF_MISC_RD_CG, data);
  1431. data = RREG32(mmMC_CITF_MISC_VM_CG);
  1432. data &= ~MC_CITF_MISC_VM_CG__MEM_LS_ENABLE_MASK;
  1433. WREG32(mmMC_CITF_MISC_VM_CG, data);
  1434. data = RREG32(mmVM_L2_CG);
  1435. data &= ~VM_L2_CG__MEM_LS_ENABLE_MASK;
  1436. WREG32(mmVM_L2_CG, data);
  1437. }
  1438. }
  1439. static int gmc_v8_0_set_clockgating_state(void *handle,
  1440. enum amd_clockgating_state state)
  1441. {
  1442. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1443. if (amdgpu_sriov_vf(adev))
  1444. return 0;
  1445. switch (adev->asic_type) {
  1446. case CHIP_FIJI:
  1447. fiji_update_mc_medium_grain_clock_gating(adev,
  1448. state == AMD_CG_STATE_GATE);
  1449. fiji_update_mc_light_sleep(adev,
  1450. state == AMD_CG_STATE_GATE);
  1451. break;
  1452. default:
  1453. break;
  1454. }
  1455. return 0;
  1456. }
  1457. static int gmc_v8_0_set_powergating_state(void *handle,
  1458. enum amd_powergating_state state)
  1459. {
  1460. return 0;
  1461. }
  1462. static void gmc_v8_0_get_clockgating_state(void *handle, u32 *flags)
  1463. {
  1464. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1465. int data;
  1466. if (amdgpu_sriov_vf(adev))
  1467. *flags = 0;
  1468. /* AMD_CG_SUPPORT_MC_MGCG */
  1469. data = RREG32(mmMC_HUB_MISC_HUB_CG);
  1470. if (data & MC_HUB_MISC_HUB_CG__ENABLE_MASK)
  1471. *flags |= AMD_CG_SUPPORT_MC_MGCG;
  1472. /* AMD_CG_SUPPORT_MC_LS */
  1473. if (data & MC_HUB_MISC_HUB_CG__MEM_LS_ENABLE_MASK)
  1474. *flags |= AMD_CG_SUPPORT_MC_LS;
  1475. }
  1476. static const struct amd_ip_funcs gmc_v8_0_ip_funcs = {
  1477. .name = "gmc_v8_0",
  1478. .early_init = gmc_v8_0_early_init,
  1479. .late_init = gmc_v8_0_late_init,
  1480. .sw_init = gmc_v8_0_sw_init,
  1481. .sw_fini = gmc_v8_0_sw_fini,
  1482. .hw_init = gmc_v8_0_hw_init,
  1483. .hw_fini = gmc_v8_0_hw_fini,
  1484. .suspend = gmc_v8_0_suspend,
  1485. .resume = gmc_v8_0_resume,
  1486. .is_idle = gmc_v8_0_is_idle,
  1487. .wait_for_idle = gmc_v8_0_wait_for_idle,
  1488. .check_soft_reset = gmc_v8_0_check_soft_reset,
  1489. .pre_soft_reset = gmc_v8_0_pre_soft_reset,
  1490. .soft_reset = gmc_v8_0_soft_reset,
  1491. .post_soft_reset = gmc_v8_0_post_soft_reset,
  1492. .set_clockgating_state = gmc_v8_0_set_clockgating_state,
  1493. .set_powergating_state = gmc_v8_0_set_powergating_state,
  1494. .get_clockgating_state = gmc_v8_0_get_clockgating_state,
  1495. };
  1496. static const struct amdgpu_gmc_funcs gmc_v8_0_gmc_funcs = {
  1497. .flush_gpu_tlb = gmc_v8_0_flush_gpu_tlb,
  1498. .emit_flush_gpu_tlb = gmc_v8_0_emit_flush_gpu_tlb,
  1499. .emit_pasid_mapping = gmc_v8_0_emit_pasid_mapping,
  1500. .set_pte_pde = gmc_v8_0_set_pte_pde,
  1501. .set_prt = gmc_v8_0_set_prt,
  1502. .get_vm_pte_flags = gmc_v8_0_get_vm_pte_flags,
  1503. .get_vm_pde = gmc_v8_0_get_vm_pde
  1504. };
  1505. static const struct amdgpu_irq_src_funcs gmc_v8_0_irq_funcs = {
  1506. .set = gmc_v8_0_vm_fault_interrupt_state,
  1507. .process = gmc_v8_0_process_interrupt,
  1508. };
  1509. static void gmc_v8_0_set_gmc_funcs(struct amdgpu_device *adev)
  1510. {
  1511. if (adev->gmc.gmc_funcs == NULL)
  1512. adev->gmc.gmc_funcs = &gmc_v8_0_gmc_funcs;
  1513. }
  1514. static void gmc_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  1515. {
  1516. adev->gmc.vm_fault.num_types = 1;
  1517. adev->gmc.vm_fault.funcs = &gmc_v8_0_irq_funcs;
  1518. }
  1519. const struct amdgpu_ip_block_version gmc_v8_0_ip_block =
  1520. {
  1521. .type = AMD_IP_BLOCK_TYPE_GMC,
  1522. .major = 8,
  1523. .minor = 0,
  1524. .rev = 0,
  1525. .funcs = &gmc_v8_0_ip_funcs,
  1526. };
  1527. const struct amdgpu_ip_block_version gmc_v8_1_ip_block =
  1528. {
  1529. .type = AMD_IP_BLOCK_TYPE_GMC,
  1530. .major = 8,
  1531. .minor = 1,
  1532. .rev = 0,
  1533. .funcs = &gmc_v8_0_ip_funcs,
  1534. };
  1535. const struct amdgpu_ip_block_version gmc_v8_5_ip_block =
  1536. {
  1537. .type = AMD_IP_BLOCK_TYPE_GMC,
  1538. .major = 8,
  1539. .minor = 5,
  1540. .rev = 0,
  1541. .funcs = &gmc_v8_0_ip_funcs,
  1542. };