gfxhub_v1_0.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "gfxhub_v1_0.h"
  25. #include "gc/gc_9_0_offset.h"
  26. #include "gc/gc_9_0_sh_mask.h"
  27. #include "gc/gc_9_0_default.h"
  28. #include "vega10_enum.h"
  29. #include "soc15_common.h"
  30. u64 gfxhub_v1_0_get_mc_fb_offset(struct amdgpu_device *adev)
  31. {
  32. return (u64)RREG32_SOC15(GC, 0, mmMC_VM_FB_OFFSET) << 24;
  33. }
  34. static void gfxhub_v1_0_init_gart_pt_regs(struct amdgpu_device *adev)
  35. {
  36. uint64_t value;
  37. BUG_ON(adev->gart.table_addr & (~0x0000FFFFFFFFF000ULL));
  38. value = adev->gart.table_addr - adev->gmc.vram_start
  39. + adev->vm_manager.vram_base_offset;
  40. value &= 0x0000FFFFFFFFF000ULL;
  41. value |= 0x1; /*valid bit*/
  42. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32,
  43. lower_32_bits(value));
  44. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32,
  45. upper_32_bits(value));
  46. }
  47. static void gfxhub_v1_0_init_gart_aperture_regs(struct amdgpu_device *adev)
  48. {
  49. gfxhub_v1_0_init_gart_pt_regs(adev);
  50. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_LO32,
  51. (u32)(adev->gmc.gart_start >> 12));
  52. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_START_ADDR_HI32,
  53. (u32)(adev->gmc.gart_start >> 44));
  54. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_LO32,
  55. (u32)(adev->gmc.gart_end >> 12));
  56. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_PAGE_TABLE_END_ADDR_HI32,
  57. (u32)(adev->gmc.gart_end >> 44));
  58. }
  59. static void gfxhub_v1_0_init_system_aperture_regs(struct amdgpu_device *adev)
  60. {
  61. uint64_t value;
  62. /* Disable AGP. */
  63. WREG32_SOC15(GC, 0, mmMC_VM_AGP_BASE, 0);
  64. WREG32_SOC15(GC, 0, mmMC_VM_AGP_TOP, 0);
  65. WREG32_SOC15(GC, 0, mmMC_VM_AGP_BOT, 0xFFFFFFFF);
  66. /* Program the system aperture low logical page number. */
  67. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_LOW_ADDR,
  68. adev->gmc.vram_start >> 18);
  69. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_HIGH_ADDR,
  70. adev->gmc.vram_end >> 18);
  71. /* Set default page address. */
  72. value = adev->vram_scratch.gpu_addr - adev->gmc.vram_start
  73. + adev->vm_manager.vram_base_offset;
  74. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_LSB,
  75. (u32)(value >> 12));
  76. WREG32_SOC15(GC, 0, mmMC_VM_SYSTEM_APERTURE_DEFAULT_ADDR_MSB,
  77. (u32)(value >> 44));
  78. /* Program "protection fault". */
  79. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_LO32,
  80. (u32)(adev->dummy_page_addr >> 12));
  81. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_DEFAULT_ADDR_HI32,
  82. (u32)((u64)adev->dummy_page_addr >> 44));
  83. WREG32_FIELD15(GC, 0, VM_L2_PROTECTION_FAULT_CNTL2,
  84. ACTIVE_PAGE_MIGRATION_PTE_READ_RETRY, 1);
  85. }
  86. static void gfxhub_v1_0_init_tlb_regs(struct amdgpu_device *adev)
  87. {
  88. uint32_t tmp;
  89. /* Setup TLB control */
  90. tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
  91. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 1);
  92. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, SYSTEM_ACCESS_MODE, 3);
  93. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  94. ENABLE_ADVANCED_DRIVER_MODEL, 1);
  95. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  96. SYSTEM_APERTURE_UNMAPPED_ACCESS, 0);
  97. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ECO_BITS, 0);
  98. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL,
  99. MTYPE, MTYPE_UC);/* XXX for emulation. */
  100. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ATC_EN, 1);
  101. WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  102. }
  103. static void gfxhub_v1_0_init_cache_regs(struct amdgpu_device *adev)
  104. {
  105. uint32_t tmp;
  106. /* Setup L2 cache */
  107. tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL);
  108. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_CACHE, 1);
  109. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, ENABLE_L2_FRAGMENT_PROCESSING, 1);
  110. /* XXX for emulation, Refer to closed source code.*/
  111. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, L2_PDE0_CACHE_TAG_GENERATION_MODE,
  112. 0);
  113. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, PDE_FAULT_CLASSIFICATION, 1);
  114. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1);
  115. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, IDENTITY_MODE_FRAGMENT_SIZE, 0);
  116. WREG32_SOC15(GC, 0, mmVM_L2_CNTL, tmp);
  117. tmp = RREG32_SOC15(GC, 0, mmVM_L2_CNTL2);
  118. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1);
  119. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1);
  120. WREG32_SOC15(GC, 0, mmVM_L2_CNTL2, tmp);
  121. tmp = mmVM_L2_CNTL3_DEFAULT;
  122. if (adev->gmc.translate_further) {
  123. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 12);
  124. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
  125. L2_CACHE_BIGK_FRAGMENT_SIZE, 9);
  126. } else {
  127. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3, BANK_SELECT, 9);
  128. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL3,
  129. L2_CACHE_BIGK_FRAGMENT_SIZE, 6);
  130. }
  131. WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, tmp);
  132. tmp = mmVM_L2_CNTL4_DEFAULT;
  133. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PDE_REQUEST_PHYSICAL, 0);
  134. tmp = REG_SET_FIELD(tmp, VM_L2_CNTL4, VMC_TAP_PTE_REQUEST_PHYSICAL, 0);
  135. WREG32_SOC15(GC, 0, mmVM_L2_CNTL4, tmp);
  136. }
  137. static void gfxhub_v1_0_enable_system_domain(struct amdgpu_device *adev)
  138. {
  139. uint32_t tmp;
  140. tmp = RREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL);
  141. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, ENABLE_CONTEXT, 1);
  142. tmp = REG_SET_FIELD(tmp, VM_CONTEXT0_CNTL, PAGE_TABLE_DEPTH, 0);
  143. WREG32_SOC15(GC, 0, mmVM_CONTEXT0_CNTL, tmp);
  144. }
  145. static void gfxhub_v1_0_disable_identity_aperture(struct amdgpu_device *adev)
  146. {
  147. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_LO32,
  148. 0XFFFFFFFF);
  149. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_LOW_ADDR_HI32,
  150. 0x0000000F);
  151. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_LO32,
  152. 0);
  153. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT1_IDENTITY_APERTURE_HIGH_ADDR_HI32,
  154. 0);
  155. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_LO32, 0);
  156. WREG32_SOC15(GC, 0, mmVM_L2_CONTEXT_IDENTITY_PHYSICAL_OFFSET_HI32, 0);
  157. }
  158. static void gfxhub_v1_0_setup_vmid_config(struct amdgpu_device *adev)
  159. {
  160. unsigned num_level, block_size;
  161. uint32_t tmp;
  162. int i;
  163. num_level = adev->vm_manager.num_level;
  164. block_size = adev->vm_manager.block_size;
  165. if (adev->gmc.translate_further)
  166. num_level -= 1;
  167. else
  168. block_size -= 9;
  169. for (i = 0; i <= 14; i++) {
  170. tmp = RREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i);
  171. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, ENABLE_CONTEXT, 1);
  172. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL, PAGE_TABLE_DEPTH,
  173. num_level);
  174. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  175. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  176. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  177. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT,
  178. 1);
  179. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  180. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  181. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  182. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  183. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  184. READ_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  185. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  186. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  187. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  188. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, 1);
  189. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  190. PAGE_TABLE_BLOCK_SIZE,
  191. block_size);
  192. /* Send no-retry XNACK on fault to suppress VM fault storm. */
  193. tmp = REG_SET_FIELD(tmp, VM_CONTEXT1_CNTL,
  194. RETRY_PERMISSION_OR_INVALID_PAGE_FAULT, 0);
  195. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_CNTL, i, tmp);
  196. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_LO32, i*2, 0);
  197. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_START_ADDR_HI32, i*2, 0);
  198. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_LO32, i*2,
  199. lower_32_bits(adev->vm_manager.max_pfn - 1));
  200. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT1_PAGE_TABLE_END_ADDR_HI32, i*2,
  201. upper_32_bits(adev->vm_manager.max_pfn - 1));
  202. }
  203. }
  204. static void gfxhub_v1_0_program_invalidation(struct amdgpu_device *adev)
  205. {
  206. unsigned i;
  207. for (i = 0 ; i < 18; ++i) {
  208. WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_LO32,
  209. 2 * i, 0xffffffff);
  210. WREG32_SOC15_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ADDR_RANGE_HI32,
  211. 2 * i, 0x1f);
  212. }
  213. }
  214. int gfxhub_v1_0_gart_enable(struct amdgpu_device *adev)
  215. {
  216. if (amdgpu_sriov_vf(adev)) {
  217. /*
  218. * MC_VM_FB_LOCATION_BASE/TOP is NULL for VF, becuase they are
  219. * VF copy registers so vbios post doesn't program them, for
  220. * SRIOV driver need to program them
  221. */
  222. WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_BASE,
  223. adev->gmc.vram_start >> 24);
  224. WREG32_SOC15(GC, 0, mmMC_VM_FB_LOCATION_TOP,
  225. adev->gmc.vram_end >> 24);
  226. }
  227. /* GART Enable. */
  228. gfxhub_v1_0_init_gart_aperture_regs(adev);
  229. gfxhub_v1_0_init_system_aperture_regs(adev);
  230. gfxhub_v1_0_init_tlb_regs(adev);
  231. gfxhub_v1_0_init_cache_regs(adev);
  232. gfxhub_v1_0_enable_system_domain(adev);
  233. gfxhub_v1_0_disable_identity_aperture(adev);
  234. gfxhub_v1_0_setup_vmid_config(adev);
  235. gfxhub_v1_0_program_invalidation(adev);
  236. return 0;
  237. }
  238. void gfxhub_v1_0_gart_disable(struct amdgpu_device *adev)
  239. {
  240. u32 tmp;
  241. u32 i;
  242. /* Disable all tables */
  243. for (i = 0; i < 16; i++)
  244. WREG32_SOC15_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL, i, 0);
  245. /* Setup TLB control */
  246. tmp = RREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL);
  247. tmp = REG_SET_FIELD(tmp, MC_VM_MX_L1_TLB_CNTL, ENABLE_L1_TLB, 0);
  248. tmp = REG_SET_FIELD(tmp,
  249. MC_VM_MX_L1_TLB_CNTL,
  250. ENABLE_ADVANCED_DRIVER_MODEL,
  251. 0);
  252. WREG32_SOC15(GC, 0, mmMC_VM_MX_L1_TLB_CNTL, tmp);
  253. /* Setup L2 cache */
  254. WREG32_FIELD15(GC, 0, VM_L2_CNTL, ENABLE_L2_CACHE, 0);
  255. WREG32_SOC15(GC, 0, mmVM_L2_CNTL3, 0);
  256. }
  257. /**
  258. * gfxhub_v1_0_set_fault_enable_default - update GART/VM fault handling
  259. *
  260. * @adev: amdgpu_device pointer
  261. * @value: true redirects VM faults to the default page
  262. */
  263. void gfxhub_v1_0_set_fault_enable_default(struct amdgpu_device *adev,
  264. bool value)
  265. {
  266. u32 tmp;
  267. tmp = RREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  268. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  269. RANGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  270. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  271. PDE0_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  272. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  273. PDE1_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  274. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  275. PDE2_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  276. tmp = REG_SET_FIELD(tmp,
  277. VM_L2_PROTECTION_FAULT_CNTL,
  278. TRANSLATE_FURTHER_PROTECTION_FAULT_ENABLE_DEFAULT,
  279. value);
  280. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  281. NACK_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  282. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  283. DUMMY_PAGE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  284. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  285. VALID_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  286. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  287. READ_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  288. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  289. WRITE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  290. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  291. EXECUTE_PROTECTION_FAULT_ENABLE_DEFAULT, value);
  292. if (!value) {
  293. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  294. CRASH_ON_NO_RETRY_FAULT, 1);
  295. tmp = REG_SET_FIELD(tmp, VM_L2_PROTECTION_FAULT_CNTL,
  296. CRASH_ON_RETRY_FAULT, 1);
  297. }
  298. WREG32_SOC15(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL, tmp);
  299. }
  300. void gfxhub_v1_0_init(struct amdgpu_device *adev)
  301. {
  302. struct amdgpu_vmhub *hub = &adev->vmhub[AMDGPU_GFXHUB];
  303. hub->ctx0_ptb_addr_lo32 =
  304. SOC15_REG_OFFSET(GC, 0,
  305. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_LO32);
  306. hub->ctx0_ptb_addr_hi32 =
  307. SOC15_REG_OFFSET(GC, 0,
  308. mmVM_CONTEXT0_PAGE_TABLE_BASE_ADDR_HI32);
  309. hub->vm_inv_eng0_req =
  310. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_REQ);
  311. hub->vm_inv_eng0_ack =
  312. SOC15_REG_OFFSET(GC, 0, mmVM_INVALIDATE_ENG0_ACK);
  313. hub->vm_context0_cntl =
  314. SOC15_REG_OFFSET(GC, 0, mmVM_CONTEXT0_CNTL);
  315. hub->vm_l2_pro_fault_status =
  316. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_STATUS);
  317. hub->vm_l2_pro_fault_cntl =
  318. SOC15_REG_OFFSET(GC, 0, mmVM_L2_PROTECTION_FAULT_CNTL);
  319. }