gfx_v9_0.c 153 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912
  1. /*
  2. * Copyright 2016 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "soc15.h"
  29. #include "soc15d.h"
  30. #include "amdgpu_atomfirmware.h"
  31. #include "gc/gc_9_0_offset.h"
  32. #include "gc/gc_9_0_sh_mask.h"
  33. #include "vega10_enum.h"
  34. #include "hdp/hdp_4_0_offset.h"
  35. #include "soc15_common.h"
  36. #include "clearstate_gfx9.h"
  37. #include "v9_structs.h"
  38. #include "ivsrcid/gfx/irqsrcs_gfx_9_0.h"
  39. #define GFX9_NUM_GFX_RINGS 1
  40. #define GFX9_MEC_HPD_SIZE 2048
  41. #define RLCG_UCODE_LOADING_START_ADDRESS 0x00002000L
  42. #define RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET 0x00000000L
  43. #define mmPWR_MISC_CNTL_STATUS 0x0183
  44. #define mmPWR_MISC_CNTL_STATUS_BASE_IDX 0
  45. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN__SHIFT 0x0
  46. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT 0x1
  47. #define PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK 0x00000001L
  48. #define PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK 0x00000006L
  49. MODULE_FIRMWARE("amdgpu/vega10_ce.bin");
  50. MODULE_FIRMWARE("amdgpu/vega10_pfp.bin");
  51. MODULE_FIRMWARE("amdgpu/vega10_me.bin");
  52. MODULE_FIRMWARE("amdgpu/vega10_mec.bin");
  53. MODULE_FIRMWARE("amdgpu/vega10_mec2.bin");
  54. MODULE_FIRMWARE("amdgpu/vega10_rlc.bin");
  55. MODULE_FIRMWARE("amdgpu/vega12_ce.bin");
  56. MODULE_FIRMWARE("amdgpu/vega12_pfp.bin");
  57. MODULE_FIRMWARE("amdgpu/vega12_me.bin");
  58. MODULE_FIRMWARE("amdgpu/vega12_mec.bin");
  59. MODULE_FIRMWARE("amdgpu/vega12_mec2.bin");
  60. MODULE_FIRMWARE("amdgpu/vega12_rlc.bin");
  61. MODULE_FIRMWARE("amdgpu/vega20_ce.bin");
  62. MODULE_FIRMWARE("amdgpu/vega20_pfp.bin");
  63. MODULE_FIRMWARE("amdgpu/vega20_me.bin");
  64. MODULE_FIRMWARE("amdgpu/vega20_mec.bin");
  65. MODULE_FIRMWARE("amdgpu/vega20_mec2.bin");
  66. MODULE_FIRMWARE("amdgpu/vega20_rlc.bin");
  67. MODULE_FIRMWARE("amdgpu/raven_ce.bin");
  68. MODULE_FIRMWARE("amdgpu/raven_pfp.bin");
  69. MODULE_FIRMWARE("amdgpu/raven_me.bin");
  70. MODULE_FIRMWARE("amdgpu/raven_mec.bin");
  71. MODULE_FIRMWARE("amdgpu/raven_mec2.bin");
  72. MODULE_FIRMWARE("amdgpu/raven_rlc.bin");
  73. static const struct soc15_reg_golden golden_settings_gc_9_0[] =
  74. {
  75. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000400),
  76. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG3, 0x80000000, 0x80000000),
  77. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  78. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  79. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  80. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  81. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  82. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  83. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  84. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  85. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  86. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  87. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  88. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  89. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  90. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  91. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  92. };
  93. static const struct soc15_reg_golden golden_settings_gc_9_0_vg10[] =
  94. {
  95. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0x0000f000, 0x00012107),
  96. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  97. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  98. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  99. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  100. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x2a114042),
  101. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x2a114042),
  102. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  103. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0x00008000, 0x00048000),
  104. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  105. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  106. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  107. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  108. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  109. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  110. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x01000107),
  111. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x00001800, 0x00000800),
  112. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  113. };
  114. static const struct soc15_reg_golden golden_settings_gc_9_0_vg20[] =
  115. {
  116. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x0f000080, 0x04000080),
  117. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  118. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  119. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xf3e777ff, 0x22014042),
  120. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xf3e777ff, 0x22014042),
  121. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0x00003e00, 0x00000400),
  122. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xff840000, 0x04040000),
  123. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00030000),
  124. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff010f, 0x01000107),
  125. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0x000b0000, 0x000b0000),
  126. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01000000, 0x01000000)
  127. };
  128. static const struct soc15_reg_golden golden_settings_gc_9_1[] =
  129. {
  130. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  131. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPC_UTCL1_CNTL, 0x08000000, 0x08000080),
  132. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPF_UTCL1_CNTL, 0x08000000, 0x08000080),
  133. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCPG_UTCL1_CNTL, 0x08000000, 0x08000080),
  134. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  135. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  136. SOC15_REG_GOLDEN_VALUE(GC, 0, mmIA_UTCL1_CNTL, 0x08000000, 0x08000080),
  137. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  138. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  139. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  140. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_0, 0x08000000, 0x08000080),
  141. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_1, 0x08000000, 0x08000080),
  142. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_GPM_UTCL1_CNTL_2, 0x08000000, 0x08000080),
  143. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_PREWALKER_UTCL1_CNTL, 0x08000000, 0x08000080),
  144. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRLC_SPM_UTCL1_CNTL, 0x08000000, 0x08000080),
  145. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  146. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  147. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003120),
  148. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  149. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000000ff),
  150. SOC15_REG_GOLDEN_VALUE(GC, 0, mmWD_UTCL1_CNTL, 0x08000000, 0x08000080)
  151. };
  152. static const struct soc15_reg_golden golden_settings_gc_9_1_rv1[] =
  153. {
  154. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_3, 0x30000000, 0x10000000),
  155. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24000042),
  156. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24000042),
  157. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04048000),
  158. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_MODE_CNTL_1, 0x06000000, 0x06000000),
  159. SOC15_REG_GOLDEN_VALUE(GC, 0, mmRMI_UTCL1_CNTL2, 0x00030000, 0x00020000),
  160. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x00000800)
  161. };
  162. static const struct soc15_reg_golden golden_settings_gc_9_x_common[] =
  163. {
  164. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_INDEX, 0xffffffff, 0x00000000),
  165. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGRBM_CAM_DATA, 0xffffffff, 0x2544c382)
  166. };
  167. static const struct soc15_reg_golden golden_settings_gc_9_2_1[] =
  168. {
  169. SOC15_REG_GOLDEN_VALUE(GC, 0, mmDB_DEBUG2, 0xf00fffff, 0x00000420),
  170. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_GPU_ID, 0x0000000f, 0x00000000),
  171. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_BINNER_EVENT_CNTL_3, 0x00000003, 0x82400024),
  172. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE, 0x3fffffff, 0x00000001),
  173. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000),
  174. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSH_MEM_CONFIG, 0x00001000, 0x00001000),
  175. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_0, 0x0007ffff, 0x00000800),
  176. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_CU_1, 0x0007ffff, 0x00000800),
  177. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_0, 0x01ffffff, 0x0000ff87),
  178. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_RESOURCE_RESERVE_EN_CU_1, 0x01ffffff, 0x0000ff8f),
  179. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSQC_CONFIG, 0x03000000, 0x020a2000),
  180. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTA_CNTL_AUX, 0xfffffeef, 0x010b0000),
  181. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x4a2c0e68),
  182. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0xb5d3f197),
  183. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_CACHE_INVALIDATION, 0x3fff3af3, 0x19200000),
  184. SOC15_REG_GOLDEN_VALUE(GC, 0, mmVGT_GS_MAX_WAVE_ID, 0x00000fff, 0x000003ff)
  185. };
  186. static const struct soc15_reg_golden golden_settings_gc_9_2_1_vg12[] =
  187. {
  188. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_DCC_CONFIG, 0x00000080, 0x04000080),
  189. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL, 0xfffdf3cf, 0x00014104),
  190. SOC15_REG_GOLDEN_VALUE(GC, 0, mmCB_HW_CONTROL_2, 0x0f000000, 0x0a000000),
  191. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG, 0xffff77ff, 0x24104041),
  192. SOC15_REG_GOLDEN_VALUE(GC, 0, mmGB_ADDR_CONFIG_READ, 0xffff77ff, 0x24104041),
  193. SOC15_REG_GOLDEN_VALUE(GC, 0, mmPA_SC_ENHANCE_1, 0xffffffff, 0x04040000),
  194. SOC15_REG_GOLDEN_VALUE(GC, 0, mmSPI_CONFIG_CNTL_1, 0xffff03ff, 0x01000107),
  195. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000),
  196. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTCP_CHAN_STEER_LO, 0xffffffff, 0x76325410),
  197. SOC15_REG_GOLDEN_VALUE(GC, 0, mmTD_CNTL, 0x01bd9f33, 0x01000000)
  198. };
  199. static const u32 GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[] =
  200. {
  201. mmRLC_SRM_INDEX_CNTL_ADDR_0 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  202. mmRLC_SRM_INDEX_CNTL_ADDR_1 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  203. mmRLC_SRM_INDEX_CNTL_ADDR_2 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  204. mmRLC_SRM_INDEX_CNTL_ADDR_3 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  205. mmRLC_SRM_INDEX_CNTL_ADDR_4 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  206. mmRLC_SRM_INDEX_CNTL_ADDR_5 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  207. mmRLC_SRM_INDEX_CNTL_ADDR_6 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  208. mmRLC_SRM_INDEX_CNTL_ADDR_7 - mmRLC_SRM_INDEX_CNTL_ADDR_0,
  209. };
  210. static const u32 GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[] =
  211. {
  212. mmRLC_SRM_INDEX_CNTL_DATA_0 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  213. mmRLC_SRM_INDEX_CNTL_DATA_1 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  214. mmRLC_SRM_INDEX_CNTL_DATA_2 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  215. mmRLC_SRM_INDEX_CNTL_DATA_3 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  216. mmRLC_SRM_INDEX_CNTL_DATA_4 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  217. mmRLC_SRM_INDEX_CNTL_DATA_5 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  218. mmRLC_SRM_INDEX_CNTL_DATA_6 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  219. mmRLC_SRM_INDEX_CNTL_DATA_7 - mmRLC_SRM_INDEX_CNTL_DATA_0,
  220. };
  221. #define VEGA10_GB_ADDR_CONFIG_GOLDEN 0x2a114042
  222. #define VEGA12_GB_ADDR_CONFIG_GOLDEN 0x24104041
  223. #define RAVEN_GB_ADDR_CONFIG_GOLDEN 0x24000042
  224. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev);
  225. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev);
  226. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev);
  227. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev);
  228. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  229. struct amdgpu_cu_info *cu_info);
  230. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev);
  231. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance);
  232. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  233. static void gfx_v9_0_init_golden_registers(struct amdgpu_device *adev)
  234. {
  235. switch (adev->asic_type) {
  236. case CHIP_VEGA10:
  237. soc15_program_register_sequence(adev,
  238. golden_settings_gc_9_0,
  239. ARRAY_SIZE(golden_settings_gc_9_0));
  240. soc15_program_register_sequence(adev,
  241. golden_settings_gc_9_0_vg10,
  242. ARRAY_SIZE(golden_settings_gc_9_0_vg10));
  243. break;
  244. case CHIP_VEGA12:
  245. soc15_program_register_sequence(adev,
  246. golden_settings_gc_9_2_1,
  247. ARRAY_SIZE(golden_settings_gc_9_2_1));
  248. soc15_program_register_sequence(adev,
  249. golden_settings_gc_9_2_1_vg12,
  250. ARRAY_SIZE(golden_settings_gc_9_2_1_vg12));
  251. break;
  252. case CHIP_VEGA20:
  253. soc15_program_register_sequence(adev,
  254. golden_settings_gc_9_0,
  255. ARRAY_SIZE(golden_settings_gc_9_0));
  256. soc15_program_register_sequence(adev,
  257. golden_settings_gc_9_0_vg20,
  258. ARRAY_SIZE(golden_settings_gc_9_0_vg20));
  259. break;
  260. case CHIP_RAVEN:
  261. soc15_program_register_sequence(adev,
  262. golden_settings_gc_9_1,
  263. ARRAY_SIZE(golden_settings_gc_9_1));
  264. soc15_program_register_sequence(adev,
  265. golden_settings_gc_9_1_rv1,
  266. ARRAY_SIZE(golden_settings_gc_9_1_rv1));
  267. break;
  268. default:
  269. break;
  270. }
  271. soc15_program_register_sequence(adev, golden_settings_gc_9_x_common,
  272. (const u32)ARRAY_SIZE(golden_settings_gc_9_x_common));
  273. }
  274. static void gfx_v9_0_scratch_init(struct amdgpu_device *adev)
  275. {
  276. adev->gfx.scratch.num_reg = 8;
  277. adev->gfx.scratch.reg_base = SOC15_REG_OFFSET(GC, 0, mmSCRATCH_REG0);
  278. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  279. }
  280. static void gfx_v9_0_write_data_to_reg(struct amdgpu_ring *ring, int eng_sel,
  281. bool wc, uint32_t reg, uint32_t val)
  282. {
  283. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  284. amdgpu_ring_write(ring, WRITE_DATA_ENGINE_SEL(eng_sel) |
  285. WRITE_DATA_DST_SEL(0) |
  286. (wc ? WR_CONFIRM : 0));
  287. amdgpu_ring_write(ring, reg);
  288. amdgpu_ring_write(ring, 0);
  289. amdgpu_ring_write(ring, val);
  290. }
  291. static void gfx_v9_0_wait_reg_mem(struct amdgpu_ring *ring, int eng_sel,
  292. int mem_space, int opt, uint32_t addr0,
  293. uint32_t addr1, uint32_t ref, uint32_t mask,
  294. uint32_t inv)
  295. {
  296. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  297. amdgpu_ring_write(ring,
  298. /* memory (1) or register (0) */
  299. (WAIT_REG_MEM_MEM_SPACE(mem_space) |
  300. WAIT_REG_MEM_OPERATION(opt) | /* wait */
  301. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  302. WAIT_REG_MEM_ENGINE(eng_sel)));
  303. if (mem_space)
  304. BUG_ON(addr0 & 0x3); /* Dword align */
  305. amdgpu_ring_write(ring, addr0);
  306. amdgpu_ring_write(ring, addr1);
  307. amdgpu_ring_write(ring, ref);
  308. amdgpu_ring_write(ring, mask);
  309. amdgpu_ring_write(ring, inv); /* poll interval */
  310. }
  311. static int gfx_v9_0_ring_test_ring(struct amdgpu_ring *ring)
  312. {
  313. struct amdgpu_device *adev = ring->adev;
  314. uint32_t scratch;
  315. uint32_t tmp = 0;
  316. unsigned i;
  317. int r;
  318. r = amdgpu_gfx_scratch_get(adev, &scratch);
  319. if (r) {
  320. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  321. return r;
  322. }
  323. WREG32(scratch, 0xCAFEDEAD);
  324. r = amdgpu_ring_alloc(ring, 3);
  325. if (r) {
  326. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  327. ring->idx, r);
  328. amdgpu_gfx_scratch_free(adev, scratch);
  329. return r;
  330. }
  331. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  332. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  333. amdgpu_ring_write(ring, 0xDEADBEEF);
  334. amdgpu_ring_commit(ring);
  335. for (i = 0; i < adev->usec_timeout; i++) {
  336. tmp = RREG32(scratch);
  337. if (tmp == 0xDEADBEEF)
  338. break;
  339. DRM_UDELAY(1);
  340. }
  341. if (i < adev->usec_timeout) {
  342. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  343. ring->idx, i);
  344. } else {
  345. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  346. ring->idx, scratch, tmp);
  347. r = -EINVAL;
  348. }
  349. amdgpu_gfx_scratch_free(adev, scratch);
  350. return r;
  351. }
  352. static int gfx_v9_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  353. {
  354. struct amdgpu_device *adev = ring->adev;
  355. struct amdgpu_ib ib;
  356. struct dma_fence *f = NULL;
  357. unsigned index;
  358. uint64_t gpu_addr;
  359. uint32_t tmp;
  360. long r;
  361. r = amdgpu_device_wb_get(adev, &index);
  362. if (r) {
  363. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  364. return r;
  365. }
  366. gpu_addr = adev->wb.gpu_addr + (index * 4);
  367. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  368. memset(&ib, 0, sizeof(ib));
  369. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  370. if (r) {
  371. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  372. goto err1;
  373. }
  374. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  375. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  376. ib.ptr[2] = lower_32_bits(gpu_addr);
  377. ib.ptr[3] = upper_32_bits(gpu_addr);
  378. ib.ptr[4] = 0xDEADBEEF;
  379. ib.length_dw = 5;
  380. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  381. if (r)
  382. goto err2;
  383. r = dma_fence_wait_timeout(f, false, timeout);
  384. if (r == 0) {
  385. DRM_ERROR("amdgpu: IB test timed out.\n");
  386. r = -ETIMEDOUT;
  387. goto err2;
  388. } else if (r < 0) {
  389. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  390. goto err2;
  391. }
  392. tmp = adev->wb.wb[index];
  393. if (tmp == 0xDEADBEEF) {
  394. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  395. r = 0;
  396. } else {
  397. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  398. r = -EINVAL;
  399. }
  400. err2:
  401. amdgpu_ib_free(adev, &ib, NULL);
  402. dma_fence_put(f);
  403. err1:
  404. amdgpu_device_wb_free(adev, index);
  405. return r;
  406. }
  407. static void gfx_v9_0_free_microcode(struct amdgpu_device *adev)
  408. {
  409. release_firmware(adev->gfx.pfp_fw);
  410. adev->gfx.pfp_fw = NULL;
  411. release_firmware(adev->gfx.me_fw);
  412. adev->gfx.me_fw = NULL;
  413. release_firmware(adev->gfx.ce_fw);
  414. adev->gfx.ce_fw = NULL;
  415. release_firmware(adev->gfx.rlc_fw);
  416. adev->gfx.rlc_fw = NULL;
  417. release_firmware(adev->gfx.mec_fw);
  418. adev->gfx.mec_fw = NULL;
  419. release_firmware(adev->gfx.mec2_fw);
  420. adev->gfx.mec2_fw = NULL;
  421. kfree(adev->gfx.rlc.register_list_format);
  422. }
  423. static void gfx_v9_0_init_rlc_ext_microcode(struct amdgpu_device *adev)
  424. {
  425. const struct rlc_firmware_header_v2_1 *rlc_hdr;
  426. rlc_hdr = (const struct rlc_firmware_header_v2_1 *)adev->gfx.rlc_fw->data;
  427. adev->gfx.rlc_srlc_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_ucode_ver);
  428. adev->gfx.rlc_srlc_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_cntl_feature_ver);
  429. adev->gfx.rlc.save_restore_list_cntl_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_cntl_size_bytes);
  430. adev->gfx.rlc.save_restore_list_cntl = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_cntl_offset_bytes);
  431. adev->gfx.rlc_srlg_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_ucode_ver);
  432. adev->gfx.rlc_srlg_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_gpm_feature_ver);
  433. adev->gfx.rlc.save_restore_list_gpm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_gpm_size_bytes);
  434. adev->gfx.rlc.save_restore_list_gpm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_gpm_offset_bytes);
  435. adev->gfx.rlc_srls_fw_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_ucode_ver);
  436. adev->gfx.rlc_srls_feature_version = le32_to_cpu(rlc_hdr->save_restore_list_srm_feature_ver);
  437. adev->gfx.rlc.save_restore_list_srm_size_bytes = le32_to_cpu(rlc_hdr->save_restore_list_srm_size_bytes);
  438. adev->gfx.rlc.save_restore_list_srm = (u8 *)rlc_hdr + le32_to_cpu(rlc_hdr->save_restore_list_srm_offset_bytes);
  439. adev->gfx.rlc.reg_list_format_direct_reg_list_length =
  440. le32_to_cpu(rlc_hdr->reg_list_format_direct_reg_list_length);
  441. }
  442. static int gfx_v9_0_init_microcode(struct amdgpu_device *adev)
  443. {
  444. const char *chip_name;
  445. char fw_name[30];
  446. int err;
  447. struct amdgpu_firmware_info *info = NULL;
  448. const struct common_firmware_header *header = NULL;
  449. const struct gfx_firmware_header_v1_0 *cp_hdr;
  450. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  451. unsigned int *tmp = NULL;
  452. unsigned int i = 0;
  453. uint16_t version_major;
  454. uint16_t version_minor;
  455. DRM_DEBUG("\n");
  456. switch (adev->asic_type) {
  457. case CHIP_VEGA10:
  458. chip_name = "vega10";
  459. break;
  460. case CHIP_VEGA12:
  461. chip_name = "vega12";
  462. break;
  463. case CHIP_VEGA20:
  464. chip_name = "vega20";
  465. break;
  466. case CHIP_RAVEN:
  467. chip_name = "raven";
  468. break;
  469. default:
  470. BUG();
  471. }
  472. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  473. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  474. if (err)
  475. goto out;
  476. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  477. if (err)
  478. goto out;
  479. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  480. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  481. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  482. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  483. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  484. if (err)
  485. goto out;
  486. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  487. if (err)
  488. goto out;
  489. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  490. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  491. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  492. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  493. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  494. if (err)
  495. goto out;
  496. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  497. if (err)
  498. goto out;
  499. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  500. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  501. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  502. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  503. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  504. if (err)
  505. goto out;
  506. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  507. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  508. version_major = le16_to_cpu(rlc_hdr->header.header_version_major);
  509. version_minor = le16_to_cpu(rlc_hdr->header.header_version_minor);
  510. if (version_major == 2 && version_minor == 1)
  511. adev->gfx.rlc.is_rlc_v2_1 = true;
  512. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  513. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  514. adev->gfx.rlc.save_and_restore_offset =
  515. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  516. adev->gfx.rlc.clear_state_descriptor_offset =
  517. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  518. adev->gfx.rlc.avail_scratch_ram_locations =
  519. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  520. adev->gfx.rlc.reg_restore_list_size =
  521. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  522. adev->gfx.rlc.reg_list_format_start =
  523. le32_to_cpu(rlc_hdr->reg_list_format_start);
  524. adev->gfx.rlc.reg_list_format_separate_start =
  525. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  526. adev->gfx.rlc.starting_offsets_start =
  527. le32_to_cpu(rlc_hdr->starting_offsets_start);
  528. adev->gfx.rlc.reg_list_format_size_bytes =
  529. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  530. adev->gfx.rlc.reg_list_size_bytes =
  531. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  532. adev->gfx.rlc.register_list_format =
  533. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  534. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  535. if (!adev->gfx.rlc.register_list_format) {
  536. err = -ENOMEM;
  537. goto out;
  538. }
  539. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  540. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  541. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  542. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  543. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  544. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  545. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  546. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  547. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  548. if (adev->gfx.rlc.is_rlc_v2_1)
  549. gfx_v9_0_init_rlc_ext_microcode(adev);
  550. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  551. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  552. if (err)
  553. goto out;
  554. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  555. if (err)
  556. goto out;
  557. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  558. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  559. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  560. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  561. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  562. if (!err) {
  563. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  564. if (err)
  565. goto out;
  566. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  567. adev->gfx.mec2_fw->data;
  568. adev->gfx.mec2_fw_version =
  569. le32_to_cpu(cp_hdr->header.ucode_version);
  570. adev->gfx.mec2_feature_version =
  571. le32_to_cpu(cp_hdr->ucode_feature_version);
  572. } else {
  573. err = 0;
  574. adev->gfx.mec2_fw = NULL;
  575. }
  576. if (adev->firmware.load_type == AMDGPU_FW_LOAD_PSP) {
  577. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  578. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  579. info->fw = adev->gfx.pfp_fw;
  580. header = (const struct common_firmware_header *)info->fw->data;
  581. adev->firmware.fw_size +=
  582. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  583. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  584. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  585. info->fw = adev->gfx.me_fw;
  586. header = (const struct common_firmware_header *)info->fw->data;
  587. adev->firmware.fw_size +=
  588. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  589. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  590. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  591. info->fw = adev->gfx.ce_fw;
  592. header = (const struct common_firmware_header *)info->fw->data;
  593. adev->firmware.fw_size +=
  594. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  595. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  596. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  597. info->fw = adev->gfx.rlc_fw;
  598. header = (const struct common_firmware_header *)info->fw->data;
  599. adev->firmware.fw_size +=
  600. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  601. if (adev->gfx.rlc.is_rlc_v2_1 &&
  602. adev->gfx.rlc.save_restore_list_cntl_size_bytes &&
  603. adev->gfx.rlc.save_restore_list_gpm_size_bytes &&
  604. adev->gfx.rlc.save_restore_list_srm_size_bytes) {
  605. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL];
  606. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_CNTL;
  607. info->fw = adev->gfx.rlc_fw;
  608. adev->firmware.fw_size +=
  609. ALIGN(adev->gfx.rlc.save_restore_list_cntl_size_bytes, PAGE_SIZE);
  610. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM];
  611. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_GPM_MEM;
  612. info->fw = adev->gfx.rlc_fw;
  613. adev->firmware.fw_size +=
  614. ALIGN(adev->gfx.rlc.save_restore_list_gpm_size_bytes, PAGE_SIZE);
  615. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM];
  616. info->ucode_id = AMDGPU_UCODE_ID_RLC_RESTORE_LIST_SRM_MEM;
  617. info->fw = adev->gfx.rlc_fw;
  618. adev->firmware.fw_size +=
  619. ALIGN(adev->gfx.rlc.save_restore_list_srm_size_bytes, PAGE_SIZE);
  620. }
  621. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  622. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  623. info->fw = adev->gfx.mec_fw;
  624. header = (const struct common_firmware_header *)info->fw->data;
  625. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  626. adev->firmware.fw_size +=
  627. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  628. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1_JT];
  629. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1_JT;
  630. info->fw = adev->gfx.mec_fw;
  631. adev->firmware.fw_size +=
  632. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  633. if (adev->gfx.mec2_fw) {
  634. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  635. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  636. info->fw = adev->gfx.mec2_fw;
  637. header = (const struct common_firmware_header *)info->fw->data;
  638. cp_hdr = (const struct gfx_firmware_header_v1_0 *)info->fw->data;
  639. adev->firmware.fw_size +=
  640. ALIGN(le32_to_cpu(header->ucode_size_bytes) - le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  641. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2_JT];
  642. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2_JT;
  643. info->fw = adev->gfx.mec2_fw;
  644. adev->firmware.fw_size +=
  645. ALIGN(le32_to_cpu(cp_hdr->jt_size) * 4, PAGE_SIZE);
  646. }
  647. }
  648. out:
  649. if (err) {
  650. dev_err(adev->dev,
  651. "gfx9: Failed to load firmware \"%s\"\n",
  652. fw_name);
  653. release_firmware(adev->gfx.pfp_fw);
  654. adev->gfx.pfp_fw = NULL;
  655. release_firmware(adev->gfx.me_fw);
  656. adev->gfx.me_fw = NULL;
  657. release_firmware(adev->gfx.ce_fw);
  658. adev->gfx.ce_fw = NULL;
  659. release_firmware(adev->gfx.rlc_fw);
  660. adev->gfx.rlc_fw = NULL;
  661. release_firmware(adev->gfx.mec_fw);
  662. adev->gfx.mec_fw = NULL;
  663. release_firmware(adev->gfx.mec2_fw);
  664. adev->gfx.mec2_fw = NULL;
  665. }
  666. return err;
  667. }
  668. static u32 gfx_v9_0_get_csb_size(struct amdgpu_device *adev)
  669. {
  670. u32 count = 0;
  671. const struct cs_section_def *sect = NULL;
  672. const struct cs_extent_def *ext = NULL;
  673. /* begin clear state */
  674. count += 2;
  675. /* context control state */
  676. count += 3;
  677. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  678. for (ext = sect->section; ext->extent != NULL; ++ext) {
  679. if (sect->id == SECT_CONTEXT)
  680. count += 2 + ext->reg_count;
  681. else
  682. return 0;
  683. }
  684. }
  685. /* end clear state */
  686. count += 2;
  687. /* clear state */
  688. count += 2;
  689. return count;
  690. }
  691. static void gfx_v9_0_get_csb_buffer(struct amdgpu_device *adev,
  692. volatile u32 *buffer)
  693. {
  694. u32 count = 0, i;
  695. const struct cs_section_def *sect = NULL;
  696. const struct cs_extent_def *ext = NULL;
  697. if (adev->gfx.rlc.cs_data == NULL)
  698. return;
  699. if (buffer == NULL)
  700. return;
  701. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  702. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  703. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  704. buffer[count++] = cpu_to_le32(0x80000000);
  705. buffer[count++] = cpu_to_le32(0x80000000);
  706. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  707. for (ext = sect->section; ext->extent != NULL; ++ext) {
  708. if (sect->id == SECT_CONTEXT) {
  709. buffer[count++] =
  710. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  711. buffer[count++] = cpu_to_le32(ext->reg_index -
  712. PACKET3_SET_CONTEXT_REG_START);
  713. for (i = 0; i < ext->reg_count; i++)
  714. buffer[count++] = cpu_to_le32(ext->extent[i]);
  715. } else {
  716. return;
  717. }
  718. }
  719. }
  720. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  721. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  722. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  723. buffer[count++] = cpu_to_le32(0);
  724. }
  725. static void gfx_v9_0_init_lbpw(struct amdgpu_device *adev)
  726. {
  727. uint32_t data;
  728. /* set mmRLC_LB_THR_CONFIG_1/2/3/4 */
  729. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_1, 0x0000007F);
  730. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_2, 0x0333A5A7);
  731. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_3, 0x00000077);
  732. WREG32_SOC15(GC, 0, mmRLC_LB_THR_CONFIG_4, (0x30 | 0x40 << 8 | 0x02FA << 16));
  733. /* set mmRLC_LB_CNTR_INIT = 0x0000_0000 */
  734. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_INIT, 0x00000000);
  735. /* set mmRLC_LB_CNTR_MAX = 0x0000_0500 */
  736. WREG32_SOC15(GC, 0, mmRLC_LB_CNTR_MAX, 0x00000500);
  737. mutex_lock(&adev->grbm_idx_mutex);
  738. /* set mmRLC_LB_INIT_CU_MASK thru broadcast mode to enable all SE/SH*/
  739. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  740. WREG32_SOC15(GC, 0, mmRLC_LB_INIT_CU_MASK, 0xffffffff);
  741. /* set mmRLC_LB_PARAMS = 0x003F_1006 */
  742. data = REG_SET_FIELD(0, RLC_LB_PARAMS, FIFO_SAMPLES, 0x0003);
  743. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLES, 0x0010);
  744. data |= REG_SET_FIELD(data, RLC_LB_PARAMS, PG_IDLE_SAMPLE_INTERVAL, 0x033F);
  745. WREG32_SOC15(GC, 0, mmRLC_LB_PARAMS, data);
  746. /* set mmRLC_GPM_GENERAL_7[31-16] = 0x00C0 */
  747. data = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7);
  748. data &= 0x0000FFFF;
  749. data |= 0x00C00000;
  750. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_7, data);
  751. /* set RLC_LB_ALWAYS_ACTIVE_CU_MASK = 0xFFF */
  752. WREG32_SOC15(GC, 0, mmRLC_LB_ALWAYS_ACTIVE_CU_MASK, 0xFFF);
  753. /* set RLC_LB_CNTL = 0x8000_0095, 31 bit is reserved,
  754. * but used for RLC_LB_CNTL configuration */
  755. data = RLC_LB_CNTL__LB_CNT_SPIM_ACTIVE_MASK;
  756. data |= REG_SET_FIELD(data, RLC_LB_CNTL, CU_MASK_USED_OFF_HYST, 0x09);
  757. data |= REG_SET_FIELD(data, RLC_LB_CNTL, RESERVED, 0x80000);
  758. WREG32_SOC15(GC, 0, mmRLC_LB_CNTL, data);
  759. mutex_unlock(&adev->grbm_idx_mutex);
  760. }
  761. static void gfx_v9_0_enable_lbpw(struct amdgpu_device *adev, bool enable)
  762. {
  763. WREG32_FIELD15(GC, 0, RLC_LB_CNTL, LOAD_BALANCE_ENABLE, enable ? 1 : 0);
  764. }
  765. static void rv_init_cp_jump_table(struct amdgpu_device *adev)
  766. {
  767. const __le32 *fw_data;
  768. volatile u32 *dst_ptr;
  769. int me, i, max_me = 5;
  770. u32 bo_offset = 0;
  771. u32 table_offset, table_size;
  772. /* write the cp table buffer */
  773. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  774. for (me = 0; me < max_me; me++) {
  775. if (me == 0) {
  776. const struct gfx_firmware_header_v1_0 *hdr =
  777. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  778. fw_data = (const __le32 *)
  779. (adev->gfx.ce_fw->data +
  780. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  781. table_offset = le32_to_cpu(hdr->jt_offset);
  782. table_size = le32_to_cpu(hdr->jt_size);
  783. } else if (me == 1) {
  784. const struct gfx_firmware_header_v1_0 *hdr =
  785. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  786. fw_data = (const __le32 *)
  787. (adev->gfx.pfp_fw->data +
  788. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  789. table_offset = le32_to_cpu(hdr->jt_offset);
  790. table_size = le32_to_cpu(hdr->jt_size);
  791. } else if (me == 2) {
  792. const struct gfx_firmware_header_v1_0 *hdr =
  793. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  794. fw_data = (const __le32 *)
  795. (adev->gfx.me_fw->data +
  796. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  797. table_offset = le32_to_cpu(hdr->jt_offset);
  798. table_size = le32_to_cpu(hdr->jt_size);
  799. } else if (me == 3) {
  800. const struct gfx_firmware_header_v1_0 *hdr =
  801. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  802. fw_data = (const __le32 *)
  803. (adev->gfx.mec_fw->data +
  804. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  805. table_offset = le32_to_cpu(hdr->jt_offset);
  806. table_size = le32_to_cpu(hdr->jt_size);
  807. } else if (me == 4) {
  808. const struct gfx_firmware_header_v1_0 *hdr =
  809. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  810. fw_data = (const __le32 *)
  811. (adev->gfx.mec2_fw->data +
  812. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  813. table_offset = le32_to_cpu(hdr->jt_offset);
  814. table_size = le32_to_cpu(hdr->jt_size);
  815. }
  816. for (i = 0; i < table_size; i ++) {
  817. dst_ptr[bo_offset + i] =
  818. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  819. }
  820. bo_offset += table_size;
  821. }
  822. }
  823. static void gfx_v9_0_rlc_fini(struct amdgpu_device *adev)
  824. {
  825. /* clear state block */
  826. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  827. &adev->gfx.rlc.clear_state_gpu_addr,
  828. (void **)&adev->gfx.rlc.cs_ptr);
  829. /* jump table block */
  830. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  831. &adev->gfx.rlc.cp_table_gpu_addr,
  832. (void **)&adev->gfx.rlc.cp_table_ptr);
  833. }
  834. static int gfx_v9_0_rlc_init(struct amdgpu_device *adev)
  835. {
  836. volatile u32 *dst_ptr;
  837. u32 dws;
  838. const struct cs_section_def *cs_data;
  839. int r;
  840. adev->gfx.rlc.cs_data = gfx9_cs_data;
  841. cs_data = adev->gfx.rlc.cs_data;
  842. if (cs_data) {
  843. /* clear state block */
  844. adev->gfx.rlc.clear_state_size = dws = gfx_v9_0_get_csb_size(adev);
  845. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  846. AMDGPU_GEM_DOMAIN_VRAM,
  847. &adev->gfx.rlc.clear_state_obj,
  848. &adev->gfx.rlc.clear_state_gpu_addr,
  849. (void **)&adev->gfx.rlc.cs_ptr);
  850. if (r) {
  851. dev_err(adev->dev, "(%d) failed to create rlc csb bo\n",
  852. r);
  853. gfx_v9_0_rlc_fini(adev);
  854. return r;
  855. }
  856. /* set up the cs buffer */
  857. dst_ptr = adev->gfx.rlc.cs_ptr;
  858. gfx_v9_0_get_csb_buffer(adev, dst_ptr);
  859. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  860. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  861. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  862. }
  863. if (adev->asic_type == CHIP_RAVEN) {
  864. /* TODO: double check the cp_table_size for RV */
  865. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  866. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  867. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  868. &adev->gfx.rlc.cp_table_obj,
  869. &adev->gfx.rlc.cp_table_gpu_addr,
  870. (void **)&adev->gfx.rlc.cp_table_ptr);
  871. if (r) {
  872. dev_err(adev->dev,
  873. "(%d) failed to create cp table bo\n", r);
  874. gfx_v9_0_rlc_fini(adev);
  875. return r;
  876. }
  877. rv_init_cp_jump_table(adev);
  878. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  879. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  880. gfx_v9_0_init_lbpw(adev);
  881. }
  882. return 0;
  883. }
  884. static int gfx_v9_0_csb_vram_pin(struct amdgpu_device *adev)
  885. {
  886. int r;
  887. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, false);
  888. if (unlikely(r != 0))
  889. return r;
  890. r = amdgpu_bo_pin(adev->gfx.rlc.clear_state_obj,
  891. AMDGPU_GEM_DOMAIN_VRAM);
  892. if (!r)
  893. adev->gfx.rlc.clear_state_gpu_addr =
  894. amdgpu_bo_gpu_offset(adev->gfx.rlc.clear_state_obj);
  895. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  896. return r;
  897. }
  898. static void gfx_v9_0_csb_vram_unpin(struct amdgpu_device *adev)
  899. {
  900. int r;
  901. if (!adev->gfx.rlc.clear_state_obj)
  902. return;
  903. r = amdgpu_bo_reserve(adev->gfx.rlc.clear_state_obj, true);
  904. if (likely(r == 0)) {
  905. amdgpu_bo_unpin(adev->gfx.rlc.clear_state_obj);
  906. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  907. }
  908. }
  909. static void gfx_v9_0_mec_fini(struct amdgpu_device *adev)
  910. {
  911. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  912. amdgpu_bo_free_kernel(&adev->gfx.mec.mec_fw_obj, NULL, NULL);
  913. }
  914. static int gfx_v9_0_mec_init(struct amdgpu_device *adev)
  915. {
  916. int r;
  917. u32 *hpd;
  918. const __le32 *fw_data;
  919. unsigned fw_size;
  920. u32 *fw;
  921. size_t mec_hpd_size;
  922. const struct gfx_firmware_header_v1_0 *mec_hdr;
  923. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  924. /* take ownership of the relevant compute queues */
  925. amdgpu_gfx_compute_queue_acquire(adev);
  926. mec_hpd_size = adev->gfx.num_compute_rings * GFX9_MEC_HPD_SIZE;
  927. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  928. AMDGPU_GEM_DOMAIN_GTT,
  929. &adev->gfx.mec.hpd_eop_obj,
  930. &adev->gfx.mec.hpd_eop_gpu_addr,
  931. (void **)&hpd);
  932. if (r) {
  933. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  934. gfx_v9_0_mec_fini(adev);
  935. return r;
  936. }
  937. memset(hpd, 0, adev->gfx.mec.hpd_eop_obj->tbo.mem.size);
  938. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  939. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  940. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  941. fw_data = (const __le32 *)
  942. (adev->gfx.mec_fw->data +
  943. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  944. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  945. r = amdgpu_bo_create_reserved(adev, mec_hdr->header.ucode_size_bytes,
  946. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GTT,
  947. &adev->gfx.mec.mec_fw_obj,
  948. &adev->gfx.mec.mec_fw_gpu_addr,
  949. (void **)&fw);
  950. if (r) {
  951. dev_warn(adev->dev, "(%d) create mec firmware bo failed\n", r);
  952. gfx_v9_0_mec_fini(adev);
  953. return r;
  954. }
  955. memcpy(fw, fw_data, fw_size);
  956. amdgpu_bo_kunmap(adev->gfx.mec.mec_fw_obj);
  957. amdgpu_bo_unreserve(adev->gfx.mec.mec_fw_obj);
  958. return 0;
  959. }
  960. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  961. {
  962. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  963. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  964. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  965. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  966. (SQ_IND_INDEX__FORCE_READ_MASK));
  967. return RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  968. }
  969. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  970. uint32_t wave, uint32_t thread,
  971. uint32_t regno, uint32_t num, uint32_t *out)
  972. {
  973. WREG32_SOC15(GC, 0, mmSQ_IND_INDEX,
  974. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  975. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  976. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  977. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  978. (SQ_IND_INDEX__FORCE_READ_MASK) |
  979. (SQ_IND_INDEX__AUTO_INCR_MASK));
  980. while (num--)
  981. *(out++) = RREG32_SOC15(GC, 0, mmSQ_IND_DATA);
  982. }
  983. static void gfx_v9_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  984. {
  985. /* type 1 wave data */
  986. dst[(*no_fields)++] = 1;
  987. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  988. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  989. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  990. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  991. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  992. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  993. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  994. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  995. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  996. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  997. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  998. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  999. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  1000. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  1001. }
  1002. static void gfx_v9_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  1003. uint32_t wave, uint32_t start,
  1004. uint32_t size, uint32_t *dst)
  1005. {
  1006. wave_read_regs(
  1007. adev, simd, wave, 0,
  1008. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  1009. }
  1010. static void gfx_v9_0_read_wave_vgprs(struct amdgpu_device *adev, uint32_t simd,
  1011. uint32_t wave, uint32_t thread,
  1012. uint32_t start, uint32_t size,
  1013. uint32_t *dst)
  1014. {
  1015. wave_read_regs(
  1016. adev, simd, wave, thread,
  1017. start + SQIND_WAVE_VGPRS_OFFSET, size, dst);
  1018. }
  1019. static void gfx_v9_0_select_me_pipe_q(struct amdgpu_device *adev,
  1020. u32 me, u32 pipe, u32 q)
  1021. {
  1022. soc15_grbm_select(adev, me, pipe, q, 0);
  1023. }
  1024. static const struct amdgpu_gfx_funcs gfx_v9_0_gfx_funcs = {
  1025. .get_gpu_clock_counter = &gfx_v9_0_get_gpu_clock_counter,
  1026. .select_se_sh = &gfx_v9_0_select_se_sh,
  1027. .read_wave_data = &gfx_v9_0_read_wave_data,
  1028. .read_wave_sgprs = &gfx_v9_0_read_wave_sgprs,
  1029. .read_wave_vgprs = &gfx_v9_0_read_wave_vgprs,
  1030. .select_me_pipe_q = &gfx_v9_0_select_me_pipe_q
  1031. };
  1032. static int gfx_v9_0_gpu_early_init(struct amdgpu_device *adev)
  1033. {
  1034. u32 gb_addr_config;
  1035. int err;
  1036. adev->gfx.funcs = &gfx_v9_0_gfx_funcs;
  1037. switch (adev->asic_type) {
  1038. case CHIP_VEGA10:
  1039. adev->gfx.config.max_hw_contexts = 8;
  1040. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1041. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1042. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1043. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1044. gb_addr_config = VEGA10_GB_ADDR_CONFIG_GOLDEN;
  1045. break;
  1046. case CHIP_VEGA12:
  1047. adev->gfx.config.max_hw_contexts = 8;
  1048. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1049. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1050. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1051. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1052. gb_addr_config = VEGA12_GB_ADDR_CONFIG_GOLDEN;
  1053. DRM_INFO("fix gfx.config for vega12\n");
  1054. break;
  1055. case CHIP_VEGA20:
  1056. adev->gfx.config.max_hw_contexts = 8;
  1057. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1058. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1059. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1060. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1061. gb_addr_config = RREG32_SOC15(GC, 0, mmGB_ADDR_CONFIG);
  1062. gb_addr_config &= ~0xf3e777ff;
  1063. gb_addr_config |= 0x22014042;
  1064. /* check vbios table if gpu info is not available */
  1065. err = amdgpu_atomfirmware_get_gfx_info(adev);
  1066. if (err)
  1067. return err;
  1068. break;
  1069. case CHIP_RAVEN:
  1070. adev->gfx.config.max_hw_contexts = 8;
  1071. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1072. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1073. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1074. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x4C0;
  1075. gb_addr_config = RAVEN_GB_ADDR_CONFIG_GOLDEN;
  1076. break;
  1077. default:
  1078. BUG();
  1079. break;
  1080. }
  1081. adev->gfx.config.gb_addr_config = gb_addr_config;
  1082. adev->gfx.config.gb_addr_config_fields.num_pipes = 1 <<
  1083. REG_GET_FIELD(
  1084. adev->gfx.config.gb_addr_config,
  1085. GB_ADDR_CONFIG,
  1086. NUM_PIPES);
  1087. adev->gfx.config.max_tile_pipes =
  1088. adev->gfx.config.gb_addr_config_fields.num_pipes;
  1089. adev->gfx.config.gb_addr_config_fields.num_banks = 1 <<
  1090. REG_GET_FIELD(
  1091. adev->gfx.config.gb_addr_config,
  1092. GB_ADDR_CONFIG,
  1093. NUM_BANKS);
  1094. adev->gfx.config.gb_addr_config_fields.max_compress_frags = 1 <<
  1095. REG_GET_FIELD(
  1096. adev->gfx.config.gb_addr_config,
  1097. GB_ADDR_CONFIG,
  1098. MAX_COMPRESSED_FRAGS);
  1099. adev->gfx.config.gb_addr_config_fields.num_rb_per_se = 1 <<
  1100. REG_GET_FIELD(
  1101. adev->gfx.config.gb_addr_config,
  1102. GB_ADDR_CONFIG,
  1103. NUM_RB_PER_SE);
  1104. adev->gfx.config.gb_addr_config_fields.num_se = 1 <<
  1105. REG_GET_FIELD(
  1106. adev->gfx.config.gb_addr_config,
  1107. GB_ADDR_CONFIG,
  1108. NUM_SHADER_ENGINES);
  1109. adev->gfx.config.gb_addr_config_fields.pipe_interleave_size = 1 << (8 +
  1110. REG_GET_FIELD(
  1111. adev->gfx.config.gb_addr_config,
  1112. GB_ADDR_CONFIG,
  1113. PIPE_INTERLEAVE_SIZE));
  1114. return 0;
  1115. }
  1116. static int gfx_v9_0_ngg_create_buf(struct amdgpu_device *adev,
  1117. struct amdgpu_ngg_buf *ngg_buf,
  1118. int size_se,
  1119. int default_size_se)
  1120. {
  1121. int r;
  1122. if (size_se < 0) {
  1123. dev_err(adev->dev, "Buffer size is invalid: %d\n", size_se);
  1124. return -EINVAL;
  1125. }
  1126. size_se = size_se ? size_se : default_size_se;
  1127. ngg_buf->size = size_se * adev->gfx.config.max_shader_engines;
  1128. r = amdgpu_bo_create_kernel(adev, ngg_buf->size,
  1129. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1130. &ngg_buf->bo,
  1131. &ngg_buf->gpu_addr,
  1132. NULL);
  1133. if (r) {
  1134. dev_err(adev->dev, "(%d) failed to create NGG buffer\n", r);
  1135. return r;
  1136. }
  1137. ngg_buf->bo_size = amdgpu_bo_size(ngg_buf->bo);
  1138. return r;
  1139. }
  1140. static int gfx_v9_0_ngg_fini(struct amdgpu_device *adev)
  1141. {
  1142. int i;
  1143. for (i = 0; i < NGG_BUF_MAX; i++)
  1144. amdgpu_bo_free_kernel(&adev->gfx.ngg.buf[i].bo,
  1145. &adev->gfx.ngg.buf[i].gpu_addr,
  1146. NULL);
  1147. memset(&adev->gfx.ngg.buf[0], 0,
  1148. sizeof(struct amdgpu_ngg_buf) * NGG_BUF_MAX);
  1149. adev->gfx.ngg.init = false;
  1150. return 0;
  1151. }
  1152. static int gfx_v9_0_ngg_init(struct amdgpu_device *adev)
  1153. {
  1154. int r;
  1155. if (!amdgpu_ngg || adev->gfx.ngg.init == true)
  1156. return 0;
  1157. /* GDS reserve memory: 64 bytes alignment */
  1158. adev->gfx.ngg.gds_reserve_size = ALIGN(5 * 4, 0x40);
  1159. adev->gds.mem.total_size -= adev->gfx.ngg.gds_reserve_size;
  1160. adev->gds.mem.gfx_partition_size -= adev->gfx.ngg.gds_reserve_size;
  1161. adev->gfx.ngg.gds_reserve_addr = RREG32_SOC15(GC, 0, mmGDS_VMID0_BASE);
  1162. adev->gfx.ngg.gds_reserve_addr += RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  1163. /* Primitive Buffer */
  1164. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PRIM],
  1165. amdgpu_prim_buf_per_se,
  1166. 64 * 1024);
  1167. if (r) {
  1168. dev_err(adev->dev, "Failed to create Primitive Buffer\n");
  1169. goto err;
  1170. }
  1171. /* Position Buffer */
  1172. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_POS],
  1173. amdgpu_pos_buf_per_se,
  1174. 256 * 1024);
  1175. if (r) {
  1176. dev_err(adev->dev, "Failed to create Position Buffer\n");
  1177. goto err;
  1178. }
  1179. /* Control Sideband */
  1180. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_CNTL],
  1181. amdgpu_cntl_sb_buf_per_se,
  1182. 256);
  1183. if (r) {
  1184. dev_err(adev->dev, "Failed to create Control Sideband Buffer\n");
  1185. goto err;
  1186. }
  1187. /* Parameter Cache, not created by default */
  1188. if (amdgpu_param_buf_per_se <= 0)
  1189. goto out;
  1190. r = gfx_v9_0_ngg_create_buf(adev, &adev->gfx.ngg.buf[NGG_PARAM],
  1191. amdgpu_param_buf_per_se,
  1192. 512 * 1024);
  1193. if (r) {
  1194. dev_err(adev->dev, "Failed to create Parameter Cache\n");
  1195. goto err;
  1196. }
  1197. out:
  1198. adev->gfx.ngg.init = true;
  1199. return 0;
  1200. err:
  1201. gfx_v9_0_ngg_fini(adev);
  1202. return r;
  1203. }
  1204. static int gfx_v9_0_ngg_en(struct amdgpu_device *adev)
  1205. {
  1206. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  1207. int r;
  1208. u32 data, base;
  1209. if (!amdgpu_ngg)
  1210. return 0;
  1211. /* Program buffer size */
  1212. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_1, INDEX_BUF_SIZE,
  1213. adev->gfx.ngg.buf[NGG_PRIM].size >> 8);
  1214. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_1, POS_BUF_SIZE,
  1215. adev->gfx.ngg.buf[NGG_POS].size >> 8);
  1216. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_1, data);
  1217. data = REG_SET_FIELD(0, WD_BUF_RESOURCE_2, CNTL_SB_BUF_SIZE,
  1218. adev->gfx.ngg.buf[NGG_CNTL].size >> 8);
  1219. data = REG_SET_FIELD(data, WD_BUF_RESOURCE_2, PARAM_BUF_SIZE,
  1220. adev->gfx.ngg.buf[NGG_PARAM].size >> 10);
  1221. WREG32_SOC15(GC, 0, mmWD_BUF_RESOURCE_2, data);
  1222. /* Program buffer base address */
  1223. base = lower_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1224. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE, BASE, base);
  1225. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE, data);
  1226. base = upper_32_bits(adev->gfx.ngg.buf[NGG_PRIM].gpu_addr);
  1227. data = REG_SET_FIELD(0, WD_INDEX_BUF_BASE_HI, BASE_HI, base);
  1228. WREG32_SOC15(GC, 0, mmWD_INDEX_BUF_BASE_HI, data);
  1229. base = lower_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1230. data = REG_SET_FIELD(0, WD_POS_BUF_BASE, BASE, base);
  1231. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE, data);
  1232. base = upper_32_bits(adev->gfx.ngg.buf[NGG_POS].gpu_addr);
  1233. data = REG_SET_FIELD(0, WD_POS_BUF_BASE_HI, BASE_HI, base);
  1234. WREG32_SOC15(GC, 0, mmWD_POS_BUF_BASE_HI, data);
  1235. base = lower_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1236. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE, BASE, base);
  1237. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE, data);
  1238. base = upper_32_bits(adev->gfx.ngg.buf[NGG_CNTL].gpu_addr);
  1239. data = REG_SET_FIELD(0, WD_CNTL_SB_BUF_BASE_HI, BASE_HI, base);
  1240. WREG32_SOC15(GC, 0, mmWD_CNTL_SB_BUF_BASE_HI, data);
  1241. /* Clear GDS reserved memory */
  1242. r = amdgpu_ring_alloc(ring, 17);
  1243. if (r) {
  1244. DRM_ERROR("amdgpu: NGG failed to lock ring %d (%d).\n",
  1245. ring->idx, r);
  1246. return r;
  1247. }
  1248. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1249. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE),
  1250. (adev->gds.mem.total_size +
  1251. adev->gfx.ngg.gds_reserve_size) >>
  1252. AMDGPU_GDS_SHIFT);
  1253. amdgpu_ring_write(ring, PACKET3(PACKET3_DMA_DATA, 5));
  1254. amdgpu_ring_write(ring, (PACKET3_DMA_DATA_CP_SYNC |
  1255. PACKET3_DMA_DATA_DST_SEL(1) |
  1256. PACKET3_DMA_DATA_SRC_SEL(2)));
  1257. amdgpu_ring_write(ring, 0);
  1258. amdgpu_ring_write(ring, 0);
  1259. amdgpu_ring_write(ring, adev->gfx.ngg.gds_reserve_addr);
  1260. amdgpu_ring_write(ring, 0);
  1261. amdgpu_ring_write(ring, PACKET3_DMA_DATA_CMD_RAW_WAIT |
  1262. adev->gfx.ngg.gds_reserve_size);
  1263. gfx_v9_0_write_data_to_reg(ring, 0, false,
  1264. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE), 0);
  1265. amdgpu_ring_commit(ring);
  1266. return 0;
  1267. }
  1268. static int gfx_v9_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1269. int mec, int pipe, int queue)
  1270. {
  1271. int r;
  1272. unsigned irq_type;
  1273. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1274. ring = &adev->gfx.compute_ring[ring_id];
  1275. /* mec0 is me1 */
  1276. ring->me = mec + 1;
  1277. ring->pipe = pipe;
  1278. ring->queue = queue;
  1279. ring->ring_obj = NULL;
  1280. ring->use_doorbell = true;
  1281. ring->doorbell_index = (AMDGPU_DOORBELL_MEC_RING0 + ring_id) << 1;
  1282. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1283. + (ring_id * GFX9_MEC_HPD_SIZE);
  1284. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1285. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1286. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1287. + ring->pipe;
  1288. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1289. r = amdgpu_ring_init(adev, ring, 1024,
  1290. &adev->gfx.eop_irq, irq_type);
  1291. if (r)
  1292. return r;
  1293. return 0;
  1294. }
  1295. static int gfx_v9_0_sw_init(void *handle)
  1296. {
  1297. int i, j, k, r, ring_id;
  1298. struct amdgpu_ring *ring;
  1299. struct amdgpu_kiq *kiq;
  1300. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1301. switch (adev->asic_type) {
  1302. case CHIP_VEGA10:
  1303. case CHIP_VEGA12:
  1304. case CHIP_VEGA20:
  1305. case CHIP_RAVEN:
  1306. adev->gfx.mec.num_mec = 2;
  1307. break;
  1308. default:
  1309. adev->gfx.mec.num_mec = 1;
  1310. break;
  1311. }
  1312. adev->gfx.mec.num_pipe_per_mec = 4;
  1313. adev->gfx.mec.num_queue_per_pipe = 8;
  1314. /* KIQ event */
  1315. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_IB2_INTERRUPT_PKT, &adev->gfx.kiq.irq);
  1316. if (r)
  1317. return r;
  1318. /* EOP Event */
  1319. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_EOP_INTERRUPT, &adev->gfx.eop_irq);
  1320. if (r)
  1321. return r;
  1322. /* Privileged reg */
  1323. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_REG_FAULT,
  1324. &adev->gfx.priv_reg_irq);
  1325. if (r)
  1326. return r;
  1327. /* Privileged inst */
  1328. r = amdgpu_irq_add_id(adev, SOC15_IH_CLIENTID_GRBM_CP, GFX_9_0__SRCID__CP_PRIV_INSTR_FAULT,
  1329. &adev->gfx.priv_inst_irq);
  1330. if (r)
  1331. return r;
  1332. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1333. gfx_v9_0_scratch_init(adev);
  1334. r = gfx_v9_0_init_microcode(adev);
  1335. if (r) {
  1336. DRM_ERROR("Failed to load gfx firmware!\n");
  1337. return r;
  1338. }
  1339. r = gfx_v9_0_rlc_init(adev);
  1340. if (r) {
  1341. DRM_ERROR("Failed to init rlc BOs!\n");
  1342. return r;
  1343. }
  1344. r = gfx_v9_0_mec_init(adev);
  1345. if (r) {
  1346. DRM_ERROR("Failed to init MEC BOs!\n");
  1347. return r;
  1348. }
  1349. /* set up the gfx ring */
  1350. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1351. ring = &adev->gfx.gfx_ring[i];
  1352. ring->ring_obj = NULL;
  1353. if (!i)
  1354. sprintf(ring->name, "gfx");
  1355. else
  1356. sprintf(ring->name, "gfx_%d", i);
  1357. ring->use_doorbell = true;
  1358. ring->doorbell_index = AMDGPU_DOORBELL64_GFX_RING0 << 1;
  1359. r = amdgpu_ring_init(adev, ring, 1024,
  1360. &adev->gfx.eop_irq, AMDGPU_CP_IRQ_GFX_EOP);
  1361. if (r)
  1362. return r;
  1363. }
  1364. /* set up the compute queues - allocate horizontally across pipes */
  1365. ring_id = 0;
  1366. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1367. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1368. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1369. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1370. continue;
  1371. r = gfx_v9_0_compute_ring_init(adev,
  1372. ring_id,
  1373. i, k, j);
  1374. if (r)
  1375. return r;
  1376. ring_id++;
  1377. }
  1378. }
  1379. }
  1380. r = amdgpu_gfx_kiq_init(adev, GFX9_MEC_HPD_SIZE);
  1381. if (r) {
  1382. DRM_ERROR("Failed to init KIQ BOs!\n");
  1383. return r;
  1384. }
  1385. kiq = &adev->gfx.kiq;
  1386. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1387. if (r)
  1388. return r;
  1389. /* create MQD for all compute queues as wel as KIQ for SRIOV case */
  1390. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct v9_mqd_allocation));
  1391. if (r)
  1392. return r;
  1393. /* reserve GDS, GWS and OA resource for gfx */
  1394. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1395. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1396. &adev->gds.gds_gfx_bo, NULL, NULL);
  1397. if (r)
  1398. return r;
  1399. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1400. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1401. &adev->gds.gws_gfx_bo, NULL, NULL);
  1402. if (r)
  1403. return r;
  1404. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1405. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1406. &adev->gds.oa_gfx_bo, NULL, NULL);
  1407. if (r)
  1408. return r;
  1409. adev->gfx.ce_ram_size = 0x8000;
  1410. r = gfx_v9_0_gpu_early_init(adev);
  1411. if (r)
  1412. return r;
  1413. r = gfx_v9_0_ngg_init(adev);
  1414. if (r)
  1415. return r;
  1416. return 0;
  1417. }
  1418. static int gfx_v9_0_sw_fini(void *handle)
  1419. {
  1420. int i;
  1421. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1422. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1423. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1424. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1425. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1426. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1427. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1428. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1429. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1430. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1431. amdgpu_gfx_kiq_fini(adev);
  1432. gfx_v9_0_mec_fini(adev);
  1433. gfx_v9_0_ngg_fini(adev);
  1434. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1435. &adev->gfx.rlc.clear_state_gpu_addr,
  1436. (void **)&adev->gfx.rlc.cs_ptr);
  1437. if (adev->asic_type == CHIP_RAVEN) {
  1438. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  1439. &adev->gfx.rlc.cp_table_gpu_addr,
  1440. (void **)&adev->gfx.rlc.cp_table_ptr);
  1441. }
  1442. gfx_v9_0_free_microcode(adev);
  1443. return 0;
  1444. }
  1445. static void gfx_v9_0_tiling_mode_table_init(struct amdgpu_device *adev)
  1446. {
  1447. /* TODO */
  1448. }
  1449. static void gfx_v9_0_select_se_sh(struct amdgpu_device *adev, u32 se_num, u32 sh_num, u32 instance)
  1450. {
  1451. u32 data;
  1452. if (instance == 0xffffffff)
  1453. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  1454. else
  1455. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  1456. if (se_num == 0xffffffff)
  1457. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  1458. else
  1459. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  1460. if (sh_num == 0xffffffff)
  1461. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  1462. else
  1463. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  1464. WREG32_SOC15(GC, 0, mmGRBM_GFX_INDEX, data);
  1465. }
  1466. static u32 gfx_v9_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  1467. {
  1468. u32 data, mask;
  1469. data = RREG32_SOC15(GC, 0, mmCC_RB_BACKEND_DISABLE);
  1470. data |= RREG32_SOC15(GC, 0, mmGC_USER_RB_BACKEND_DISABLE);
  1471. data &= CC_RB_BACKEND_DISABLE__BACKEND_DISABLE_MASK;
  1472. data >>= GC_USER_RB_BACKEND_DISABLE__BACKEND_DISABLE__SHIFT;
  1473. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  1474. adev->gfx.config.max_sh_per_se);
  1475. return (~data) & mask;
  1476. }
  1477. static void gfx_v9_0_setup_rb(struct amdgpu_device *adev)
  1478. {
  1479. int i, j;
  1480. u32 data;
  1481. u32 active_rbs = 0;
  1482. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  1483. adev->gfx.config.max_sh_per_se;
  1484. mutex_lock(&adev->grbm_idx_mutex);
  1485. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1486. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1487. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1488. data = gfx_v9_0_get_rb_active_bitmap(adev);
  1489. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  1490. rb_bitmap_width_per_sh);
  1491. }
  1492. }
  1493. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1494. mutex_unlock(&adev->grbm_idx_mutex);
  1495. adev->gfx.config.backend_enable_mask = active_rbs;
  1496. adev->gfx.config.num_rbs = hweight32(active_rbs);
  1497. }
  1498. #define DEFAULT_SH_MEM_BASES (0x6000)
  1499. #define FIRST_COMPUTE_VMID (8)
  1500. #define LAST_COMPUTE_VMID (16)
  1501. static void gfx_v9_0_init_compute_vmid(struct amdgpu_device *adev)
  1502. {
  1503. int i;
  1504. uint32_t sh_mem_config;
  1505. uint32_t sh_mem_bases;
  1506. /*
  1507. * Configure apertures:
  1508. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  1509. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  1510. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  1511. */
  1512. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  1513. sh_mem_config = SH_MEM_ADDRESS_MODE_64 |
  1514. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  1515. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT;
  1516. mutex_lock(&adev->srbm_mutex);
  1517. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  1518. soc15_grbm_select(adev, 0, 0, 0, i);
  1519. /* CP and shaders */
  1520. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, sh_mem_config);
  1521. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases);
  1522. }
  1523. soc15_grbm_select(adev, 0, 0, 0, 0);
  1524. mutex_unlock(&adev->srbm_mutex);
  1525. }
  1526. static void gfx_v9_0_gpu_init(struct amdgpu_device *adev)
  1527. {
  1528. u32 tmp;
  1529. int i;
  1530. WREG32_FIELD15(GC, 0, GRBM_CNTL, READ_TIMEOUT, 0xff);
  1531. gfx_v9_0_tiling_mode_table_init(adev);
  1532. gfx_v9_0_setup_rb(adev);
  1533. gfx_v9_0_get_cu_info(adev, &adev->gfx.cu_info);
  1534. adev->gfx.config.db_debug2 = RREG32_SOC15(GC, 0, mmDB_DEBUG2);
  1535. /* XXX SH_MEM regs */
  1536. /* where to put LDS, scratch, GPUVM in FSA64 space */
  1537. mutex_lock(&adev->srbm_mutex);
  1538. for (i = 0; i < adev->vm_manager.id_mgr[AMDGPU_GFXHUB].num_ids; i++) {
  1539. soc15_grbm_select(adev, 0, 0, 0, i);
  1540. /* CP and shaders */
  1541. if (i == 0) {
  1542. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1543. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1544. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1545. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, 0);
  1546. } else {
  1547. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, ALIGNMENT_MODE,
  1548. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  1549. WREG32_SOC15(GC, 0, mmSH_MEM_CONFIG, tmp);
  1550. tmp = REG_SET_FIELD(0, SH_MEM_BASES, PRIVATE_BASE,
  1551. (adev->gmc.private_aperture_start >> 48));
  1552. tmp = REG_SET_FIELD(tmp, SH_MEM_BASES, SHARED_BASE,
  1553. (adev->gmc.shared_aperture_start >> 48));
  1554. WREG32_SOC15(GC, 0, mmSH_MEM_BASES, tmp);
  1555. }
  1556. }
  1557. soc15_grbm_select(adev, 0, 0, 0, 0);
  1558. mutex_unlock(&adev->srbm_mutex);
  1559. gfx_v9_0_init_compute_vmid(adev);
  1560. }
  1561. static void gfx_v9_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  1562. {
  1563. u32 i, j, k;
  1564. u32 mask;
  1565. mutex_lock(&adev->grbm_idx_mutex);
  1566. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  1567. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  1568. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  1569. for (k = 0; k < adev->usec_timeout; k++) {
  1570. if (RREG32_SOC15(GC, 0, mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  1571. break;
  1572. udelay(1);
  1573. }
  1574. if (k == adev->usec_timeout) {
  1575. gfx_v9_0_select_se_sh(adev, 0xffffffff,
  1576. 0xffffffff, 0xffffffff);
  1577. mutex_unlock(&adev->grbm_idx_mutex);
  1578. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  1579. i, j);
  1580. return;
  1581. }
  1582. }
  1583. }
  1584. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  1585. mutex_unlock(&adev->grbm_idx_mutex);
  1586. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  1587. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  1588. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  1589. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  1590. for (k = 0; k < adev->usec_timeout; k++) {
  1591. if ((RREG32_SOC15(GC, 0, mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  1592. break;
  1593. udelay(1);
  1594. }
  1595. }
  1596. static void gfx_v9_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  1597. bool enable)
  1598. {
  1599. u32 tmp = RREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0);
  1600. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  1601. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  1602. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  1603. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  1604. WREG32_SOC15(GC, 0, mmCP_INT_CNTL_RING0, tmp);
  1605. }
  1606. static void gfx_v9_0_init_csb(struct amdgpu_device *adev)
  1607. {
  1608. /* csib */
  1609. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_HI),
  1610. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  1611. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_ADDR_LO),
  1612. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  1613. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_CSIB_LENGTH),
  1614. adev->gfx.rlc.clear_state_size);
  1615. }
  1616. static void gfx_v9_1_parse_ind_reg_list(int *register_list_format,
  1617. int indirect_offset,
  1618. int list_size,
  1619. int *unique_indirect_regs,
  1620. int unique_indirect_reg_count,
  1621. int *indirect_start_offsets,
  1622. int *indirect_start_offsets_count,
  1623. int max_start_offsets_count)
  1624. {
  1625. int idx;
  1626. for (; indirect_offset < list_size; indirect_offset++) {
  1627. WARN_ON(*indirect_start_offsets_count >= max_start_offsets_count);
  1628. indirect_start_offsets[*indirect_start_offsets_count] = indirect_offset;
  1629. *indirect_start_offsets_count = *indirect_start_offsets_count + 1;
  1630. while (register_list_format[indirect_offset] != 0xFFFFFFFF) {
  1631. indirect_offset += 2;
  1632. /* look for the matching indice */
  1633. for (idx = 0; idx < unique_indirect_reg_count; idx++) {
  1634. if (unique_indirect_regs[idx] ==
  1635. register_list_format[indirect_offset] ||
  1636. !unique_indirect_regs[idx])
  1637. break;
  1638. }
  1639. BUG_ON(idx >= unique_indirect_reg_count);
  1640. if (!unique_indirect_regs[idx])
  1641. unique_indirect_regs[idx] = register_list_format[indirect_offset];
  1642. indirect_offset++;
  1643. }
  1644. }
  1645. }
  1646. static int gfx_v9_1_init_rlc_save_restore_list(struct amdgpu_device *adev)
  1647. {
  1648. int unique_indirect_regs[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1649. int unique_indirect_reg_count = 0;
  1650. int indirect_start_offsets[] = {0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0, 0x0};
  1651. int indirect_start_offsets_count = 0;
  1652. int list_size = 0;
  1653. int i = 0, j = 0;
  1654. u32 tmp = 0;
  1655. u32 *register_list_format =
  1656. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  1657. if (!register_list_format)
  1658. return -ENOMEM;
  1659. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  1660. adev->gfx.rlc.reg_list_format_size_bytes);
  1661. /* setup unique_indirect_regs array and indirect_start_offsets array */
  1662. unique_indirect_reg_count = ARRAY_SIZE(unique_indirect_regs);
  1663. gfx_v9_1_parse_ind_reg_list(register_list_format,
  1664. adev->gfx.rlc.reg_list_format_direct_reg_list_length,
  1665. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  1666. unique_indirect_regs,
  1667. unique_indirect_reg_count,
  1668. indirect_start_offsets,
  1669. &indirect_start_offsets_count,
  1670. ARRAY_SIZE(indirect_start_offsets));
  1671. /* enable auto inc in case it is disabled */
  1672. tmp = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL));
  1673. tmp |= RLC_SRM_CNTL__AUTO_INCR_ADDR_MASK;
  1674. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_CNTL), tmp);
  1675. /* write register_restore table to offset 0x0 using RLC_SRM_ARAM_ADDR/DATA */
  1676. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_ADDR),
  1677. RLC_SAVE_RESTORE_ADDR_STARTING_OFFSET);
  1678. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  1679. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_ARAM_DATA),
  1680. adev->gfx.rlc.register_restore[i]);
  1681. /* load indirect register */
  1682. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1683. adev->gfx.rlc.reg_list_format_start);
  1684. /* direct register portion */
  1685. for (i = 0; i < adev->gfx.rlc.reg_list_format_direct_reg_list_length; i++)
  1686. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1687. register_list_format[i]);
  1688. /* indirect register portion */
  1689. while (i < (adev->gfx.rlc.reg_list_format_size_bytes >> 2)) {
  1690. if (register_list_format[i] == 0xFFFFFFFF) {
  1691. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1692. continue;
  1693. }
  1694. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1695. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, register_list_format[i++]);
  1696. for (j = 0; j < unique_indirect_reg_count; j++) {
  1697. if (register_list_format[i] == unique_indirect_regs[j]) {
  1698. WREG32_SOC15(GC, 0, mmRLC_GPM_SCRATCH_DATA, j);
  1699. break;
  1700. }
  1701. }
  1702. BUG_ON(j >= unique_indirect_reg_count);
  1703. i++;
  1704. }
  1705. /* set save/restore list size */
  1706. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  1707. list_size = list_size >> 1;
  1708. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1709. adev->gfx.rlc.reg_restore_list_size);
  1710. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA), list_size);
  1711. /* write the starting offsets to RLC scratch ram */
  1712. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_ADDR),
  1713. adev->gfx.rlc.starting_offsets_start);
  1714. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  1715. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_GPM_SCRATCH_DATA),
  1716. indirect_start_offsets[i]);
  1717. /* load unique indirect regs*/
  1718. for (i = 0; i < ARRAY_SIZE(unique_indirect_regs); i++) {
  1719. if (unique_indirect_regs[i] != 0) {
  1720. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_ADDR_0)
  1721. + GFX_RLC_SRM_INDEX_CNTL_ADDR_OFFSETS[i],
  1722. unique_indirect_regs[i] & 0x3FFFF);
  1723. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_SRM_INDEX_CNTL_DATA_0)
  1724. + GFX_RLC_SRM_INDEX_CNTL_DATA_OFFSETS[i],
  1725. unique_indirect_regs[i] >> 20);
  1726. }
  1727. }
  1728. kfree(register_list_format);
  1729. return 0;
  1730. }
  1731. static void gfx_v9_0_enable_save_restore_machine(struct amdgpu_device *adev)
  1732. {
  1733. WREG32_FIELD15(GC, 0, RLC_SRM_CNTL, SRM_ENABLE, 1);
  1734. }
  1735. static void pwr_10_0_gfxip_control_over_cgpg(struct amdgpu_device *adev,
  1736. bool enable)
  1737. {
  1738. uint32_t data = 0;
  1739. uint32_t default_data = 0;
  1740. default_data = data = RREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS));
  1741. if (enable == true) {
  1742. /* enable GFXIP control over CGPG */
  1743. data |= PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1744. if(default_data != data)
  1745. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1746. /* update status */
  1747. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS_MASK;
  1748. data |= (2 << PWR_MISC_CNTL_STATUS__PWR_GFXOFF_STATUS__SHIFT);
  1749. if(default_data != data)
  1750. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1751. } else {
  1752. /* restore GFXIP control over GCPG */
  1753. data &= ~PWR_MISC_CNTL_STATUS__PWR_GFX_RLC_CGPG_EN_MASK;
  1754. if(default_data != data)
  1755. WREG32(SOC15_REG_OFFSET(PWR, 0, mmPWR_MISC_CNTL_STATUS), data);
  1756. }
  1757. }
  1758. static void gfx_v9_0_init_gfx_power_gating(struct amdgpu_device *adev)
  1759. {
  1760. uint32_t data = 0;
  1761. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1762. AMD_PG_SUPPORT_GFX_SMG |
  1763. AMD_PG_SUPPORT_GFX_DMG)) {
  1764. /* init IDLE_POLL_COUNT = 60 */
  1765. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL));
  1766. data &= ~CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT_MASK;
  1767. data |= (0x60 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  1768. WREG32(SOC15_REG_OFFSET(GC, 0, mmCP_RB_WPTR_POLL_CNTL), data);
  1769. /* init RLC PG Delay */
  1770. data = 0;
  1771. data |= (0x10 << RLC_PG_DELAY__POWER_UP_DELAY__SHIFT);
  1772. data |= (0x10 << RLC_PG_DELAY__POWER_DOWN_DELAY__SHIFT);
  1773. data |= (0x10 << RLC_PG_DELAY__CMD_PROPAGATE_DELAY__SHIFT);
  1774. data |= (0x40 << RLC_PG_DELAY__MEM_SLEEP_DELAY__SHIFT);
  1775. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY), data);
  1776. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2));
  1777. data &= ~RLC_PG_DELAY_2__SERDES_CMD_DELAY_MASK;
  1778. data |= (0x4 << RLC_PG_DELAY_2__SERDES_CMD_DELAY__SHIFT);
  1779. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_2), data);
  1780. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3));
  1781. data &= ~RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG_MASK;
  1782. data |= (0xff << RLC_PG_DELAY_3__CGCG_ACTIVE_BEFORE_CGPG__SHIFT);
  1783. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_DELAY_3), data);
  1784. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL));
  1785. data &= ~RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD_MASK;
  1786. /* program GRBM_REG_SAVE_GFX_IDLE_THRESHOLD to 0x55f0 */
  1787. data |= (0x55f0 << RLC_AUTO_PG_CTRL__GRBM_REG_SAVE_GFX_IDLE_THRESHOLD__SHIFT);
  1788. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_AUTO_PG_CTRL), data);
  1789. pwr_10_0_gfxip_control_over_cgpg(adev, true);
  1790. }
  1791. }
  1792. static void gfx_v9_0_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  1793. bool enable)
  1794. {
  1795. uint32_t data = 0;
  1796. uint32_t default_data = 0;
  1797. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1798. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1799. SMU_CLK_SLOWDOWN_ON_PU_ENABLE,
  1800. enable ? 1 : 0);
  1801. if (default_data != data)
  1802. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1803. }
  1804. static void gfx_v9_0_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  1805. bool enable)
  1806. {
  1807. uint32_t data = 0;
  1808. uint32_t default_data = 0;
  1809. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1810. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1811. SMU_CLK_SLOWDOWN_ON_PD_ENABLE,
  1812. enable ? 1 : 0);
  1813. if(default_data != data)
  1814. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1815. }
  1816. static void gfx_v9_0_enable_cp_power_gating(struct amdgpu_device *adev,
  1817. bool enable)
  1818. {
  1819. uint32_t data = 0;
  1820. uint32_t default_data = 0;
  1821. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1822. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1823. CP_PG_DISABLE,
  1824. enable ? 0 : 1);
  1825. if(default_data != data)
  1826. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1827. }
  1828. static void gfx_v9_0_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  1829. bool enable)
  1830. {
  1831. uint32_t data, default_data;
  1832. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1833. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1834. GFX_POWER_GATING_ENABLE,
  1835. enable ? 1 : 0);
  1836. if(default_data != data)
  1837. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1838. }
  1839. static void gfx_v9_0_enable_gfx_pipeline_powergating(struct amdgpu_device *adev,
  1840. bool enable)
  1841. {
  1842. uint32_t data, default_data;
  1843. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1844. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1845. GFX_PIPELINE_PG_ENABLE,
  1846. enable ? 1 : 0);
  1847. if(default_data != data)
  1848. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1849. if (!enable)
  1850. /* read any GFX register to wake up GFX */
  1851. data = RREG32(SOC15_REG_OFFSET(GC, 0, mmDB_RENDER_CONTROL));
  1852. }
  1853. static void gfx_v9_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  1854. bool enable)
  1855. {
  1856. uint32_t data, default_data;
  1857. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1858. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1859. STATIC_PER_CU_PG_ENABLE,
  1860. enable ? 1 : 0);
  1861. if(default_data != data)
  1862. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1863. }
  1864. static void gfx_v9_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  1865. bool enable)
  1866. {
  1867. uint32_t data, default_data;
  1868. default_data = data = RREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL));
  1869. data = REG_SET_FIELD(data, RLC_PG_CNTL,
  1870. DYN_PER_CU_PG_ENABLE,
  1871. enable ? 1 : 0);
  1872. if(default_data != data)
  1873. WREG32(SOC15_REG_OFFSET(GC, 0, mmRLC_PG_CNTL), data);
  1874. }
  1875. static void gfx_v9_0_init_pg(struct amdgpu_device *adev)
  1876. {
  1877. gfx_v9_0_init_csb(adev);
  1878. /*
  1879. * Rlc save restore list is workable since v2_1.
  1880. * And it's needed by gfxoff feature.
  1881. */
  1882. if (adev->gfx.rlc.is_rlc_v2_1) {
  1883. if (adev->asic_type == CHIP_VEGA12)
  1884. gfx_v9_1_init_rlc_save_restore_list(adev);
  1885. gfx_v9_0_enable_save_restore_machine(adev);
  1886. }
  1887. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_PG |
  1888. AMD_PG_SUPPORT_GFX_SMG |
  1889. AMD_PG_SUPPORT_GFX_DMG |
  1890. AMD_PG_SUPPORT_CP |
  1891. AMD_PG_SUPPORT_GDS |
  1892. AMD_PG_SUPPORT_RLC_SMU_HS)) {
  1893. WREG32(mmRLC_JUMP_TABLE_RESTORE,
  1894. adev->gfx.rlc.cp_table_gpu_addr >> 8);
  1895. gfx_v9_0_init_gfx_power_gating(adev);
  1896. }
  1897. }
  1898. void gfx_v9_0_rlc_stop(struct amdgpu_device *adev)
  1899. {
  1900. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 0);
  1901. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  1902. gfx_v9_0_wait_for_rlc_serdes(adev);
  1903. }
  1904. static void gfx_v9_0_rlc_reset(struct amdgpu_device *adev)
  1905. {
  1906. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  1907. udelay(50);
  1908. WREG32_FIELD15(GC, 0, GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  1909. udelay(50);
  1910. }
  1911. static void gfx_v9_0_rlc_start(struct amdgpu_device *adev)
  1912. {
  1913. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1914. u32 rlc_ucode_ver;
  1915. #endif
  1916. WREG32_FIELD15(GC, 0, RLC_CNTL, RLC_ENABLE_F32, 1);
  1917. udelay(50);
  1918. /* carrizo do enable cp interrupt after cp inited */
  1919. if (!(adev->flags & AMD_IS_APU)) {
  1920. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  1921. udelay(50);
  1922. }
  1923. #ifdef AMDGPU_RLC_DEBUG_RETRY
  1924. /* RLC_GPM_GENERAL_6 : RLC Ucode version */
  1925. rlc_ucode_ver = RREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_6);
  1926. if(rlc_ucode_ver == 0x108) {
  1927. DRM_INFO("Using rlc debug ucode. mmRLC_GPM_GENERAL_6 ==0x08%x / fw_ver == %i \n",
  1928. rlc_ucode_ver, adev->gfx.rlc_fw_version);
  1929. /* RLC_GPM_TIMER_INT_3 : Timer interval in RefCLK cycles,
  1930. * default is 0x9C4 to create a 100us interval */
  1931. WREG32_SOC15(GC, 0, mmRLC_GPM_TIMER_INT_3, 0x9C4);
  1932. /* RLC_GPM_GENERAL_12 : Minimum gap between wptr and rptr
  1933. * to disable the page fault retry interrupts, default is
  1934. * 0x100 (256) */
  1935. WREG32_SOC15(GC, 0, mmRLC_GPM_GENERAL_12, 0x100);
  1936. }
  1937. #endif
  1938. }
  1939. static int gfx_v9_0_rlc_load_microcode(struct amdgpu_device *adev)
  1940. {
  1941. const struct rlc_firmware_header_v2_0 *hdr;
  1942. const __le32 *fw_data;
  1943. unsigned i, fw_size;
  1944. if (!adev->gfx.rlc_fw)
  1945. return -EINVAL;
  1946. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1947. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  1948. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  1949. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1950. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  1951. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR,
  1952. RLCG_UCODE_LOADING_START_ADDRESS);
  1953. for (i = 0; i < fw_size; i++)
  1954. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  1955. WREG32_SOC15(GC, 0, mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  1956. return 0;
  1957. }
  1958. static int gfx_v9_0_rlc_resume(struct amdgpu_device *adev)
  1959. {
  1960. int r;
  1961. if (amdgpu_sriov_vf(adev)) {
  1962. gfx_v9_0_init_csb(adev);
  1963. return 0;
  1964. }
  1965. gfx_v9_0_rlc_stop(adev);
  1966. /* disable CG */
  1967. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, 0);
  1968. gfx_v9_0_rlc_reset(adev);
  1969. gfx_v9_0_init_pg(adev);
  1970. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  1971. /* legacy rlc firmware loading */
  1972. r = gfx_v9_0_rlc_load_microcode(adev);
  1973. if (r)
  1974. return r;
  1975. }
  1976. if (adev->asic_type == CHIP_RAVEN) {
  1977. if (amdgpu_lbpw != 0)
  1978. gfx_v9_0_enable_lbpw(adev, true);
  1979. else
  1980. gfx_v9_0_enable_lbpw(adev, false);
  1981. }
  1982. gfx_v9_0_rlc_start(adev);
  1983. return 0;
  1984. }
  1985. static void gfx_v9_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  1986. {
  1987. int i;
  1988. u32 tmp = RREG32_SOC15(GC, 0, mmCP_ME_CNTL);
  1989. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, enable ? 0 : 1);
  1990. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, enable ? 0 : 1);
  1991. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, enable ? 0 : 1);
  1992. if (!enable) {
  1993. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1994. adev->gfx.gfx_ring[i].ready = false;
  1995. }
  1996. WREG32_SOC15(GC, 0, mmCP_ME_CNTL, tmp);
  1997. udelay(50);
  1998. }
  1999. static int gfx_v9_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  2000. {
  2001. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  2002. const struct gfx_firmware_header_v1_0 *ce_hdr;
  2003. const struct gfx_firmware_header_v1_0 *me_hdr;
  2004. const __le32 *fw_data;
  2005. unsigned i, fw_size;
  2006. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  2007. return -EINVAL;
  2008. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  2009. adev->gfx.pfp_fw->data;
  2010. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  2011. adev->gfx.ce_fw->data;
  2012. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  2013. adev->gfx.me_fw->data;
  2014. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  2015. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  2016. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  2017. gfx_v9_0_cp_gfx_enable(adev, false);
  2018. /* PFP */
  2019. fw_data = (const __le32 *)
  2020. (adev->gfx.pfp_fw->data +
  2021. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  2022. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  2023. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, 0);
  2024. for (i = 0; i < fw_size; i++)
  2025. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  2026. WREG32_SOC15(GC, 0, mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  2027. /* CE */
  2028. fw_data = (const __le32 *)
  2029. (adev->gfx.ce_fw->data +
  2030. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  2031. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  2032. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, 0);
  2033. for (i = 0; i < fw_size; i++)
  2034. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  2035. WREG32_SOC15(GC, 0, mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  2036. /* ME */
  2037. fw_data = (const __le32 *)
  2038. (adev->gfx.me_fw->data +
  2039. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  2040. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  2041. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, 0);
  2042. for (i = 0; i < fw_size; i++)
  2043. WREG32_SOC15(GC, 0, mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  2044. WREG32_SOC15(GC, 0, mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  2045. return 0;
  2046. }
  2047. static int gfx_v9_0_cp_gfx_start(struct amdgpu_device *adev)
  2048. {
  2049. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  2050. const struct cs_section_def *sect = NULL;
  2051. const struct cs_extent_def *ext = NULL;
  2052. int r, i, tmp;
  2053. /* init the CP */
  2054. WREG32_SOC15(GC, 0, mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  2055. WREG32_SOC15(GC, 0, mmCP_DEVICE_ID, 1);
  2056. gfx_v9_0_cp_gfx_enable(adev, true);
  2057. r = amdgpu_ring_alloc(ring, gfx_v9_0_get_csb_size(adev) + 4 + 3);
  2058. if (r) {
  2059. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  2060. return r;
  2061. }
  2062. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2063. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  2064. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  2065. amdgpu_ring_write(ring, 0x80000000);
  2066. amdgpu_ring_write(ring, 0x80000000);
  2067. for (sect = gfx9_cs_data; sect->section != NULL; ++sect) {
  2068. for (ext = sect->section; ext->extent != NULL; ++ext) {
  2069. if (sect->id == SECT_CONTEXT) {
  2070. amdgpu_ring_write(ring,
  2071. PACKET3(PACKET3_SET_CONTEXT_REG,
  2072. ext->reg_count));
  2073. amdgpu_ring_write(ring,
  2074. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  2075. for (i = 0; i < ext->reg_count; i++)
  2076. amdgpu_ring_write(ring, ext->extent[i]);
  2077. }
  2078. }
  2079. }
  2080. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  2081. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  2082. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  2083. amdgpu_ring_write(ring, 0);
  2084. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  2085. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  2086. amdgpu_ring_write(ring, 0x8000);
  2087. amdgpu_ring_write(ring, 0x8000);
  2088. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG,1));
  2089. tmp = (PACKET3_SET_UCONFIG_REG_INDEX_TYPE |
  2090. (SOC15_REG_OFFSET(GC, 0, mmVGT_INDEX_TYPE) - PACKET3_SET_UCONFIG_REG_START));
  2091. amdgpu_ring_write(ring, tmp);
  2092. amdgpu_ring_write(ring, 0);
  2093. amdgpu_ring_commit(ring);
  2094. return 0;
  2095. }
  2096. static int gfx_v9_0_cp_gfx_resume(struct amdgpu_device *adev)
  2097. {
  2098. struct amdgpu_ring *ring;
  2099. u32 tmp;
  2100. u32 rb_bufsz;
  2101. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  2102. /* Set the write pointer delay */
  2103. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_DELAY, 0);
  2104. /* set the RB to use vmid 0 */
  2105. WREG32_SOC15(GC, 0, mmCP_RB_VMID, 0);
  2106. /* Set ring buffer size */
  2107. ring = &adev->gfx.gfx_ring[0];
  2108. rb_bufsz = order_base_2(ring->ring_size / 8);
  2109. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  2110. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  2111. #ifdef __BIG_ENDIAN
  2112. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  2113. #endif
  2114. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2115. /* Initialize the ring buffer's write pointers */
  2116. ring->wptr = 0;
  2117. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  2118. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  2119. /* set the wb address wether it's enabled or not */
  2120. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2121. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  2122. WREG32_SOC15(GC, 0, mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & CP_RB_RPTR_ADDR_HI__RB_RPTR_ADDR_HI_MASK);
  2123. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2124. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  2125. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  2126. mdelay(1);
  2127. WREG32_SOC15(GC, 0, mmCP_RB0_CNTL, tmp);
  2128. rb_addr = ring->gpu_addr >> 8;
  2129. WREG32_SOC15(GC, 0, mmCP_RB0_BASE, rb_addr);
  2130. WREG32_SOC15(GC, 0, mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  2131. tmp = RREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL);
  2132. if (ring->use_doorbell) {
  2133. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2134. DOORBELL_OFFSET, ring->doorbell_index);
  2135. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  2136. DOORBELL_EN, 1);
  2137. } else {
  2138. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  2139. }
  2140. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_CONTROL, tmp);
  2141. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  2142. DOORBELL_RANGE_LOWER, ring->doorbell_index);
  2143. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  2144. WREG32_SOC15(GC, 0, mmCP_RB_DOORBELL_RANGE_UPPER,
  2145. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  2146. /* start the ring */
  2147. gfx_v9_0_cp_gfx_start(adev);
  2148. ring->ready = true;
  2149. return 0;
  2150. }
  2151. static void gfx_v9_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  2152. {
  2153. int i;
  2154. if (enable) {
  2155. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL, 0);
  2156. } else {
  2157. WREG32_SOC15(GC, 0, mmCP_MEC_CNTL,
  2158. (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  2159. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2160. adev->gfx.compute_ring[i].ready = false;
  2161. adev->gfx.kiq.ring.ready = false;
  2162. }
  2163. udelay(50);
  2164. }
  2165. static int gfx_v9_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  2166. {
  2167. const struct gfx_firmware_header_v1_0 *mec_hdr;
  2168. const __le32 *fw_data;
  2169. unsigned i;
  2170. u32 tmp;
  2171. if (!adev->gfx.mec_fw)
  2172. return -EINVAL;
  2173. gfx_v9_0_cp_compute_enable(adev, false);
  2174. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  2175. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  2176. fw_data = (const __le32 *)
  2177. (adev->gfx.mec_fw->data +
  2178. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  2179. tmp = 0;
  2180. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, VMID, 0);
  2181. tmp = REG_SET_FIELD(tmp, CP_CPC_IC_BASE_CNTL, CACHE_POLICY, 0);
  2182. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_CNTL, tmp);
  2183. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_LO,
  2184. adev->gfx.mec.mec_fw_gpu_addr & 0xFFFFF000);
  2185. WREG32_SOC15(GC, 0, mmCP_CPC_IC_BASE_HI,
  2186. upper_32_bits(adev->gfx.mec.mec_fw_gpu_addr));
  2187. /* MEC1 */
  2188. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2189. mec_hdr->jt_offset);
  2190. for (i = 0; i < mec_hdr->jt_size; i++)
  2191. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_DATA,
  2192. le32_to_cpup(fw_data + mec_hdr->jt_offset + i));
  2193. WREG32_SOC15(GC, 0, mmCP_MEC_ME1_UCODE_ADDR,
  2194. adev->gfx.mec_fw_version);
  2195. /* Todo : Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  2196. return 0;
  2197. }
  2198. /* KIQ functions */
  2199. static void gfx_v9_0_kiq_setting(struct amdgpu_ring *ring)
  2200. {
  2201. uint32_t tmp;
  2202. struct amdgpu_device *adev = ring->adev;
  2203. /* tell RLC which is KIQ queue */
  2204. tmp = RREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS);
  2205. tmp &= 0xffffff00;
  2206. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  2207. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2208. tmp |= 0x80;
  2209. WREG32_SOC15(GC, 0, mmRLC_CP_SCHEDULERS, tmp);
  2210. }
  2211. static int gfx_v9_0_kiq_kcq_enable(struct amdgpu_device *adev)
  2212. {
  2213. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  2214. uint32_t scratch, tmp = 0;
  2215. uint64_t queue_mask = 0;
  2216. int r, i;
  2217. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  2218. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  2219. continue;
  2220. /* This situation may be hit in the future if a new HW
  2221. * generation exposes more than 64 queues. If so, the
  2222. * definition of queue_mask needs updating */
  2223. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  2224. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  2225. break;
  2226. }
  2227. queue_mask |= (1ull << i);
  2228. }
  2229. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2230. if (r) {
  2231. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2232. return r;
  2233. }
  2234. WREG32(scratch, 0xCAFEDEAD);
  2235. r = amdgpu_ring_alloc(kiq_ring, (7 * adev->gfx.num_compute_rings) + 11);
  2236. if (r) {
  2237. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2238. amdgpu_gfx_scratch_free(adev, scratch);
  2239. return r;
  2240. }
  2241. /* set resources */
  2242. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  2243. amdgpu_ring_write(kiq_ring, PACKET3_SET_RESOURCES_VMID_MASK(0) |
  2244. PACKET3_SET_RESOURCES_QUEUE_TYPE(0)); /* vmid_mask:0 queue_type:0 (KIQ) */
  2245. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  2246. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  2247. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  2248. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  2249. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  2250. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  2251. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2252. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  2253. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  2254. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2255. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  2256. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  2257. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2258. PACKET3_MAP_QUEUES_QUEUE_SEL(0) | /* Queue_Sel */
  2259. PACKET3_MAP_QUEUES_VMID(0) | /* VMID */
  2260. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  2261. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  2262. PACKET3_MAP_QUEUES_ME((ring->me == 1 ? 0 : 1)) |
  2263. PACKET3_MAP_QUEUES_QUEUE_TYPE(0) | /*queue_type: normal compute queue */
  2264. PACKET3_MAP_QUEUES_ALLOC_FORMAT(0) | /* alloc format: all_on_one_pipe */
  2265. PACKET3_MAP_QUEUES_ENGINE_SEL(0) | /* engine_sel: compute */
  2266. PACKET3_MAP_QUEUES_NUM_QUEUES(1)); /* num_queues: must be 1 */
  2267. amdgpu_ring_write(kiq_ring, PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index));
  2268. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  2269. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  2270. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  2271. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  2272. }
  2273. /* write to scratch for completion */
  2274. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2275. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2276. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2277. amdgpu_ring_commit(kiq_ring);
  2278. for (i = 0; i < adev->usec_timeout; i++) {
  2279. tmp = RREG32(scratch);
  2280. if (tmp == 0xDEADBEEF)
  2281. break;
  2282. DRM_UDELAY(1);
  2283. }
  2284. if (i >= adev->usec_timeout) {
  2285. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  2286. scratch, tmp);
  2287. r = -EINVAL;
  2288. }
  2289. amdgpu_gfx_scratch_free(adev, scratch);
  2290. return r;
  2291. }
  2292. static int gfx_v9_0_mqd_init(struct amdgpu_ring *ring)
  2293. {
  2294. struct amdgpu_device *adev = ring->adev;
  2295. struct v9_mqd *mqd = ring->mqd_ptr;
  2296. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  2297. uint32_t tmp;
  2298. mqd->header = 0xC0310800;
  2299. mqd->compute_pipelinestat_enable = 0x00000001;
  2300. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  2301. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  2302. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  2303. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  2304. mqd->compute_misc_reserved = 0x00000003;
  2305. mqd->dynamic_cu_mask_addr_lo =
  2306. lower_32_bits(ring->mqd_gpu_addr
  2307. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2308. mqd->dynamic_cu_mask_addr_hi =
  2309. upper_32_bits(ring->mqd_gpu_addr
  2310. + offsetof(struct v9_mqd_allocation, dynamic_cu_mask));
  2311. eop_base_addr = ring->eop_gpu_addr >> 8;
  2312. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  2313. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  2314. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2315. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL);
  2316. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  2317. (order_base_2(GFX9_MEC_HPD_SIZE / 4) - 1));
  2318. mqd->cp_hqd_eop_control = tmp;
  2319. /* enable doorbell? */
  2320. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2321. if (ring->use_doorbell) {
  2322. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2323. DOORBELL_OFFSET, ring->doorbell_index);
  2324. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2325. DOORBELL_EN, 1);
  2326. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2327. DOORBELL_SOURCE, 0);
  2328. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2329. DOORBELL_HIT, 0);
  2330. } else {
  2331. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2332. DOORBELL_EN, 0);
  2333. }
  2334. mqd->cp_hqd_pq_doorbell_control = tmp;
  2335. /* disable the queue if it's active */
  2336. ring->wptr = 0;
  2337. mqd->cp_hqd_dequeue_request = 0;
  2338. mqd->cp_hqd_pq_rptr = 0;
  2339. mqd->cp_hqd_pq_wptr_lo = 0;
  2340. mqd->cp_hqd_pq_wptr_hi = 0;
  2341. /* set the pointer to the MQD */
  2342. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  2343. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  2344. /* set MQD vmid to 0 */
  2345. tmp = RREG32_SOC15(GC, 0, mmCP_MQD_CONTROL);
  2346. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  2347. mqd->cp_mqd_control = tmp;
  2348. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2349. hqd_gpu_addr = ring->gpu_addr >> 8;
  2350. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  2351. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  2352. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2353. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL);
  2354. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  2355. (order_base_2(ring->ring_size / 4) - 1));
  2356. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  2357. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  2358. #ifdef __BIG_ENDIAN
  2359. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  2360. #endif
  2361. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  2362. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  2363. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  2364. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  2365. mqd->cp_hqd_pq_control = tmp;
  2366. /* set the wb address whether it's enabled or not */
  2367. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  2368. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  2369. mqd->cp_hqd_pq_rptr_report_addr_hi =
  2370. upper_32_bits(wb_gpu_addr) & 0xffff;
  2371. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2372. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  2373. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  2374. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  2375. tmp = 0;
  2376. /* enable the doorbell if requested */
  2377. if (ring->use_doorbell) {
  2378. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL);
  2379. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2380. DOORBELL_OFFSET, ring->doorbell_index);
  2381. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2382. DOORBELL_EN, 1);
  2383. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2384. DOORBELL_SOURCE, 0);
  2385. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  2386. DOORBELL_HIT, 0);
  2387. }
  2388. mqd->cp_hqd_pq_doorbell_control = tmp;
  2389. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2390. ring->wptr = 0;
  2391. mqd->cp_hqd_pq_rptr = RREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR);
  2392. /* set the vmid for the queue */
  2393. mqd->cp_hqd_vmid = 0;
  2394. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE);
  2395. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  2396. mqd->cp_hqd_persistent_state = tmp;
  2397. /* set MIN_IB_AVAIL_SIZE */
  2398. tmp = RREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL);
  2399. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  2400. mqd->cp_hqd_ib_control = tmp;
  2401. /* activate the queue */
  2402. mqd->cp_hqd_active = 1;
  2403. return 0;
  2404. }
  2405. static int gfx_v9_0_kiq_init_register(struct amdgpu_ring *ring)
  2406. {
  2407. struct amdgpu_device *adev = ring->adev;
  2408. struct v9_mqd *mqd = ring->mqd_ptr;
  2409. int j;
  2410. /* disable wptr polling */
  2411. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2412. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR,
  2413. mqd->cp_hqd_eop_base_addr_lo);
  2414. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_BASE_ADDR_HI,
  2415. mqd->cp_hqd_eop_base_addr_hi);
  2416. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  2417. WREG32_SOC15(GC, 0, mmCP_HQD_EOP_CONTROL,
  2418. mqd->cp_hqd_eop_control);
  2419. /* enable doorbell? */
  2420. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2421. mqd->cp_hqd_pq_doorbell_control);
  2422. /* disable the queue if it's active */
  2423. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2424. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2425. for (j = 0; j < adev->usec_timeout; j++) {
  2426. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2427. break;
  2428. udelay(1);
  2429. }
  2430. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2431. mqd->cp_hqd_dequeue_request);
  2432. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR,
  2433. mqd->cp_hqd_pq_rptr);
  2434. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2435. mqd->cp_hqd_pq_wptr_lo);
  2436. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2437. mqd->cp_hqd_pq_wptr_hi);
  2438. }
  2439. /* set the pointer to the MQD */
  2440. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR,
  2441. mqd->cp_mqd_base_addr_lo);
  2442. WREG32_SOC15(GC, 0, mmCP_MQD_BASE_ADDR_HI,
  2443. mqd->cp_mqd_base_addr_hi);
  2444. /* set MQD vmid to 0 */
  2445. WREG32_SOC15(GC, 0, mmCP_MQD_CONTROL,
  2446. mqd->cp_mqd_control);
  2447. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  2448. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE,
  2449. mqd->cp_hqd_pq_base_lo);
  2450. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_BASE_HI,
  2451. mqd->cp_hqd_pq_base_hi);
  2452. /* set up the HQD, this is similar to CP_RB0_CNTL */
  2453. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_CONTROL,
  2454. mqd->cp_hqd_pq_control);
  2455. /* set the wb address whether it's enabled or not */
  2456. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR,
  2457. mqd->cp_hqd_pq_rptr_report_addr_lo);
  2458. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR_REPORT_ADDR_HI,
  2459. mqd->cp_hqd_pq_rptr_report_addr_hi);
  2460. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  2461. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR,
  2462. mqd->cp_hqd_pq_wptr_poll_addr_lo);
  2463. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_POLL_ADDR_HI,
  2464. mqd->cp_hqd_pq_wptr_poll_addr_hi);
  2465. /* enable the doorbell if requested */
  2466. if (ring->use_doorbell) {
  2467. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_LOWER,
  2468. (AMDGPU_DOORBELL64_KIQ *2) << 2);
  2469. WREG32_SOC15(GC, 0, mmCP_MEC_DOORBELL_RANGE_UPPER,
  2470. (AMDGPU_DOORBELL64_USERQUEUE_END * 2) << 2);
  2471. }
  2472. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL,
  2473. mqd->cp_hqd_pq_doorbell_control);
  2474. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  2475. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO,
  2476. mqd->cp_hqd_pq_wptr_lo);
  2477. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI,
  2478. mqd->cp_hqd_pq_wptr_hi);
  2479. /* set the vmid for the queue */
  2480. WREG32_SOC15(GC, 0, mmCP_HQD_VMID, mqd->cp_hqd_vmid);
  2481. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE,
  2482. mqd->cp_hqd_persistent_state);
  2483. /* activate the queue */
  2484. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE,
  2485. mqd->cp_hqd_active);
  2486. if (ring->use_doorbell)
  2487. WREG32_FIELD15(GC, 0, CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  2488. return 0;
  2489. }
  2490. static int gfx_v9_0_kiq_fini_register(struct amdgpu_ring *ring)
  2491. {
  2492. struct amdgpu_device *adev = ring->adev;
  2493. int j;
  2494. /* disable the queue if it's active */
  2495. if (RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1) {
  2496. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST, 1);
  2497. for (j = 0; j < adev->usec_timeout; j++) {
  2498. if (!(RREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE) & 1))
  2499. break;
  2500. udelay(1);
  2501. }
  2502. if (j == AMDGPU_MAX_USEC_TIMEOUT) {
  2503. DRM_DEBUG("KIQ dequeue request failed.\n");
  2504. /* Manual disable if dequeue request times out */
  2505. WREG32_SOC15(GC, 0, mmCP_HQD_ACTIVE, 0);
  2506. }
  2507. WREG32_SOC15(GC, 0, mmCP_HQD_DEQUEUE_REQUEST,
  2508. 0);
  2509. }
  2510. WREG32_SOC15(GC, 0, mmCP_HQD_IQ_TIMER, 0);
  2511. WREG32_SOC15(GC, 0, mmCP_HQD_IB_CONTROL, 0);
  2512. WREG32_SOC15(GC, 0, mmCP_HQD_PERSISTENT_STATE, 0);
  2513. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0x40000000);
  2514. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_DOORBELL_CONTROL, 0);
  2515. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_RPTR, 0);
  2516. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_HI, 0);
  2517. WREG32_SOC15(GC, 0, mmCP_HQD_PQ_WPTR_LO, 0);
  2518. return 0;
  2519. }
  2520. static int gfx_v9_0_kiq_init_queue(struct amdgpu_ring *ring)
  2521. {
  2522. struct amdgpu_device *adev = ring->adev;
  2523. struct v9_mqd *mqd = ring->mqd_ptr;
  2524. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  2525. gfx_v9_0_kiq_setting(ring);
  2526. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2527. /* reset MQD to a clean status */
  2528. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2529. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2530. /* reset ring buffer */
  2531. ring->wptr = 0;
  2532. amdgpu_ring_clear_ring(ring);
  2533. mutex_lock(&adev->srbm_mutex);
  2534. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2535. gfx_v9_0_kiq_init_register(ring);
  2536. soc15_grbm_select(adev, 0, 0, 0, 0);
  2537. mutex_unlock(&adev->srbm_mutex);
  2538. } else {
  2539. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2540. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2541. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2542. mutex_lock(&adev->srbm_mutex);
  2543. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2544. gfx_v9_0_mqd_init(ring);
  2545. gfx_v9_0_kiq_init_register(ring);
  2546. soc15_grbm_select(adev, 0, 0, 0, 0);
  2547. mutex_unlock(&adev->srbm_mutex);
  2548. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2549. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2550. }
  2551. return 0;
  2552. }
  2553. static int gfx_v9_0_kcq_init_queue(struct amdgpu_ring *ring)
  2554. {
  2555. struct amdgpu_device *adev = ring->adev;
  2556. struct v9_mqd *mqd = ring->mqd_ptr;
  2557. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  2558. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2559. memset((void *)mqd, 0, sizeof(struct v9_mqd_allocation));
  2560. ((struct v9_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  2561. ((struct v9_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  2562. mutex_lock(&adev->srbm_mutex);
  2563. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  2564. gfx_v9_0_mqd_init(ring);
  2565. soc15_grbm_select(adev, 0, 0, 0, 0);
  2566. mutex_unlock(&adev->srbm_mutex);
  2567. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2568. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct v9_mqd_allocation));
  2569. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  2570. /* reset MQD to a clean status */
  2571. if (adev->gfx.mec.mqd_backup[mqd_idx])
  2572. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct v9_mqd_allocation));
  2573. /* reset ring buffer */
  2574. ring->wptr = 0;
  2575. amdgpu_ring_clear_ring(ring);
  2576. } else {
  2577. amdgpu_ring_clear_ring(ring);
  2578. }
  2579. return 0;
  2580. }
  2581. static int gfx_v9_0_kiq_resume(struct amdgpu_device *adev)
  2582. {
  2583. struct amdgpu_ring *ring = NULL;
  2584. int r = 0, i;
  2585. gfx_v9_0_cp_compute_enable(adev, true);
  2586. ring = &adev->gfx.kiq.ring;
  2587. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2588. if (unlikely(r != 0))
  2589. goto done;
  2590. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2591. if (!r) {
  2592. r = gfx_v9_0_kiq_init_queue(ring);
  2593. amdgpu_bo_kunmap(ring->mqd_obj);
  2594. ring->mqd_ptr = NULL;
  2595. }
  2596. amdgpu_bo_unreserve(ring->mqd_obj);
  2597. if (r)
  2598. goto done;
  2599. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2600. ring = &adev->gfx.compute_ring[i];
  2601. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  2602. if (unlikely(r != 0))
  2603. goto done;
  2604. r = amdgpu_bo_kmap(ring->mqd_obj, (void **)&ring->mqd_ptr);
  2605. if (!r) {
  2606. r = gfx_v9_0_kcq_init_queue(ring);
  2607. amdgpu_bo_kunmap(ring->mqd_obj);
  2608. ring->mqd_ptr = NULL;
  2609. }
  2610. amdgpu_bo_unreserve(ring->mqd_obj);
  2611. if (r)
  2612. goto done;
  2613. }
  2614. r = gfx_v9_0_kiq_kcq_enable(adev);
  2615. done:
  2616. return r;
  2617. }
  2618. static int gfx_v9_0_cp_resume(struct amdgpu_device *adev)
  2619. {
  2620. int r, i;
  2621. struct amdgpu_ring *ring;
  2622. if (!(adev->flags & AMD_IS_APU))
  2623. gfx_v9_0_enable_gui_idle_interrupt(adev, false);
  2624. if (adev->firmware.load_type != AMDGPU_FW_LOAD_PSP) {
  2625. /* legacy firmware loading */
  2626. r = gfx_v9_0_cp_gfx_load_microcode(adev);
  2627. if (r)
  2628. return r;
  2629. r = gfx_v9_0_cp_compute_load_microcode(adev);
  2630. if (r)
  2631. return r;
  2632. }
  2633. r = gfx_v9_0_cp_gfx_resume(adev);
  2634. if (r)
  2635. return r;
  2636. r = gfx_v9_0_kiq_resume(adev);
  2637. if (r)
  2638. return r;
  2639. ring = &adev->gfx.gfx_ring[0];
  2640. r = amdgpu_ring_test_ring(ring);
  2641. if (r) {
  2642. ring->ready = false;
  2643. return r;
  2644. }
  2645. ring = &adev->gfx.kiq.ring;
  2646. ring->ready = true;
  2647. r = amdgpu_ring_test_ring(ring);
  2648. if (r)
  2649. ring->ready = false;
  2650. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  2651. ring = &adev->gfx.compute_ring[i];
  2652. ring->ready = true;
  2653. r = amdgpu_ring_test_ring(ring);
  2654. if (r)
  2655. ring->ready = false;
  2656. }
  2657. gfx_v9_0_enable_gui_idle_interrupt(adev, true);
  2658. return 0;
  2659. }
  2660. static void gfx_v9_0_cp_enable(struct amdgpu_device *adev, bool enable)
  2661. {
  2662. gfx_v9_0_cp_gfx_enable(adev, enable);
  2663. gfx_v9_0_cp_compute_enable(adev, enable);
  2664. }
  2665. static int gfx_v9_0_hw_init(void *handle)
  2666. {
  2667. int r;
  2668. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2669. gfx_v9_0_init_golden_registers(adev);
  2670. gfx_v9_0_gpu_init(adev);
  2671. r = gfx_v9_0_csb_vram_pin(adev);
  2672. if (r)
  2673. return r;
  2674. r = gfx_v9_0_rlc_resume(adev);
  2675. if (r)
  2676. return r;
  2677. r = gfx_v9_0_cp_resume(adev);
  2678. if (r)
  2679. return r;
  2680. r = gfx_v9_0_ngg_en(adev);
  2681. if (r)
  2682. return r;
  2683. return r;
  2684. }
  2685. static int gfx_v9_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  2686. {
  2687. struct amdgpu_device *adev = kiq_ring->adev;
  2688. uint32_t scratch, tmp = 0;
  2689. int r, i;
  2690. r = amdgpu_gfx_scratch_get(adev, &scratch);
  2691. if (r) {
  2692. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  2693. return r;
  2694. }
  2695. WREG32(scratch, 0xCAFEDEAD);
  2696. r = amdgpu_ring_alloc(kiq_ring, 10);
  2697. if (r) {
  2698. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  2699. amdgpu_gfx_scratch_free(adev, scratch);
  2700. return r;
  2701. }
  2702. /* unmap queues */
  2703. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  2704. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  2705. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  2706. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  2707. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  2708. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  2709. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  2710. amdgpu_ring_write(kiq_ring, 0);
  2711. amdgpu_ring_write(kiq_ring, 0);
  2712. amdgpu_ring_write(kiq_ring, 0);
  2713. /* write to scratch for completion */
  2714. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  2715. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  2716. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  2717. amdgpu_ring_commit(kiq_ring);
  2718. for (i = 0; i < adev->usec_timeout; i++) {
  2719. tmp = RREG32(scratch);
  2720. if (tmp == 0xDEADBEEF)
  2721. break;
  2722. DRM_UDELAY(1);
  2723. }
  2724. if (i >= adev->usec_timeout) {
  2725. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  2726. r = -EINVAL;
  2727. }
  2728. amdgpu_gfx_scratch_free(adev, scratch);
  2729. return r;
  2730. }
  2731. static int gfx_v9_0_hw_fini(void *handle)
  2732. {
  2733. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2734. int i;
  2735. amdgpu_device_ip_set_powergating_state(adev, AMD_IP_BLOCK_TYPE_GFX,
  2736. AMD_PG_STATE_UNGATE);
  2737. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  2738. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  2739. /* disable KCQ to avoid CPC touch memory not valid anymore */
  2740. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  2741. gfx_v9_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  2742. if (amdgpu_sriov_vf(adev)) {
  2743. gfx_v9_0_cp_gfx_enable(adev, false);
  2744. /* must disable polling for SRIOV when hw finished, otherwise
  2745. * CPC engine may still keep fetching WB address which is already
  2746. * invalid after sw finished and trigger DMAR reading error in
  2747. * hypervisor side.
  2748. */
  2749. WREG32_FIELD15(GC, 0, CP_PQ_WPTR_POLL_CNTL, EN, 0);
  2750. return 0;
  2751. }
  2752. /* Use deinitialize sequence from CAIL when unbinding device from driver,
  2753. * otherwise KIQ is hanging when binding back
  2754. */
  2755. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  2756. mutex_lock(&adev->srbm_mutex);
  2757. soc15_grbm_select(adev, adev->gfx.kiq.ring.me,
  2758. adev->gfx.kiq.ring.pipe,
  2759. adev->gfx.kiq.ring.queue, 0);
  2760. gfx_v9_0_kiq_fini_register(&adev->gfx.kiq.ring);
  2761. soc15_grbm_select(adev, 0, 0, 0, 0);
  2762. mutex_unlock(&adev->srbm_mutex);
  2763. }
  2764. gfx_v9_0_cp_enable(adev, false);
  2765. gfx_v9_0_rlc_stop(adev);
  2766. gfx_v9_0_csb_vram_unpin(adev);
  2767. return 0;
  2768. }
  2769. static int gfx_v9_0_suspend(void *handle)
  2770. {
  2771. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2772. adev->gfx.in_suspend = true;
  2773. return gfx_v9_0_hw_fini(adev);
  2774. }
  2775. static int gfx_v9_0_resume(void *handle)
  2776. {
  2777. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2778. int r;
  2779. r = gfx_v9_0_hw_init(adev);
  2780. adev->gfx.in_suspend = false;
  2781. return r;
  2782. }
  2783. static bool gfx_v9_0_is_idle(void *handle)
  2784. {
  2785. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2786. if (REG_GET_FIELD(RREG32_SOC15(GC, 0, mmGRBM_STATUS),
  2787. GRBM_STATUS, GUI_ACTIVE))
  2788. return false;
  2789. else
  2790. return true;
  2791. }
  2792. static int gfx_v9_0_wait_for_idle(void *handle)
  2793. {
  2794. unsigned i;
  2795. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2796. for (i = 0; i < adev->usec_timeout; i++) {
  2797. if (gfx_v9_0_is_idle(handle))
  2798. return 0;
  2799. udelay(1);
  2800. }
  2801. return -ETIMEDOUT;
  2802. }
  2803. static int gfx_v9_0_soft_reset(void *handle)
  2804. {
  2805. u32 grbm_soft_reset = 0;
  2806. u32 tmp;
  2807. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2808. /* GRBM_STATUS */
  2809. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS);
  2810. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  2811. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  2812. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  2813. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  2814. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  2815. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK)) {
  2816. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2817. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2818. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2819. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  2820. }
  2821. if (tmp & (GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  2822. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2823. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  2824. }
  2825. /* GRBM_STATUS2 */
  2826. tmp = RREG32_SOC15(GC, 0, mmGRBM_STATUS2);
  2827. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  2828. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  2829. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  2830. if (grbm_soft_reset) {
  2831. /* stop the rlc */
  2832. gfx_v9_0_rlc_stop(adev);
  2833. /* Disable GFX parsing/prefetching */
  2834. gfx_v9_0_cp_gfx_enable(adev, false);
  2835. /* Disable MEC parsing/prefetching */
  2836. gfx_v9_0_cp_compute_enable(adev, false);
  2837. if (grbm_soft_reset) {
  2838. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2839. tmp |= grbm_soft_reset;
  2840. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  2841. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2842. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2843. udelay(50);
  2844. tmp &= ~grbm_soft_reset;
  2845. WREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET, tmp);
  2846. tmp = RREG32_SOC15(GC, 0, mmGRBM_SOFT_RESET);
  2847. }
  2848. /* Wait a little for things to settle down */
  2849. udelay(50);
  2850. }
  2851. return 0;
  2852. }
  2853. static uint64_t gfx_v9_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  2854. {
  2855. uint64_t clock;
  2856. mutex_lock(&adev->gfx.gpu_clock_mutex);
  2857. WREG32_SOC15(GC, 0, mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  2858. clock = (uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_LSB) |
  2859. ((uint64_t)RREG32_SOC15(GC, 0, mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  2860. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  2861. return clock;
  2862. }
  2863. static void gfx_v9_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  2864. uint32_t vmid,
  2865. uint32_t gds_base, uint32_t gds_size,
  2866. uint32_t gws_base, uint32_t gws_size,
  2867. uint32_t oa_base, uint32_t oa_size)
  2868. {
  2869. struct amdgpu_device *adev = ring->adev;
  2870. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  2871. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  2872. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  2873. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  2874. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  2875. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  2876. /* GDS Base */
  2877. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2878. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_BASE) + 2 * vmid,
  2879. gds_base);
  2880. /* GDS Size */
  2881. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2882. SOC15_REG_OFFSET(GC, 0, mmGDS_VMID0_SIZE) + 2 * vmid,
  2883. gds_size);
  2884. /* GWS */
  2885. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2886. SOC15_REG_OFFSET(GC, 0, mmGDS_GWS_VMID0) + vmid,
  2887. gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  2888. /* OA */
  2889. gfx_v9_0_write_data_to_reg(ring, 0, false,
  2890. SOC15_REG_OFFSET(GC, 0, mmGDS_OA_VMID0) + vmid,
  2891. (1 << (oa_size + oa_base)) - (1 << oa_base));
  2892. }
  2893. static int gfx_v9_0_early_init(void *handle)
  2894. {
  2895. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2896. adev->gfx.num_gfx_rings = GFX9_NUM_GFX_RINGS;
  2897. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  2898. gfx_v9_0_set_ring_funcs(adev);
  2899. gfx_v9_0_set_irq_funcs(adev);
  2900. gfx_v9_0_set_gds_init(adev);
  2901. gfx_v9_0_set_rlc_funcs(adev);
  2902. return 0;
  2903. }
  2904. static int gfx_v9_0_late_init(void *handle)
  2905. {
  2906. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2907. int r;
  2908. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  2909. if (r)
  2910. return r;
  2911. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  2912. if (r)
  2913. return r;
  2914. return 0;
  2915. }
  2916. static void gfx_v9_0_enter_rlc_safe_mode(struct amdgpu_device *adev)
  2917. {
  2918. uint32_t rlc_setting, data;
  2919. unsigned i;
  2920. if (adev->gfx.rlc.in_safe_mode)
  2921. return;
  2922. /* if RLC is not enabled, do nothing */
  2923. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2924. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2925. return;
  2926. if (adev->cg_flags &
  2927. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG |
  2928. AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  2929. data = RLC_SAFE_MODE__CMD_MASK;
  2930. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  2931. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2932. /* wait for RLC_SAFE_MODE */
  2933. for (i = 0; i < adev->usec_timeout; i++) {
  2934. if (!REG_GET_FIELD(RREG32_SOC15(GC, 0, mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  2935. break;
  2936. udelay(1);
  2937. }
  2938. adev->gfx.rlc.in_safe_mode = true;
  2939. }
  2940. }
  2941. static void gfx_v9_0_exit_rlc_safe_mode(struct amdgpu_device *adev)
  2942. {
  2943. uint32_t rlc_setting, data;
  2944. if (!adev->gfx.rlc.in_safe_mode)
  2945. return;
  2946. /* if RLC is not enabled, do nothing */
  2947. rlc_setting = RREG32_SOC15(GC, 0, mmRLC_CNTL);
  2948. if (!(rlc_setting & RLC_CNTL__RLC_ENABLE_F32_MASK))
  2949. return;
  2950. if (adev->cg_flags &
  2951. (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  2952. /*
  2953. * Try to exit safe mode only if it is already in safe
  2954. * mode.
  2955. */
  2956. data = RLC_SAFE_MODE__CMD_MASK;
  2957. WREG32_SOC15(GC, 0, mmRLC_SAFE_MODE, data);
  2958. adev->gfx.rlc.in_safe_mode = false;
  2959. }
  2960. }
  2961. static void gfx_v9_0_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  2962. bool enable)
  2963. {
  2964. gfx_v9_0_enter_rlc_safe_mode(adev);
  2965. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  2966. gfx_v9_0_enable_gfx_cg_power_gating(adev, true);
  2967. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  2968. gfx_v9_0_enable_gfx_pipeline_powergating(adev, true);
  2969. } else {
  2970. gfx_v9_0_enable_gfx_cg_power_gating(adev, false);
  2971. gfx_v9_0_enable_gfx_pipeline_powergating(adev, false);
  2972. }
  2973. gfx_v9_0_exit_rlc_safe_mode(adev);
  2974. }
  2975. static void gfx_v9_0_update_gfx_mg_power_gating(struct amdgpu_device *adev,
  2976. bool enable)
  2977. {
  2978. /* TODO: double check if we need to perform under safe mode */
  2979. /* gfx_v9_0_enter_rlc_safe_mode(adev); */
  2980. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  2981. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, true);
  2982. else
  2983. gfx_v9_0_enable_gfx_static_mg_power_gating(adev, false);
  2984. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  2985. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  2986. else
  2987. gfx_v9_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  2988. /* gfx_v9_0_exit_rlc_safe_mode(adev); */
  2989. }
  2990. static void gfx_v9_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  2991. bool enable)
  2992. {
  2993. uint32_t data, def;
  2994. /* It is disabled by HW by default */
  2995. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  2996. /* 1 - RLC_CGTT_MGCG_OVERRIDE */
  2997. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  2998. if (adev->asic_type != CHIP_VEGA12)
  2999. data &= ~RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3000. data &= ~(RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3001. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3002. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3003. /* only for Vega10 & Raven1 */
  3004. data |= RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK;
  3005. if (def != data)
  3006. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3007. /* MGLS is a global flag to control all MGLS in GFX */
  3008. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  3009. /* 2 - RLC memory Light sleep */
  3010. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  3011. def = data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3012. data |= RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3013. if (def != data)
  3014. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3015. }
  3016. /* 3 - CP memory Light sleep */
  3017. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  3018. def = data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3019. data |= CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3020. if (def != data)
  3021. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3022. }
  3023. }
  3024. } else {
  3025. /* 1 - MGCG_OVERRIDE */
  3026. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3027. if (adev->asic_type != CHIP_VEGA12)
  3028. data |= RLC_CGTT_MGCG_OVERRIDE__CPF_CGTT_SCLK_OVERRIDE_MASK;
  3029. data |= (RLC_CGTT_MGCG_OVERRIDE__RLC_CGTT_SCLK_OVERRIDE_MASK |
  3030. RLC_CGTT_MGCG_OVERRIDE__GRBM_CGTT_SCLK_OVERRIDE_MASK |
  3031. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK |
  3032. RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGLS_OVERRIDE_MASK);
  3033. if (def != data)
  3034. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3035. /* 2 - disable MGLS in RLC */
  3036. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3037. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  3038. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  3039. WREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL, data);
  3040. }
  3041. /* 3 - disable MGLS in CP */
  3042. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3043. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  3044. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  3045. WREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL, data);
  3046. }
  3047. }
  3048. }
  3049. static void gfx_v9_0_update_3d_clock_gating(struct amdgpu_device *adev,
  3050. bool enable)
  3051. {
  3052. uint32_t data, def;
  3053. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3054. /* Enable 3D CGCG/CGLS */
  3055. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG)) {
  3056. /* write cmd to clear cgcg/cgls ov */
  3057. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3058. /* unset CGCG override */
  3059. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_GFX3D_CG_OVERRIDE_MASK;
  3060. /* update CGCG and CGLS override bits */
  3061. if (def != data)
  3062. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3063. /* enable 3Dcgcg FSM(0x0000363f) */
  3064. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3065. data = (0x36 << RLC_CGCG_CGLS_CTRL_3D__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3066. RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK;
  3067. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS)
  3068. data |= (0x000F << RLC_CGCG_CGLS_CTRL_3D__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3069. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK;
  3070. if (def != data)
  3071. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3072. /* set IDLE_POLL_COUNT(0x00900100) */
  3073. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3074. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3075. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3076. if (def != data)
  3077. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3078. } else {
  3079. /* Disable CGCG/CGLS */
  3080. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3081. /* disable cgcg, cgls should be disabled */
  3082. data &= ~(RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK |
  3083. RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK);
  3084. /* disable cgcg and cgls in FSM */
  3085. if (def != data)
  3086. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D, data);
  3087. }
  3088. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3089. }
  3090. static void gfx_v9_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  3091. bool enable)
  3092. {
  3093. uint32_t def, data;
  3094. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  3095. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  3096. def = data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3097. /* unset CGCG override */
  3098. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGCG_OVERRIDE_MASK;
  3099. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3100. data &= ~RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3101. else
  3102. data |= RLC_CGTT_MGCG_OVERRIDE__GFXIP_CGLS_OVERRIDE_MASK;
  3103. /* update CGCG and CGLS override bits */
  3104. if (def != data)
  3105. WREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE, data);
  3106. /* enable cgcg FSM(0x0000363F) */
  3107. def = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3108. data = (0x36 << RLC_CGCG_CGLS_CTRL__CGCG_GFX_IDLE_THRESHOLD__SHIFT) |
  3109. RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  3110. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS)
  3111. data |= (0x000F << RLC_CGCG_CGLS_CTRL__CGLS_REP_COMPANSAT_DELAY__SHIFT) |
  3112. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  3113. if (def != data)
  3114. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3115. /* set IDLE_POLL_COUNT(0x00900100) */
  3116. def = RREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL);
  3117. data = (0x0100 << CP_RB_WPTR_POLL_CNTL__POLL_FREQUENCY__SHIFT) |
  3118. (0x0090 << CP_RB_WPTR_POLL_CNTL__IDLE_POLL_COUNT__SHIFT);
  3119. if (def != data)
  3120. WREG32_SOC15(GC, 0, mmCP_RB_WPTR_POLL_CNTL, data);
  3121. } else {
  3122. def = data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3123. /* reset CGCG/CGLS bits */
  3124. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK | RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3125. /* disable cgcg and cgls in FSM */
  3126. if (def != data)
  3127. WREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL, data);
  3128. }
  3129. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  3130. }
  3131. static int gfx_v9_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  3132. bool enable)
  3133. {
  3134. if (enable) {
  3135. /* CGCG/CGLS should be enabled after MGCG/MGLS
  3136. * === MGCG + MGLS ===
  3137. */
  3138. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3139. /* === CGCG /CGLS for GFX 3D Only === */
  3140. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3141. /* === CGCG + CGLS === */
  3142. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3143. } else {
  3144. /* CGCG/CGLS should be disabled before MGCG/MGLS
  3145. * === CGCG + CGLS ===
  3146. */
  3147. gfx_v9_0_update_coarse_grain_clock_gating(adev, enable);
  3148. /* === CGCG /CGLS for GFX 3D Only === */
  3149. gfx_v9_0_update_3d_clock_gating(adev, enable);
  3150. /* === MGCG + MGLS === */
  3151. gfx_v9_0_update_medium_grain_clock_gating(adev, enable);
  3152. }
  3153. return 0;
  3154. }
  3155. static const struct amdgpu_rlc_funcs gfx_v9_0_rlc_funcs = {
  3156. .enter_safe_mode = gfx_v9_0_enter_rlc_safe_mode,
  3157. .exit_safe_mode = gfx_v9_0_exit_rlc_safe_mode
  3158. };
  3159. static int gfx_v9_0_set_powergating_state(void *handle,
  3160. enum amd_powergating_state state)
  3161. {
  3162. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3163. bool enable = (state == AMD_PG_STATE_GATE) ? true : false;
  3164. switch (adev->asic_type) {
  3165. case CHIP_RAVEN:
  3166. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  3167. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, true);
  3168. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, true);
  3169. } else {
  3170. gfx_v9_0_enable_sck_slow_down_on_power_up(adev, false);
  3171. gfx_v9_0_enable_sck_slow_down_on_power_down(adev, false);
  3172. }
  3173. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  3174. gfx_v9_0_enable_cp_power_gating(adev, true);
  3175. else
  3176. gfx_v9_0_enable_cp_power_gating(adev, false);
  3177. /* update gfx cgpg state */
  3178. gfx_v9_0_update_gfx_cg_power_gating(adev, enable);
  3179. /* update mgcg state */
  3180. gfx_v9_0_update_gfx_mg_power_gating(adev, enable);
  3181. /* set gfx off through smu */
  3182. if (enable && adev->powerplay.pp_funcs->set_powergating_by_smu)
  3183. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true);
  3184. break;
  3185. case CHIP_VEGA12:
  3186. /* set gfx off through smu */
  3187. if (enable && adev->powerplay.pp_funcs->set_powergating_by_smu)
  3188. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, true);
  3189. break;
  3190. default:
  3191. break;
  3192. }
  3193. return 0;
  3194. }
  3195. static int gfx_v9_0_set_clockgating_state(void *handle,
  3196. enum amd_clockgating_state state)
  3197. {
  3198. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3199. if (amdgpu_sriov_vf(adev))
  3200. return 0;
  3201. switch (adev->asic_type) {
  3202. case CHIP_VEGA10:
  3203. case CHIP_VEGA12:
  3204. case CHIP_VEGA20:
  3205. case CHIP_RAVEN:
  3206. gfx_v9_0_update_gfx_clock_gating(adev,
  3207. state == AMD_CG_STATE_GATE ? true : false);
  3208. break;
  3209. default:
  3210. break;
  3211. }
  3212. return 0;
  3213. }
  3214. static void gfx_v9_0_get_clockgating_state(void *handle, u32 *flags)
  3215. {
  3216. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  3217. int data;
  3218. if (amdgpu_sriov_vf(adev))
  3219. *flags = 0;
  3220. /* AMD_CG_SUPPORT_GFX_MGCG */
  3221. data = RREG32_SOC15(GC, 0, mmRLC_CGTT_MGCG_OVERRIDE);
  3222. if (!(data & RLC_CGTT_MGCG_OVERRIDE__GFXIP_MGCG_OVERRIDE_MASK))
  3223. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  3224. /* AMD_CG_SUPPORT_GFX_CGCG */
  3225. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL);
  3226. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  3227. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  3228. /* AMD_CG_SUPPORT_GFX_CGLS */
  3229. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  3230. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  3231. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  3232. data = RREG32_SOC15(GC, 0, mmRLC_MEM_SLP_CNTL);
  3233. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  3234. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3235. /* AMD_CG_SUPPORT_GFX_CP_LS */
  3236. data = RREG32_SOC15(GC, 0, mmCP_MEM_SLP_CNTL);
  3237. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  3238. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  3239. /* AMD_CG_SUPPORT_GFX_3D_CGCG */
  3240. data = RREG32_SOC15(GC, 0, mmRLC_CGCG_CGLS_CTRL_3D);
  3241. if (data & RLC_CGCG_CGLS_CTRL_3D__CGCG_EN_MASK)
  3242. *flags |= AMD_CG_SUPPORT_GFX_3D_CGCG;
  3243. /* AMD_CG_SUPPORT_GFX_3D_CGLS */
  3244. if (data & RLC_CGCG_CGLS_CTRL_3D__CGLS_EN_MASK)
  3245. *flags |= AMD_CG_SUPPORT_GFX_3D_CGLS;
  3246. }
  3247. static u64 gfx_v9_0_ring_get_rptr_gfx(struct amdgpu_ring *ring)
  3248. {
  3249. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 is 32bit rptr*/
  3250. }
  3251. static u64 gfx_v9_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  3252. {
  3253. struct amdgpu_device *adev = ring->adev;
  3254. u64 wptr;
  3255. /* XXX check if swapping is necessary on BE */
  3256. if (ring->use_doorbell) {
  3257. wptr = atomic64_read((atomic64_t *)&adev->wb.wb[ring->wptr_offs]);
  3258. } else {
  3259. wptr = RREG32_SOC15(GC, 0, mmCP_RB0_WPTR);
  3260. wptr += (u64)RREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI) << 32;
  3261. }
  3262. return wptr;
  3263. }
  3264. static void gfx_v9_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  3265. {
  3266. struct amdgpu_device *adev = ring->adev;
  3267. if (ring->use_doorbell) {
  3268. /* XXX check if swapping is necessary on BE */
  3269. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3270. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3271. } else {
  3272. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  3273. WREG32_SOC15(GC, 0, mmCP_RB0_WPTR_HI, upper_32_bits(ring->wptr));
  3274. }
  3275. }
  3276. static void gfx_v9_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  3277. {
  3278. struct amdgpu_device *adev = ring->adev;
  3279. u32 ref_and_mask, reg_mem_engine;
  3280. const struct nbio_hdp_flush_reg *nbio_hf_reg = adev->nbio_funcs->hdp_flush_reg;
  3281. if (ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) {
  3282. switch (ring->me) {
  3283. case 1:
  3284. ref_and_mask = nbio_hf_reg->ref_and_mask_cp2 << ring->pipe;
  3285. break;
  3286. case 2:
  3287. ref_and_mask = nbio_hf_reg->ref_and_mask_cp6 << ring->pipe;
  3288. break;
  3289. default:
  3290. return;
  3291. }
  3292. reg_mem_engine = 0;
  3293. } else {
  3294. ref_and_mask = nbio_hf_reg->ref_and_mask_cp0;
  3295. reg_mem_engine = 1; /* pfp */
  3296. }
  3297. gfx_v9_0_wait_reg_mem(ring, reg_mem_engine, 0, 1,
  3298. adev->nbio_funcs->get_hdp_flush_req_offset(adev),
  3299. adev->nbio_funcs->get_hdp_flush_done_offset(adev),
  3300. ref_and_mask, ref_and_mask, 0x20);
  3301. }
  3302. static void gfx_v9_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  3303. struct amdgpu_ib *ib,
  3304. unsigned vmid, bool ctx_switch)
  3305. {
  3306. u32 header, control = 0;
  3307. if (ib->flags & AMDGPU_IB_FLAG_CE)
  3308. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  3309. else
  3310. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  3311. control |= ib->length_dw | (vmid << 24);
  3312. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  3313. control |= INDIRECT_BUFFER_PRE_ENB(1);
  3314. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  3315. gfx_v9_0_ring_emit_de_meta(ring);
  3316. }
  3317. amdgpu_ring_write(ring, header);
  3318. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3319. amdgpu_ring_write(ring,
  3320. #ifdef __BIG_ENDIAN
  3321. (2 << 0) |
  3322. #endif
  3323. lower_32_bits(ib->gpu_addr));
  3324. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3325. amdgpu_ring_write(ring, control);
  3326. }
  3327. static void gfx_v9_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  3328. struct amdgpu_ib *ib,
  3329. unsigned vmid, bool ctx_switch)
  3330. {
  3331. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  3332. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  3333. BUG_ON(ib->gpu_addr & 0x3); /* Dword align */
  3334. amdgpu_ring_write(ring,
  3335. #ifdef __BIG_ENDIAN
  3336. (2 << 0) |
  3337. #endif
  3338. lower_32_bits(ib->gpu_addr));
  3339. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr));
  3340. amdgpu_ring_write(ring, control);
  3341. }
  3342. static void gfx_v9_0_ring_emit_fence(struct amdgpu_ring *ring, u64 addr,
  3343. u64 seq, unsigned flags)
  3344. {
  3345. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  3346. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  3347. bool writeback = flags & AMDGPU_FENCE_FLAG_TC_WB_ONLY;
  3348. /* RELEASE_MEM - flush caches, send int */
  3349. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 6));
  3350. amdgpu_ring_write(ring, ((writeback ? (EOP_TC_WB_ACTION_EN |
  3351. EOP_TC_NC_ACTION_EN) :
  3352. (EOP_TCL1_ACTION_EN |
  3353. EOP_TC_ACTION_EN |
  3354. EOP_TC_WB_ACTION_EN |
  3355. EOP_TC_MD_ACTION_EN)) |
  3356. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  3357. EVENT_INDEX(5)));
  3358. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  3359. /*
  3360. * the address should be Qword aligned if 64bit write, Dword
  3361. * aligned if only send 32bit data low (discard data high)
  3362. */
  3363. if (write64bit)
  3364. BUG_ON(addr & 0x7);
  3365. else
  3366. BUG_ON(addr & 0x3);
  3367. amdgpu_ring_write(ring, lower_32_bits(addr));
  3368. amdgpu_ring_write(ring, upper_32_bits(addr));
  3369. amdgpu_ring_write(ring, lower_32_bits(seq));
  3370. amdgpu_ring_write(ring, upper_32_bits(seq));
  3371. amdgpu_ring_write(ring, 0);
  3372. }
  3373. static void gfx_v9_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  3374. {
  3375. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3376. uint32_t seq = ring->fence_drv.sync_seq;
  3377. uint64_t addr = ring->fence_drv.gpu_addr;
  3378. gfx_v9_0_wait_reg_mem(ring, usepfp, 1, 0,
  3379. lower_32_bits(addr), upper_32_bits(addr),
  3380. seq, 0xffffffff, 4);
  3381. }
  3382. static void gfx_v9_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  3383. unsigned vmid, uint64_t pd_addr)
  3384. {
  3385. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  3386. /* compute doesn't have PFP */
  3387. if (ring->funcs->type == AMDGPU_RING_TYPE_GFX) {
  3388. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  3389. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  3390. amdgpu_ring_write(ring, 0x0);
  3391. }
  3392. }
  3393. static u64 gfx_v9_0_ring_get_rptr_compute(struct amdgpu_ring *ring)
  3394. {
  3395. return ring->adev->wb.wb[ring->rptr_offs]; /* gfx9 hardware is 32bit rptr */
  3396. }
  3397. static u64 gfx_v9_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  3398. {
  3399. u64 wptr;
  3400. /* XXX check if swapping is necessary on BE */
  3401. if (ring->use_doorbell)
  3402. wptr = atomic64_read((atomic64_t *)&ring->adev->wb.wb[ring->wptr_offs]);
  3403. else
  3404. BUG();
  3405. return wptr;
  3406. }
  3407. static void gfx_v9_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  3408. bool acquire)
  3409. {
  3410. struct amdgpu_device *adev = ring->adev;
  3411. int pipe_num, tmp, reg;
  3412. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  3413. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  3414. /* first me only has 2 entries, GFX and HP3D */
  3415. if (ring->me > 0)
  3416. pipe_num -= 2;
  3417. reg = SOC15_REG_OFFSET(GC, 0, mmSPI_WCL_PIPE_PERCENT_GFX) + pipe_num;
  3418. tmp = RREG32(reg);
  3419. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  3420. WREG32(reg, tmp);
  3421. }
  3422. static void gfx_v9_0_pipe_reserve_resources(struct amdgpu_device *adev,
  3423. struct amdgpu_ring *ring,
  3424. bool acquire)
  3425. {
  3426. int i, pipe;
  3427. bool reserve;
  3428. struct amdgpu_ring *iring;
  3429. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  3430. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  3431. if (acquire)
  3432. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3433. else
  3434. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3435. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  3436. /* Clear all reservations - everyone reacquires all resources */
  3437. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  3438. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  3439. true);
  3440. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  3441. gfx_v9_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  3442. true);
  3443. } else {
  3444. /* Lower all pipes without a current reservation */
  3445. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  3446. iring = &adev->gfx.gfx_ring[i];
  3447. pipe = amdgpu_gfx_queue_to_bit(adev,
  3448. iring->me,
  3449. iring->pipe,
  3450. 0);
  3451. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3452. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3453. }
  3454. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  3455. iring = &adev->gfx.compute_ring[i];
  3456. pipe = amdgpu_gfx_queue_to_bit(adev,
  3457. iring->me,
  3458. iring->pipe,
  3459. 0);
  3460. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  3461. gfx_v9_0_ring_set_pipe_percent(iring, reserve);
  3462. }
  3463. }
  3464. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  3465. }
  3466. static void gfx_v9_0_hqd_set_priority(struct amdgpu_device *adev,
  3467. struct amdgpu_ring *ring,
  3468. bool acquire)
  3469. {
  3470. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  3471. uint32_t queue_priority = acquire ? 0xf : 0x0;
  3472. mutex_lock(&adev->srbm_mutex);
  3473. soc15_grbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  3474. WREG32_SOC15(GC, 0, mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  3475. WREG32_SOC15(GC, 0, mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  3476. soc15_grbm_select(adev, 0, 0, 0, 0);
  3477. mutex_unlock(&adev->srbm_mutex);
  3478. }
  3479. static void gfx_v9_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  3480. enum drm_sched_priority priority)
  3481. {
  3482. struct amdgpu_device *adev = ring->adev;
  3483. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  3484. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  3485. return;
  3486. gfx_v9_0_hqd_set_priority(adev, ring, acquire);
  3487. gfx_v9_0_pipe_reserve_resources(adev, ring, acquire);
  3488. }
  3489. static void gfx_v9_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  3490. {
  3491. struct amdgpu_device *adev = ring->adev;
  3492. /* XXX check if swapping is necessary on BE */
  3493. if (ring->use_doorbell) {
  3494. atomic64_set((atomic64_t*)&adev->wb.wb[ring->wptr_offs], ring->wptr);
  3495. WDOORBELL64(ring->doorbell_index, ring->wptr);
  3496. } else{
  3497. BUG(); /* only DOORBELL method supported on gfx9 now */
  3498. }
  3499. }
  3500. static void gfx_v9_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  3501. u64 seq, unsigned int flags)
  3502. {
  3503. struct amdgpu_device *adev = ring->adev;
  3504. /* we only allocate 32bit for each seq wb address */
  3505. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  3506. /* write fence seq to the "addr" */
  3507. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3508. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3509. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  3510. amdgpu_ring_write(ring, lower_32_bits(addr));
  3511. amdgpu_ring_write(ring, upper_32_bits(addr));
  3512. amdgpu_ring_write(ring, lower_32_bits(seq));
  3513. if (flags & AMDGPU_FENCE_FLAG_INT) {
  3514. /* set register to trigger INT */
  3515. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3516. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  3517. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  3518. amdgpu_ring_write(ring, SOC15_REG_OFFSET(GC, 0, mmCPC_INT_STATUS));
  3519. amdgpu_ring_write(ring, 0);
  3520. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  3521. }
  3522. }
  3523. static void gfx_v9_ring_emit_sb(struct amdgpu_ring *ring)
  3524. {
  3525. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  3526. amdgpu_ring_write(ring, 0);
  3527. }
  3528. static void gfx_v9_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  3529. {
  3530. struct v9_ce_ib_state ce_payload = {0};
  3531. uint64_t csa_addr;
  3532. int cnt;
  3533. cnt = (sizeof(ce_payload) >> 2) + 4 - 2;
  3534. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3535. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3536. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  3537. WRITE_DATA_DST_SEL(8) |
  3538. WR_CONFIRM) |
  3539. WRITE_DATA_CACHE_POLICY(0));
  3540. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3541. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, ce_payload)));
  3542. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, sizeof(ce_payload) >> 2);
  3543. }
  3544. static void gfx_v9_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  3545. {
  3546. struct v9_de_ib_state de_payload = {0};
  3547. uint64_t csa_addr, gds_addr;
  3548. int cnt;
  3549. csa_addr = amdgpu_csa_vaddr(ring->adev);
  3550. gds_addr = csa_addr + 4096;
  3551. de_payload.gds_backup_addrlo = lower_32_bits(gds_addr);
  3552. de_payload.gds_backup_addrhi = upper_32_bits(gds_addr);
  3553. cnt = (sizeof(de_payload) >> 2) + 4 - 2;
  3554. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt));
  3555. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  3556. WRITE_DATA_DST_SEL(8) |
  3557. WR_CONFIRM) |
  3558. WRITE_DATA_CACHE_POLICY(0));
  3559. amdgpu_ring_write(ring, lower_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3560. amdgpu_ring_write(ring, upper_32_bits(csa_addr + offsetof(struct v9_gfx_meta_data, de_payload)));
  3561. amdgpu_ring_write_multiple(ring, (void *)&de_payload, sizeof(de_payload) >> 2);
  3562. }
  3563. static void gfx_v9_0_ring_emit_tmz(struct amdgpu_ring *ring, bool start)
  3564. {
  3565. amdgpu_ring_write(ring, PACKET3(PACKET3_FRAME_CONTROL, 0));
  3566. amdgpu_ring_write(ring, FRAME_CMD(start ? 0 : 1)); /* frame_end */
  3567. }
  3568. static void gfx_v9_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  3569. {
  3570. uint32_t dw2 = 0;
  3571. if (amdgpu_sriov_vf(ring->adev))
  3572. gfx_v9_0_ring_emit_ce_meta(ring);
  3573. gfx_v9_0_ring_emit_tmz(ring, true);
  3574. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  3575. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  3576. /* set load_global_config & load_global_uconfig */
  3577. dw2 |= 0x8001;
  3578. /* set load_cs_sh_regs */
  3579. dw2 |= 0x01000000;
  3580. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  3581. dw2 |= 0x10002;
  3582. /* set load_ce_ram if preamble presented */
  3583. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  3584. dw2 |= 0x10000000;
  3585. } else {
  3586. /* still load_ce_ram if this is the first time preamble presented
  3587. * although there is no context switch happens.
  3588. */
  3589. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  3590. dw2 |= 0x10000000;
  3591. }
  3592. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3593. amdgpu_ring_write(ring, dw2);
  3594. amdgpu_ring_write(ring, 0);
  3595. }
  3596. static unsigned gfx_v9_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  3597. {
  3598. unsigned ret;
  3599. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  3600. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  3601. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  3602. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  3603. ret = ring->wptr & ring->buf_mask;
  3604. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  3605. return ret;
  3606. }
  3607. static void gfx_v9_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  3608. {
  3609. unsigned cur;
  3610. BUG_ON(offset > ring->buf_mask);
  3611. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  3612. cur = (ring->wptr & ring->buf_mask) - 1;
  3613. if (likely(cur > offset))
  3614. ring->ring[offset] = cur - offset;
  3615. else
  3616. ring->ring[offset] = (ring->ring_size>>2) - offset + cur;
  3617. }
  3618. static void gfx_v9_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  3619. {
  3620. struct amdgpu_device *adev = ring->adev;
  3621. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  3622. amdgpu_ring_write(ring, 0 | /* src: register*/
  3623. (5 << 8) | /* dst: memory */
  3624. (1 << 20)); /* write confirm */
  3625. amdgpu_ring_write(ring, reg);
  3626. amdgpu_ring_write(ring, 0);
  3627. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  3628. adev->virt.reg_val_offs * 4));
  3629. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  3630. adev->virt.reg_val_offs * 4));
  3631. }
  3632. static void gfx_v9_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  3633. uint32_t val)
  3634. {
  3635. uint32_t cmd = 0;
  3636. switch (ring->funcs->type) {
  3637. case AMDGPU_RING_TYPE_GFX:
  3638. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  3639. break;
  3640. case AMDGPU_RING_TYPE_KIQ:
  3641. cmd = (1 << 16); /* no inc addr */
  3642. break;
  3643. default:
  3644. cmd = WR_CONFIRM;
  3645. break;
  3646. }
  3647. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  3648. amdgpu_ring_write(ring, cmd);
  3649. amdgpu_ring_write(ring, reg);
  3650. amdgpu_ring_write(ring, 0);
  3651. amdgpu_ring_write(ring, val);
  3652. }
  3653. static void gfx_v9_0_ring_emit_reg_wait(struct amdgpu_ring *ring, uint32_t reg,
  3654. uint32_t val, uint32_t mask)
  3655. {
  3656. gfx_v9_0_wait_reg_mem(ring, 0, 0, 0, reg, 0, val, mask, 0x20);
  3657. }
  3658. static void gfx_v9_0_ring_emit_reg_write_reg_wait(struct amdgpu_ring *ring,
  3659. uint32_t reg0, uint32_t reg1,
  3660. uint32_t ref, uint32_t mask)
  3661. {
  3662. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  3663. if (amdgpu_sriov_vf(ring->adev))
  3664. gfx_v9_0_wait_reg_mem(ring, usepfp, 0, 1, reg0, reg1,
  3665. ref, mask, 0x20);
  3666. else
  3667. amdgpu_ring_emit_reg_write_reg_wait_helper(ring, reg0, reg1,
  3668. ref, mask);
  3669. }
  3670. static void gfx_v9_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  3671. enum amdgpu_interrupt_state state)
  3672. {
  3673. switch (state) {
  3674. case AMDGPU_IRQ_STATE_DISABLE:
  3675. case AMDGPU_IRQ_STATE_ENABLE:
  3676. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3677. TIME_STAMP_INT_ENABLE,
  3678. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3679. break;
  3680. default:
  3681. break;
  3682. }
  3683. }
  3684. static void gfx_v9_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  3685. int me, int pipe,
  3686. enum amdgpu_interrupt_state state)
  3687. {
  3688. u32 mec_int_cntl, mec_int_cntl_reg;
  3689. /*
  3690. * amdgpu controls only the first MEC. That's why this function only
  3691. * handles the setting of interrupts for this specific MEC. All other
  3692. * pipes' interrupts are set by amdkfd.
  3693. */
  3694. if (me == 1) {
  3695. switch (pipe) {
  3696. case 0:
  3697. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3698. break;
  3699. case 1:
  3700. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE1_INT_CNTL);
  3701. break;
  3702. case 2:
  3703. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE2_INT_CNTL);
  3704. break;
  3705. case 3:
  3706. mec_int_cntl_reg = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE3_INT_CNTL);
  3707. break;
  3708. default:
  3709. DRM_DEBUG("invalid pipe %d\n", pipe);
  3710. return;
  3711. }
  3712. } else {
  3713. DRM_DEBUG("invalid me %d\n", me);
  3714. return;
  3715. }
  3716. switch (state) {
  3717. case AMDGPU_IRQ_STATE_DISABLE:
  3718. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3719. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3720. TIME_STAMP_INT_ENABLE, 0);
  3721. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3722. break;
  3723. case AMDGPU_IRQ_STATE_ENABLE:
  3724. mec_int_cntl = RREG32(mec_int_cntl_reg);
  3725. mec_int_cntl = REG_SET_FIELD(mec_int_cntl, CP_ME1_PIPE0_INT_CNTL,
  3726. TIME_STAMP_INT_ENABLE, 1);
  3727. WREG32(mec_int_cntl_reg, mec_int_cntl);
  3728. break;
  3729. default:
  3730. break;
  3731. }
  3732. }
  3733. static int gfx_v9_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  3734. struct amdgpu_irq_src *source,
  3735. unsigned type,
  3736. enum amdgpu_interrupt_state state)
  3737. {
  3738. switch (state) {
  3739. case AMDGPU_IRQ_STATE_DISABLE:
  3740. case AMDGPU_IRQ_STATE_ENABLE:
  3741. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3742. PRIV_REG_INT_ENABLE,
  3743. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3744. break;
  3745. default:
  3746. break;
  3747. }
  3748. return 0;
  3749. }
  3750. static int gfx_v9_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  3751. struct amdgpu_irq_src *source,
  3752. unsigned type,
  3753. enum amdgpu_interrupt_state state)
  3754. {
  3755. switch (state) {
  3756. case AMDGPU_IRQ_STATE_DISABLE:
  3757. case AMDGPU_IRQ_STATE_ENABLE:
  3758. WREG32_FIELD15(GC, 0, CP_INT_CNTL_RING0,
  3759. PRIV_INSTR_INT_ENABLE,
  3760. state == AMDGPU_IRQ_STATE_ENABLE ? 1 : 0);
  3761. default:
  3762. break;
  3763. }
  3764. return 0;
  3765. }
  3766. static int gfx_v9_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  3767. struct amdgpu_irq_src *src,
  3768. unsigned type,
  3769. enum amdgpu_interrupt_state state)
  3770. {
  3771. switch (type) {
  3772. case AMDGPU_CP_IRQ_GFX_EOP:
  3773. gfx_v9_0_set_gfx_eop_interrupt_state(adev, state);
  3774. break;
  3775. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  3776. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  3777. break;
  3778. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  3779. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  3780. break;
  3781. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  3782. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  3783. break;
  3784. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  3785. gfx_v9_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  3786. break;
  3787. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  3788. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  3789. break;
  3790. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  3791. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  3792. break;
  3793. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  3794. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  3795. break;
  3796. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  3797. gfx_v9_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  3798. break;
  3799. default:
  3800. break;
  3801. }
  3802. return 0;
  3803. }
  3804. static int gfx_v9_0_eop_irq(struct amdgpu_device *adev,
  3805. struct amdgpu_irq_src *source,
  3806. struct amdgpu_iv_entry *entry)
  3807. {
  3808. int i;
  3809. u8 me_id, pipe_id, queue_id;
  3810. struct amdgpu_ring *ring;
  3811. DRM_DEBUG("IH: CP EOP\n");
  3812. me_id = (entry->ring_id & 0x0c) >> 2;
  3813. pipe_id = (entry->ring_id & 0x03) >> 0;
  3814. queue_id = (entry->ring_id & 0x70) >> 4;
  3815. switch (me_id) {
  3816. case 0:
  3817. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  3818. break;
  3819. case 1:
  3820. case 2:
  3821. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  3822. ring = &adev->gfx.compute_ring[i];
  3823. /* Per-queue interrupt is supported for MEC starting from VI.
  3824. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  3825. */
  3826. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  3827. amdgpu_fence_process(ring);
  3828. }
  3829. break;
  3830. }
  3831. return 0;
  3832. }
  3833. static int gfx_v9_0_priv_reg_irq(struct amdgpu_device *adev,
  3834. struct amdgpu_irq_src *source,
  3835. struct amdgpu_iv_entry *entry)
  3836. {
  3837. DRM_ERROR("Illegal register access in command stream\n");
  3838. schedule_work(&adev->reset_work);
  3839. return 0;
  3840. }
  3841. static int gfx_v9_0_priv_inst_irq(struct amdgpu_device *adev,
  3842. struct amdgpu_irq_src *source,
  3843. struct amdgpu_iv_entry *entry)
  3844. {
  3845. DRM_ERROR("Illegal instruction in command stream\n");
  3846. schedule_work(&adev->reset_work);
  3847. return 0;
  3848. }
  3849. static int gfx_v9_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  3850. struct amdgpu_irq_src *src,
  3851. unsigned int type,
  3852. enum amdgpu_interrupt_state state)
  3853. {
  3854. uint32_t tmp, target;
  3855. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3856. if (ring->me == 1)
  3857. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME1_PIPE0_INT_CNTL);
  3858. else
  3859. target = SOC15_REG_OFFSET(GC, 0, mmCP_ME2_PIPE0_INT_CNTL);
  3860. target += ring->pipe;
  3861. switch (type) {
  3862. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  3863. if (state == AMDGPU_IRQ_STATE_DISABLE) {
  3864. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3865. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3866. GENERIC2_INT_ENABLE, 0);
  3867. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3868. tmp = RREG32(target);
  3869. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3870. GENERIC2_INT_ENABLE, 0);
  3871. WREG32(target, tmp);
  3872. } else {
  3873. tmp = RREG32_SOC15(GC, 0, mmCPC_INT_CNTL);
  3874. tmp = REG_SET_FIELD(tmp, CPC_INT_CNTL,
  3875. GENERIC2_INT_ENABLE, 1);
  3876. WREG32_SOC15(GC, 0, mmCPC_INT_CNTL, tmp);
  3877. tmp = RREG32(target);
  3878. tmp = REG_SET_FIELD(tmp, CP_ME2_PIPE0_INT_CNTL,
  3879. GENERIC2_INT_ENABLE, 1);
  3880. WREG32(target, tmp);
  3881. }
  3882. break;
  3883. default:
  3884. BUG(); /* kiq only support GENERIC2_INT now */
  3885. break;
  3886. }
  3887. return 0;
  3888. }
  3889. static int gfx_v9_0_kiq_irq(struct amdgpu_device *adev,
  3890. struct amdgpu_irq_src *source,
  3891. struct amdgpu_iv_entry *entry)
  3892. {
  3893. u8 me_id, pipe_id, queue_id;
  3894. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  3895. me_id = (entry->ring_id & 0x0c) >> 2;
  3896. pipe_id = (entry->ring_id & 0x03) >> 0;
  3897. queue_id = (entry->ring_id & 0x70) >> 4;
  3898. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  3899. me_id, pipe_id, queue_id);
  3900. amdgpu_fence_process(ring);
  3901. return 0;
  3902. }
  3903. static const struct amd_ip_funcs gfx_v9_0_ip_funcs = {
  3904. .name = "gfx_v9_0",
  3905. .early_init = gfx_v9_0_early_init,
  3906. .late_init = gfx_v9_0_late_init,
  3907. .sw_init = gfx_v9_0_sw_init,
  3908. .sw_fini = gfx_v9_0_sw_fini,
  3909. .hw_init = gfx_v9_0_hw_init,
  3910. .hw_fini = gfx_v9_0_hw_fini,
  3911. .suspend = gfx_v9_0_suspend,
  3912. .resume = gfx_v9_0_resume,
  3913. .is_idle = gfx_v9_0_is_idle,
  3914. .wait_for_idle = gfx_v9_0_wait_for_idle,
  3915. .soft_reset = gfx_v9_0_soft_reset,
  3916. .set_clockgating_state = gfx_v9_0_set_clockgating_state,
  3917. .set_powergating_state = gfx_v9_0_set_powergating_state,
  3918. .get_clockgating_state = gfx_v9_0_get_clockgating_state,
  3919. };
  3920. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_gfx = {
  3921. .type = AMDGPU_RING_TYPE_GFX,
  3922. .align_mask = 0xff,
  3923. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3924. .support_64bit_ptrs = true,
  3925. .vmhub = AMDGPU_GFXHUB,
  3926. .get_rptr = gfx_v9_0_ring_get_rptr_gfx,
  3927. .get_wptr = gfx_v9_0_ring_get_wptr_gfx,
  3928. .set_wptr = gfx_v9_0_ring_set_wptr_gfx,
  3929. .emit_frame_size = /* totally 242 maximum if 16 IBs */
  3930. 5 + /* COND_EXEC */
  3931. 7 + /* PIPELINE_SYNC */
  3932. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3933. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3934. 2 + /* VM_FLUSH */
  3935. 8 + /* FENCE for VM_FLUSH */
  3936. 20 + /* GDS switch */
  3937. 4 + /* double SWITCH_BUFFER,
  3938. the first COND_EXEC jump to the place just
  3939. prior to this double SWITCH_BUFFER */
  3940. 5 + /* COND_EXEC */
  3941. 7 + /* HDP_flush */
  3942. 4 + /* VGT_flush */
  3943. 14 + /* CE_META */
  3944. 31 + /* DE_META */
  3945. 3 + /* CNTX_CTRL */
  3946. 5 + /* HDP_INVL */
  3947. 8 + 8 + /* FENCE x2 */
  3948. 2, /* SWITCH_BUFFER */
  3949. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_gfx */
  3950. .emit_ib = gfx_v9_0_ring_emit_ib_gfx,
  3951. .emit_fence = gfx_v9_0_ring_emit_fence,
  3952. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3953. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3954. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3955. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3956. .test_ring = gfx_v9_0_ring_test_ring,
  3957. .test_ib = gfx_v9_0_ring_test_ib,
  3958. .insert_nop = amdgpu_ring_insert_nop,
  3959. .pad_ib = amdgpu_ring_generic_pad_ib,
  3960. .emit_switch_buffer = gfx_v9_ring_emit_sb,
  3961. .emit_cntxcntl = gfx_v9_ring_emit_cntxcntl,
  3962. .init_cond_exec = gfx_v9_0_ring_emit_init_cond_exec,
  3963. .patch_cond_exec = gfx_v9_0_ring_emit_patch_cond_exec,
  3964. .emit_tmz = gfx_v9_0_ring_emit_tmz,
  3965. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  3966. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  3967. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  3968. };
  3969. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_compute = {
  3970. .type = AMDGPU_RING_TYPE_COMPUTE,
  3971. .align_mask = 0xff,
  3972. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  3973. .support_64bit_ptrs = true,
  3974. .vmhub = AMDGPU_GFXHUB,
  3975. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  3976. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  3977. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  3978. .emit_frame_size =
  3979. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  3980. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  3981. 5 + /* hdp invalidate */
  3982. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  3983. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  3984. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  3985. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  3986. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence x3 for user fence, vm fence */
  3987. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  3988. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  3989. .emit_fence = gfx_v9_0_ring_emit_fence,
  3990. .emit_pipeline_sync = gfx_v9_0_ring_emit_pipeline_sync,
  3991. .emit_vm_flush = gfx_v9_0_ring_emit_vm_flush,
  3992. .emit_gds_switch = gfx_v9_0_ring_emit_gds_switch,
  3993. .emit_hdp_flush = gfx_v9_0_ring_emit_hdp_flush,
  3994. .test_ring = gfx_v9_0_ring_test_ring,
  3995. .test_ib = gfx_v9_0_ring_test_ib,
  3996. .insert_nop = amdgpu_ring_insert_nop,
  3997. .pad_ib = amdgpu_ring_generic_pad_ib,
  3998. .set_priority = gfx_v9_0_ring_set_priority_compute,
  3999. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4000. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4001. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4002. };
  4003. static const struct amdgpu_ring_funcs gfx_v9_0_ring_funcs_kiq = {
  4004. .type = AMDGPU_RING_TYPE_KIQ,
  4005. .align_mask = 0xff,
  4006. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  4007. .support_64bit_ptrs = true,
  4008. .vmhub = AMDGPU_GFXHUB,
  4009. .get_rptr = gfx_v9_0_ring_get_rptr_compute,
  4010. .get_wptr = gfx_v9_0_ring_get_wptr_compute,
  4011. .set_wptr = gfx_v9_0_ring_set_wptr_compute,
  4012. .emit_frame_size =
  4013. 20 + /* gfx_v9_0_ring_emit_gds_switch */
  4014. 7 + /* gfx_v9_0_ring_emit_hdp_flush */
  4015. 5 + /* hdp invalidate */
  4016. 7 + /* gfx_v9_0_ring_emit_pipeline_sync */
  4017. SOC15_FLUSH_GPU_TLB_NUM_WREG * 5 +
  4018. SOC15_FLUSH_GPU_TLB_NUM_REG_WAIT * 7 +
  4019. 2 + /* gfx_v9_0_ring_emit_vm_flush */
  4020. 8 + 8 + 8, /* gfx_v9_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  4021. .emit_ib_size = 4, /* gfx_v9_0_ring_emit_ib_compute */
  4022. .emit_ib = gfx_v9_0_ring_emit_ib_compute,
  4023. .emit_fence = gfx_v9_0_ring_emit_fence_kiq,
  4024. .test_ring = gfx_v9_0_ring_test_ring,
  4025. .test_ib = gfx_v9_0_ring_test_ib,
  4026. .insert_nop = amdgpu_ring_insert_nop,
  4027. .pad_ib = amdgpu_ring_generic_pad_ib,
  4028. .emit_rreg = gfx_v9_0_ring_emit_rreg,
  4029. .emit_wreg = gfx_v9_0_ring_emit_wreg,
  4030. .emit_reg_wait = gfx_v9_0_ring_emit_reg_wait,
  4031. .emit_reg_write_reg_wait = gfx_v9_0_ring_emit_reg_write_reg_wait,
  4032. };
  4033. static void gfx_v9_0_set_ring_funcs(struct amdgpu_device *adev)
  4034. {
  4035. int i;
  4036. adev->gfx.kiq.ring.funcs = &gfx_v9_0_ring_funcs_kiq;
  4037. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  4038. adev->gfx.gfx_ring[i].funcs = &gfx_v9_0_ring_funcs_gfx;
  4039. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4040. adev->gfx.compute_ring[i].funcs = &gfx_v9_0_ring_funcs_compute;
  4041. }
  4042. static const struct amdgpu_irq_src_funcs gfx_v9_0_kiq_irq_funcs = {
  4043. .set = gfx_v9_0_kiq_set_interrupt_state,
  4044. .process = gfx_v9_0_kiq_irq,
  4045. };
  4046. static const struct amdgpu_irq_src_funcs gfx_v9_0_eop_irq_funcs = {
  4047. .set = gfx_v9_0_set_eop_interrupt_state,
  4048. .process = gfx_v9_0_eop_irq,
  4049. };
  4050. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_reg_irq_funcs = {
  4051. .set = gfx_v9_0_set_priv_reg_fault_state,
  4052. .process = gfx_v9_0_priv_reg_irq,
  4053. };
  4054. static const struct amdgpu_irq_src_funcs gfx_v9_0_priv_inst_irq_funcs = {
  4055. .set = gfx_v9_0_set_priv_inst_fault_state,
  4056. .process = gfx_v9_0_priv_inst_irq,
  4057. };
  4058. static void gfx_v9_0_set_irq_funcs(struct amdgpu_device *adev)
  4059. {
  4060. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  4061. adev->gfx.eop_irq.funcs = &gfx_v9_0_eop_irq_funcs;
  4062. adev->gfx.priv_reg_irq.num_types = 1;
  4063. adev->gfx.priv_reg_irq.funcs = &gfx_v9_0_priv_reg_irq_funcs;
  4064. adev->gfx.priv_inst_irq.num_types = 1;
  4065. adev->gfx.priv_inst_irq.funcs = &gfx_v9_0_priv_inst_irq_funcs;
  4066. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  4067. adev->gfx.kiq.irq.funcs = &gfx_v9_0_kiq_irq_funcs;
  4068. }
  4069. static void gfx_v9_0_set_rlc_funcs(struct amdgpu_device *adev)
  4070. {
  4071. switch (adev->asic_type) {
  4072. case CHIP_VEGA10:
  4073. case CHIP_VEGA12:
  4074. case CHIP_VEGA20:
  4075. case CHIP_RAVEN:
  4076. adev->gfx.rlc.funcs = &gfx_v9_0_rlc_funcs;
  4077. break;
  4078. default:
  4079. break;
  4080. }
  4081. }
  4082. static void gfx_v9_0_set_gds_init(struct amdgpu_device *adev)
  4083. {
  4084. /* init asci gds info */
  4085. adev->gds.mem.total_size = RREG32_SOC15(GC, 0, mmGDS_VMID0_SIZE);
  4086. adev->gds.gws.total_size = 64;
  4087. adev->gds.oa.total_size = 16;
  4088. if (adev->gds.mem.total_size == 64 * 1024) {
  4089. adev->gds.mem.gfx_partition_size = 4096;
  4090. adev->gds.mem.cs_partition_size = 4096;
  4091. adev->gds.gws.gfx_partition_size = 4;
  4092. adev->gds.gws.cs_partition_size = 4;
  4093. adev->gds.oa.gfx_partition_size = 4;
  4094. adev->gds.oa.cs_partition_size = 1;
  4095. } else {
  4096. adev->gds.mem.gfx_partition_size = 1024;
  4097. adev->gds.mem.cs_partition_size = 1024;
  4098. adev->gds.gws.gfx_partition_size = 16;
  4099. adev->gds.gws.cs_partition_size = 16;
  4100. adev->gds.oa.gfx_partition_size = 4;
  4101. adev->gds.oa.cs_partition_size = 4;
  4102. }
  4103. }
  4104. static void gfx_v9_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  4105. u32 bitmap)
  4106. {
  4107. u32 data;
  4108. if (!bitmap)
  4109. return;
  4110. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4111. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4112. WREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG, data);
  4113. }
  4114. static u32 gfx_v9_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  4115. {
  4116. u32 data, mask;
  4117. data = RREG32_SOC15(GC, 0, mmCC_GC_SHADER_ARRAY_CONFIG);
  4118. data |= RREG32_SOC15(GC, 0, mmGC_USER_SHADER_ARRAY_CONFIG);
  4119. data &= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  4120. data >>= CC_GC_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  4121. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  4122. return (~data) & mask;
  4123. }
  4124. static int gfx_v9_0_get_cu_info(struct amdgpu_device *adev,
  4125. struct amdgpu_cu_info *cu_info)
  4126. {
  4127. int i, j, k, counter, active_cu_number = 0;
  4128. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  4129. unsigned disable_masks[4 * 2];
  4130. if (!adev || !cu_info)
  4131. return -EINVAL;
  4132. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  4133. mutex_lock(&adev->grbm_idx_mutex);
  4134. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  4135. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  4136. mask = 1;
  4137. ao_bitmap = 0;
  4138. counter = 0;
  4139. gfx_v9_0_select_se_sh(adev, i, j, 0xffffffff);
  4140. if (i < 4 && j < 2)
  4141. gfx_v9_0_set_user_cu_inactive_bitmap(
  4142. adev, disable_masks[i * 2 + j]);
  4143. bitmap = gfx_v9_0_get_cu_active_bitmap(adev);
  4144. cu_info->bitmap[i][j] = bitmap;
  4145. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  4146. if (bitmap & mask) {
  4147. if (counter < adev->gfx.config.max_cu_per_sh)
  4148. ao_bitmap |= mask;
  4149. counter ++;
  4150. }
  4151. mask <<= 1;
  4152. }
  4153. active_cu_number += counter;
  4154. if (i < 2 && j < 2)
  4155. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  4156. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  4157. }
  4158. }
  4159. gfx_v9_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  4160. mutex_unlock(&adev->grbm_idx_mutex);
  4161. cu_info->number = active_cu_number;
  4162. cu_info->ao_cu_mask = ao_cu_mask;
  4163. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  4164. return 0;
  4165. }
  4166. const struct amdgpu_ip_block_version gfx_v9_0_ip_block =
  4167. {
  4168. .type = AMD_IP_BLOCK_TYPE_GFX,
  4169. .major = 9,
  4170. .minor = 0,
  4171. .rev = 0,
  4172. .funcs = &gfx_v9_0_ip_funcs,
  4173. };