gfx_v8_0.c 252 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391339233933394339533963397339833993400340134023403340434053406340734083409341034113412341334143415341634173418341934203421342234233424342534263427342834293430343134323433343434353436343734383439344034413442344334443445344634473448344934503451345234533454345534563457345834593460346134623463346434653466346734683469347034713472347334743475347634773478347934803481348234833484348534863487348834893490349134923493349434953496349734983499350035013502350335043505350635073508350935103511351235133514351535163517351835193520352135223523352435253526352735283529353035313532353335343535353635373538353935403541354235433544354535463547354835493550355135523553355435553556355735583559356035613562356335643565356635673568356935703571357235733574357535763577357835793580358135823583358435853586358735883589359035913592359335943595359635973598359936003601360236033604360536063607360836093610361136123613361436153616361736183619362036213622362336243625362636273628362936303631363236333634363536363637363836393640364136423643364436453646364736483649365036513652365336543655365636573658365936603661366236633664366536663667366836693670367136723673367436753676367736783679368036813682368336843685368636873688368936903691369236933694369536963697369836993700370137023703370437053706370737083709371037113712371337143715371637173718371937203721372237233724372537263727372837293730373137323733373437353736373737383739374037413742374337443745374637473748374937503751375237533754375537563757375837593760376137623763376437653766376737683769377037713772377337743775377637773778377937803781378237833784378537863787378837893790379137923793379437953796379737983799380038013802380338043805380638073808380938103811381238133814381538163817381838193820382138223823382438253826382738283829383038313832383338343835383638373838383938403841384238433844384538463847384838493850385138523853385438553856385738583859386038613862386338643865386638673868386938703871387238733874387538763877387838793880388138823883388438853886388738883889389038913892389338943895389638973898389939003901390239033904390539063907390839093910391139123913391439153916391739183919392039213922392339243925392639273928392939303931393239333934393539363937393839393940394139423943394439453946394739483949395039513952395339543955395639573958395939603961396239633964396539663967396839693970397139723973397439753976397739783979398039813982398339843985398639873988398939903991399239933994399539963997399839994000400140024003400440054006400740084009401040114012401340144015401640174018401940204021402240234024402540264027402840294030403140324033403440354036403740384039404040414042404340444045404640474048404940504051405240534054405540564057405840594060406140624063406440654066406740684069407040714072407340744075407640774078407940804081408240834084408540864087408840894090409140924093409440954096409740984099410041014102410341044105410641074108410941104111411241134114411541164117411841194120412141224123412441254126412741284129413041314132413341344135413641374138413941404141414241434144414541464147414841494150415141524153415441554156415741584159416041614162416341644165416641674168416941704171417241734174417541764177417841794180418141824183418441854186418741884189419041914192419341944195419641974198419942004201420242034204420542064207420842094210421142124213421442154216421742184219422042214222422342244225422642274228422942304231423242334234423542364237423842394240424142424243424442454246424742484249425042514252425342544255425642574258425942604261426242634264426542664267426842694270427142724273427442754276427742784279428042814282428342844285428642874288428942904291429242934294429542964297429842994300430143024303430443054306430743084309431043114312431343144315431643174318431943204321432243234324432543264327432843294330433143324333433443354336433743384339434043414342434343444345434643474348434943504351435243534354435543564357435843594360436143624363436443654366436743684369437043714372437343744375437643774378437943804381438243834384438543864387438843894390439143924393439443954396439743984399440044014402440344044405440644074408440944104411441244134414441544164417441844194420442144224423442444254426442744284429443044314432443344344435443644374438443944404441444244434444444544464447444844494450445144524453445444554456445744584459446044614462446344644465446644674468446944704471447244734474447544764477447844794480448144824483448444854486448744884489449044914492449344944495449644974498449945004501450245034504450545064507450845094510451145124513451445154516451745184519452045214522452345244525452645274528452945304531453245334534453545364537453845394540454145424543454445454546454745484549455045514552455345544555455645574558455945604561456245634564456545664567456845694570457145724573457445754576457745784579458045814582458345844585458645874588458945904591459245934594459545964597459845994600460146024603460446054606460746084609461046114612461346144615461646174618461946204621462246234624462546264627462846294630463146324633463446354636463746384639464046414642464346444645464646474648464946504651465246534654465546564657465846594660466146624663466446654666466746684669467046714672467346744675467646774678467946804681468246834684468546864687468846894690469146924693469446954696469746984699470047014702470347044705470647074708470947104711471247134714471547164717471847194720472147224723472447254726472747284729473047314732473347344735473647374738473947404741474247434744474547464747474847494750475147524753475447554756475747584759476047614762476347644765476647674768476947704771477247734774477547764777477847794780478147824783478447854786478747884789479047914792479347944795479647974798479948004801480248034804480548064807480848094810481148124813481448154816481748184819482048214822482348244825482648274828482948304831483248334834483548364837483848394840484148424843484448454846484748484849485048514852485348544855485648574858485948604861486248634864486548664867486848694870487148724873487448754876487748784879488048814882488348844885488648874888488948904891489248934894489548964897489848994900490149024903490449054906490749084909491049114912491349144915491649174918491949204921492249234924492549264927492849294930493149324933493449354936493749384939494049414942494349444945494649474948494949504951495249534954495549564957495849594960496149624963496449654966496749684969497049714972497349744975497649774978497949804981498249834984498549864987498849894990499149924993499449954996499749984999500050015002500350045005500650075008500950105011501250135014501550165017501850195020502150225023502450255026502750285029503050315032503350345035503650375038503950405041504250435044504550465047504850495050505150525053505450555056505750585059506050615062506350645065506650675068506950705071507250735074507550765077507850795080508150825083508450855086508750885089509050915092509350945095509650975098509951005101510251035104510551065107510851095110511151125113511451155116511751185119512051215122512351245125512651275128512951305131513251335134513551365137513851395140514151425143514451455146514751485149515051515152515351545155515651575158515951605161516251635164516551665167516851695170517151725173517451755176517751785179518051815182518351845185518651875188518951905191519251935194519551965197519851995200520152025203520452055206520752085209521052115212521352145215521652175218521952205221522252235224522552265227522852295230523152325233523452355236523752385239524052415242524352445245524652475248524952505251525252535254525552565257525852595260526152625263526452655266526752685269527052715272527352745275527652775278527952805281528252835284528552865287528852895290529152925293529452955296529752985299530053015302530353045305530653075308530953105311531253135314531553165317531853195320532153225323532453255326532753285329533053315332533353345335533653375338533953405341534253435344534553465347534853495350535153525353535453555356535753585359536053615362536353645365536653675368536953705371537253735374537553765377537853795380538153825383538453855386538753885389539053915392539353945395539653975398539954005401540254035404540554065407540854095410541154125413541454155416541754185419542054215422542354245425542654275428542954305431543254335434543554365437543854395440544154425443544454455446544754485449545054515452545354545455545654575458545954605461546254635464546554665467546854695470547154725473547454755476547754785479548054815482548354845485548654875488548954905491549254935494549554965497549854995500550155025503550455055506550755085509551055115512551355145515551655175518551955205521552255235524552555265527552855295530553155325533553455355536553755385539554055415542554355445545554655475548554955505551555255535554555555565557555855595560556155625563556455655566556755685569557055715572557355745575557655775578557955805581558255835584558555865587558855895590559155925593559455955596559755985599560056015602560356045605560656075608560956105611561256135614561556165617561856195620562156225623562456255626562756285629563056315632563356345635563656375638563956405641564256435644564556465647564856495650565156525653565456555656565756585659566056615662566356645665566656675668566956705671567256735674567556765677567856795680568156825683568456855686568756885689569056915692569356945695569656975698569957005701570257035704570557065707570857095710571157125713571457155716571757185719572057215722572357245725572657275728572957305731573257335734573557365737573857395740574157425743574457455746574757485749575057515752575357545755575657575758575957605761576257635764576557665767576857695770577157725773577457755776577757785779578057815782578357845785578657875788578957905791579257935794579557965797579857995800580158025803580458055806580758085809581058115812581358145815581658175818581958205821582258235824582558265827582858295830583158325833583458355836583758385839584058415842584358445845584658475848584958505851585258535854585558565857585858595860586158625863586458655866586758685869587058715872587358745875587658775878587958805881588258835884588558865887588858895890589158925893589458955896589758985899590059015902590359045905590659075908590959105911591259135914591559165917591859195920592159225923592459255926592759285929593059315932593359345935593659375938593959405941594259435944594559465947594859495950595159525953595459555956595759585959596059615962596359645965596659675968596959705971597259735974597559765977597859795980598159825983598459855986598759885989599059915992599359945995599659975998599960006001600260036004600560066007600860096010601160126013601460156016601760186019602060216022602360246025602660276028602960306031603260336034603560366037603860396040604160426043604460456046604760486049605060516052605360546055605660576058605960606061606260636064606560666067606860696070607160726073607460756076607760786079608060816082608360846085608660876088608960906091609260936094609560966097609860996100610161026103610461056106610761086109611061116112611361146115611661176118611961206121612261236124612561266127612861296130613161326133613461356136613761386139614061416142614361446145614661476148614961506151615261536154615561566157615861596160616161626163616461656166616761686169617061716172617361746175617661776178617961806181618261836184618561866187618861896190619161926193619461956196619761986199620062016202620362046205620662076208620962106211621262136214621562166217621862196220622162226223622462256226622762286229623062316232623362346235623662376238623962406241624262436244624562466247624862496250625162526253625462556256625762586259626062616262626362646265626662676268626962706271627262736274627562766277627862796280628162826283628462856286628762886289629062916292629362946295629662976298629963006301630263036304630563066307630863096310631163126313631463156316631763186319632063216322632363246325632663276328632963306331633263336334633563366337633863396340634163426343634463456346634763486349635063516352635363546355635663576358635963606361636263636364636563666367636863696370637163726373637463756376637763786379638063816382638363846385638663876388638963906391639263936394639563966397639863996400640164026403640464056406640764086409641064116412641364146415641664176418641964206421642264236424642564266427642864296430643164326433643464356436643764386439644064416442644364446445644664476448644964506451645264536454645564566457645864596460646164626463646464656466646764686469647064716472647364746475647664776478647964806481648264836484648564866487648864896490649164926493649464956496649764986499650065016502650365046505650665076508650965106511651265136514651565166517651865196520652165226523652465256526652765286529653065316532653365346535653665376538653965406541654265436544654565466547654865496550655165526553655465556556655765586559656065616562656365646565656665676568656965706571657265736574657565766577657865796580658165826583658465856586658765886589659065916592659365946595659665976598659966006601660266036604660566066607660866096610661166126613661466156616661766186619662066216622662366246625662666276628662966306631663266336634663566366637663866396640664166426643664466456646664766486649665066516652665366546655665666576658665966606661666266636664666566666667666866696670667166726673667466756676667766786679668066816682668366846685668666876688668966906691669266936694669566966697669866996700670167026703670467056706670767086709671067116712671367146715671667176718671967206721672267236724672567266727672867296730673167326733673467356736673767386739674067416742674367446745674667476748674967506751675267536754675567566757675867596760676167626763676467656766676767686769677067716772677367746775677667776778677967806781678267836784678567866787678867896790679167926793679467956796679767986799680068016802680368046805680668076808680968106811681268136814681568166817681868196820682168226823682468256826682768286829683068316832683368346835683668376838683968406841684268436844684568466847684868496850685168526853685468556856685768586859686068616862686368646865686668676868686968706871687268736874687568766877687868796880688168826883688468856886688768886889689068916892689368946895689668976898689969006901690269036904690569066907690869096910691169126913691469156916691769186919692069216922692369246925692669276928692969306931693269336934693569366937693869396940694169426943694469456946694769486949695069516952695369546955695669576958695969606961696269636964696569666967696869696970697169726973697469756976697769786979698069816982698369846985698669876988698969906991699269936994699569966997699869997000700170027003700470057006700770087009701070117012701370147015701670177018701970207021702270237024702570267027702870297030703170327033703470357036703770387039704070417042704370447045704670477048704970507051705270537054705570567057705870597060706170627063706470657066706770687069707070717072707370747075707670777078707970807081708270837084708570867087708870897090709170927093709470957096709770987099710071017102710371047105710671077108710971107111711271137114711571167117711871197120712171227123712471257126712771287129713071317132713371347135713671377138713971407141714271437144714571467147714871497150715171527153715471557156715771587159716071617162716371647165716671677168716971707171717271737174717571767177717871797180718171827183718471857186718771887189719071917192719371947195719671977198719972007201720272037204720572067207720872097210721172127213721472157216721772187219722072217222722372247225722672277228722972307231723272337234723572367237723872397240724172427243724472457246724772487249725072517252725372547255725672577258725972607261726272637264726572667267726872697270727172727273727472757276727772787279728072817282728372847285728672877288728972907291729272937294729572967297729872997300730173027303730473057306730773087309731073117312731373147315731673177318731973207321732273237324732573267327732873297330733173327333733473357336733773387339734073417342734373447345734673477348734973507351735273537354735573567357735873597360736173627363736473657366736773687369737073717372737373747375737673777378737973807381738273837384738573867387738873897390739173927393739473957396739773987399740074017402740374047405740674077408740974107411741274137414741574167417741874197420742174227423742474257426742774287429743074317432743374347435743674377438743974407441744274437444744574467447744874497450745174527453745474557456745774587459746074617462746374647465746674677468746974707471747274737474747574767477747874797480748174827483748474857486748774887489749074917492749374947495749674977498749975007501750275037504750575067507750875097510751175127513751475157516751775187519
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <linux/kernel.h>
  24. #include <linux/firmware.h>
  25. #include <drm/drmP.h>
  26. #include "amdgpu.h"
  27. #include "amdgpu_gfx.h"
  28. #include "vi.h"
  29. #include "vi_structs.h"
  30. #include "vid.h"
  31. #include "amdgpu_ucode.h"
  32. #include "amdgpu_atombios.h"
  33. #include "atombios_i2c.h"
  34. #include "clearstate_vi.h"
  35. #include "gmc/gmc_8_2_d.h"
  36. #include "gmc/gmc_8_2_sh_mask.h"
  37. #include "oss/oss_3_0_d.h"
  38. #include "oss/oss_3_0_sh_mask.h"
  39. #include "bif/bif_5_0_d.h"
  40. #include "bif/bif_5_0_sh_mask.h"
  41. #include "gca/gfx_8_0_d.h"
  42. #include "gca/gfx_8_0_enum.h"
  43. #include "gca/gfx_8_0_sh_mask.h"
  44. #include "gca/gfx_8_0_enum.h"
  45. #include "dce/dce_10_0_d.h"
  46. #include "dce/dce_10_0_sh_mask.h"
  47. #include "smu/smu_7_1_3_d.h"
  48. #include "ivsrcid/ivsrcid_vislands30.h"
  49. #define GFX8_NUM_GFX_RINGS 1
  50. #define GFX8_MEC_HPD_SIZE 2048
  51. #define TOPAZ_GB_ADDR_CONFIG_GOLDEN 0x22010001
  52. #define CARRIZO_GB_ADDR_CONFIG_GOLDEN 0x22010001
  53. #define POLARIS11_GB_ADDR_CONFIG_GOLDEN 0x22011002
  54. #define TONGA_GB_ADDR_CONFIG_GOLDEN 0x22011003
  55. #define ARRAY_MODE(x) ((x) << GB_TILE_MODE0__ARRAY_MODE__SHIFT)
  56. #define PIPE_CONFIG(x) ((x) << GB_TILE_MODE0__PIPE_CONFIG__SHIFT)
  57. #define TILE_SPLIT(x) ((x) << GB_TILE_MODE0__TILE_SPLIT__SHIFT)
  58. #define MICRO_TILE_MODE_NEW(x) ((x) << GB_TILE_MODE0__MICRO_TILE_MODE_NEW__SHIFT)
  59. #define SAMPLE_SPLIT(x) ((x) << GB_TILE_MODE0__SAMPLE_SPLIT__SHIFT)
  60. #define BANK_WIDTH(x) ((x) << GB_MACROTILE_MODE0__BANK_WIDTH__SHIFT)
  61. #define BANK_HEIGHT(x) ((x) << GB_MACROTILE_MODE0__BANK_HEIGHT__SHIFT)
  62. #define MACRO_TILE_ASPECT(x) ((x) << GB_MACROTILE_MODE0__MACRO_TILE_ASPECT__SHIFT)
  63. #define NUM_BANKS(x) ((x) << GB_MACROTILE_MODE0__NUM_BANKS__SHIFT)
  64. #define RLC_CGTT_MGCG_OVERRIDE__CPF_MASK 0x00000001L
  65. #define RLC_CGTT_MGCG_OVERRIDE__RLC_MASK 0x00000002L
  66. #define RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK 0x00000004L
  67. #define RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK 0x00000008L
  68. #define RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK 0x00000010L
  69. #define RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK 0x00000020L
  70. /* BPM SERDES CMD */
  71. #define SET_BPM_SERDES_CMD 1
  72. #define CLE_BPM_SERDES_CMD 0
  73. /* BPM Register Address*/
  74. enum {
  75. BPM_REG_CGLS_EN = 0, /* Enable/Disable CGLS */
  76. BPM_REG_CGLS_ON, /* ON/OFF CGLS: shall be controlled by RLC FW */
  77. BPM_REG_CGCG_OVERRIDE, /* Set/Clear CGCG Override */
  78. BPM_REG_MGCG_OVERRIDE, /* Set/Clear MGCG Override */
  79. BPM_REG_FGCG_OVERRIDE, /* Set/Clear FGCG Override */
  80. BPM_REG_FGCG_MAX
  81. };
  82. #define RLC_FormatDirectRegListLength 14
  83. MODULE_FIRMWARE("amdgpu/carrizo_ce.bin");
  84. MODULE_FIRMWARE("amdgpu/carrizo_pfp.bin");
  85. MODULE_FIRMWARE("amdgpu/carrizo_me.bin");
  86. MODULE_FIRMWARE("amdgpu/carrizo_mec.bin");
  87. MODULE_FIRMWARE("amdgpu/carrizo_mec2.bin");
  88. MODULE_FIRMWARE("amdgpu/carrizo_rlc.bin");
  89. MODULE_FIRMWARE("amdgpu/stoney_ce.bin");
  90. MODULE_FIRMWARE("amdgpu/stoney_pfp.bin");
  91. MODULE_FIRMWARE("amdgpu/stoney_me.bin");
  92. MODULE_FIRMWARE("amdgpu/stoney_mec.bin");
  93. MODULE_FIRMWARE("amdgpu/stoney_rlc.bin");
  94. MODULE_FIRMWARE("amdgpu/tonga_ce.bin");
  95. MODULE_FIRMWARE("amdgpu/tonga_pfp.bin");
  96. MODULE_FIRMWARE("amdgpu/tonga_me.bin");
  97. MODULE_FIRMWARE("amdgpu/tonga_mec.bin");
  98. MODULE_FIRMWARE("amdgpu/tonga_mec2.bin");
  99. MODULE_FIRMWARE("amdgpu/tonga_rlc.bin");
  100. MODULE_FIRMWARE("amdgpu/topaz_ce.bin");
  101. MODULE_FIRMWARE("amdgpu/topaz_pfp.bin");
  102. MODULE_FIRMWARE("amdgpu/topaz_me.bin");
  103. MODULE_FIRMWARE("amdgpu/topaz_mec.bin");
  104. MODULE_FIRMWARE("amdgpu/topaz_rlc.bin");
  105. MODULE_FIRMWARE("amdgpu/fiji_ce.bin");
  106. MODULE_FIRMWARE("amdgpu/fiji_pfp.bin");
  107. MODULE_FIRMWARE("amdgpu/fiji_me.bin");
  108. MODULE_FIRMWARE("amdgpu/fiji_mec.bin");
  109. MODULE_FIRMWARE("amdgpu/fiji_mec2.bin");
  110. MODULE_FIRMWARE("amdgpu/fiji_rlc.bin");
  111. MODULE_FIRMWARE("amdgpu/polaris10_ce.bin");
  112. MODULE_FIRMWARE("amdgpu/polaris10_ce_2.bin");
  113. MODULE_FIRMWARE("amdgpu/polaris10_pfp.bin");
  114. MODULE_FIRMWARE("amdgpu/polaris10_pfp_2.bin");
  115. MODULE_FIRMWARE("amdgpu/polaris10_me.bin");
  116. MODULE_FIRMWARE("amdgpu/polaris10_me_2.bin");
  117. MODULE_FIRMWARE("amdgpu/polaris10_mec.bin");
  118. MODULE_FIRMWARE("amdgpu/polaris10_mec_2.bin");
  119. MODULE_FIRMWARE("amdgpu/polaris10_mec2.bin");
  120. MODULE_FIRMWARE("amdgpu/polaris10_mec2_2.bin");
  121. MODULE_FIRMWARE("amdgpu/polaris10_rlc.bin");
  122. MODULE_FIRMWARE("amdgpu/polaris11_ce.bin");
  123. MODULE_FIRMWARE("amdgpu/polaris11_ce_2.bin");
  124. MODULE_FIRMWARE("amdgpu/polaris11_pfp.bin");
  125. MODULE_FIRMWARE("amdgpu/polaris11_pfp_2.bin");
  126. MODULE_FIRMWARE("amdgpu/polaris11_me.bin");
  127. MODULE_FIRMWARE("amdgpu/polaris11_me_2.bin");
  128. MODULE_FIRMWARE("amdgpu/polaris11_mec.bin");
  129. MODULE_FIRMWARE("amdgpu/polaris11_mec_2.bin");
  130. MODULE_FIRMWARE("amdgpu/polaris11_mec2.bin");
  131. MODULE_FIRMWARE("amdgpu/polaris11_mec2_2.bin");
  132. MODULE_FIRMWARE("amdgpu/polaris11_rlc.bin");
  133. MODULE_FIRMWARE("amdgpu/polaris12_ce.bin");
  134. MODULE_FIRMWARE("amdgpu/polaris12_ce_2.bin");
  135. MODULE_FIRMWARE("amdgpu/polaris12_pfp.bin");
  136. MODULE_FIRMWARE("amdgpu/polaris12_pfp_2.bin");
  137. MODULE_FIRMWARE("amdgpu/polaris12_me.bin");
  138. MODULE_FIRMWARE("amdgpu/polaris12_me_2.bin");
  139. MODULE_FIRMWARE("amdgpu/polaris12_mec.bin");
  140. MODULE_FIRMWARE("amdgpu/polaris12_mec_2.bin");
  141. MODULE_FIRMWARE("amdgpu/polaris12_mec2.bin");
  142. MODULE_FIRMWARE("amdgpu/polaris12_mec2_2.bin");
  143. MODULE_FIRMWARE("amdgpu/polaris12_rlc.bin");
  144. MODULE_FIRMWARE("amdgpu/vegam_ce.bin");
  145. MODULE_FIRMWARE("amdgpu/vegam_pfp.bin");
  146. MODULE_FIRMWARE("amdgpu/vegam_me.bin");
  147. MODULE_FIRMWARE("amdgpu/vegam_mec.bin");
  148. MODULE_FIRMWARE("amdgpu/vegam_mec2.bin");
  149. MODULE_FIRMWARE("amdgpu/vegam_rlc.bin");
  150. static const struct amdgpu_gds_reg_offset amdgpu_gds_reg_offset[] =
  151. {
  152. {mmGDS_VMID0_BASE, mmGDS_VMID0_SIZE, mmGDS_GWS_VMID0, mmGDS_OA_VMID0},
  153. {mmGDS_VMID1_BASE, mmGDS_VMID1_SIZE, mmGDS_GWS_VMID1, mmGDS_OA_VMID1},
  154. {mmGDS_VMID2_BASE, mmGDS_VMID2_SIZE, mmGDS_GWS_VMID2, mmGDS_OA_VMID2},
  155. {mmGDS_VMID3_BASE, mmGDS_VMID3_SIZE, mmGDS_GWS_VMID3, mmGDS_OA_VMID3},
  156. {mmGDS_VMID4_BASE, mmGDS_VMID4_SIZE, mmGDS_GWS_VMID4, mmGDS_OA_VMID4},
  157. {mmGDS_VMID5_BASE, mmGDS_VMID5_SIZE, mmGDS_GWS_VMID5, mmGDS_OA_VMID5},
  158. {mmGDS_VMID6_BASE, mmGDS_VMID6_SIZE, mmGDS_GWS_VMID6, mmGDS_OA_VMID6},
  159. {mmGDS_VMID7_BASE, mmGDS_VMID7_SIZE, mmGDS_GWS_VMID7, mmGDS_OA_VMID7},
  160. {mmGDS_VMID8_BASE, mmGDS_VMID8_SIZE, mmGDS_GWS_VMID8, mmGDS_OA_VMID8},
  161. {mmGDS_VMID9_BASE, mmGDS_VMID9_SIZE, mmGDS_GWS_VMID9, mmGDS_OA_VMID9},
  162. {mmGDS_VMID10_BASE, mmGDS_VMID10_SIZE, mmGDS_GWS_VMID10, mmGDS_OA_VMID10},
  163. {mmGDS_VMID11_BASE, mmGDS_VMID11_SIZE, mmGDS_GWS_VMID11, mmGDS_OA_VMID11},
  164. {mmGDS_VMID12_BASE, mmGDS_VMID12_SIZE, mmGDS_GWS_VMID12, mmGDS_OA_VMID12},
  165. {mmGDS_VMID13_BASE, mmGDS_VMID13_SIZE, mmGDS_GWS_VMID13, mmGDS_OA_VMID13},
  166. {mmGDS_VMID14_BASE, mmGDS_VMID14_SIZE, mmGDS_GWS_VMID14, mmGDS_OA_VMID14},
  167. {mmGDS_VMID15_BASE, mmGDS_VMID15_SIZE, mmGDS_GWS_VMID15, mmGDS_OA_VMID15}
  168. };
  169. static const u32 golden_settings_tonga_a11[] =
  170. {
  171. mmCB_HW_CONTROL, 0xfffdf3cf, 0x00007208,
  172. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  173. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  174. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  175. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  176. mmPA_SC_FIFO_DEPTH_CNTL, 0x000003ff, 0x000000fc,
  177. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  178. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  179. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  180. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  181. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  182. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  183. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000002fb,
  184. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x0000543b,
  185. mmTCP_CHAN_STEER_LO, 0xffffffff, 0xa9210876,
  186. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  187. };
  188. static const u32 tonga_golden_common_all[] =
  189. {
  190. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  191. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  192. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  193. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  194. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  195. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  196. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  197. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  198. };
  199. static const u32 tonga_mgcg_cgcg_init[] =
  200. {
  201. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  202. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  203. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  204. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  205. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  206. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  207. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  208. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  209. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  210. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  211. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  212. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  213. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  214. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  215. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  216. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  217. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  218. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  219. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  220. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  221. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  222. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  223. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  224. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  225. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  226. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  227. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  228. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  229. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  230. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  231. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  232. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  233. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  234. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  235. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  236. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  237. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  238. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  239. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  240. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  241. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  242. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  243. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  244. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  245. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  246. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  247. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  248. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  249. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  250. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  251. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  252. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  253. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  254. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  255. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  256. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  257. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  258. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  259. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  260. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  261. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  262. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  263. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  264. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  265. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  266. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  267. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  268. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  269. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  270. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  271. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  272. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  273. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  274. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  275. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  276. };
  277. static const u32 golden_settings_vegam_a11[] =
  278. {
  279. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  280. mmCB_HW_CONTROL_2, 0x0f000000, 0x0d000000,
  281. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  282. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  283. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  284. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  285. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x3a00161a,
  286. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002e,
  287. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  288. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  289. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  290. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  291. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  292. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  293. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  294. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x32761054,
  295. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  296. };
  297. static const u32 vegam_golden_common_all[] =
  298. {
  299. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  300. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  301. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  302. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  303. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  304. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  305. };
  306. static const u32 golden_settings_polaris11_a11[] =
  307. {
  308. mmCB_HW_CONTROL, 0x0000f3cf, 0x00007208,
  309. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  310. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  311. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  312. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  313. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  314. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  315. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  316. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  317. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  318. mmSQ_CONFIG, 0x07f80000, 0x01180000,
  319. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  320. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  321. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f3,
  322. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  323. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00003210,
  324. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  325. };
  326. static const u32 polaris11_golden_common_all[] =
  327. {
  328. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  329. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011002,
  330. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  331. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  332. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  333. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  334. };
  335. static const u32 golden_settings_polaris10_a11[] =
  336. {
  337. mmATC_MISC_CG, 0x000c0fc0, 0x000c0200,
  338. mmCB_HW_CONTROL, 0x0001f3cf, 0x00007208,
  339. mmCB_HW_CONTROL_2, 0x0f000000, 0x0f000000,
  340. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  341. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  342. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  343. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  344. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x16000012,
  345. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x0000002a,
  346. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  347. mmRLC_CGCG_CGLS_CTRL_3D, 0xffffffff, 0x0001003c,
  348. mmSQ_CONFIG, 0x07f80000, 0x07180000,
  349. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  350. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  351. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f7,
  352. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  353. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  354. };
  355. static const u32 polaris10_golden_common_all[] =
  356. {
  357. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  358. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x16000012,
  359. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002A,
  360. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  361. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  362. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  363. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  364. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  365. };
  366. static const u32 fiji_golden_common_all[] =
  367. {
  368. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  369. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x3a00161a,
  370. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x0000002e,
  371. mmGB_ADDR_CONFIG, 0xffffffff, 0x22011003,
  372. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  373. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  374. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  375. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  376. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  377. mmSPI_CONFIG_CNTL_1, 0x0000000f, 0x00000009,
  378. };
  379. static const u32 golden_settings_fiji_a10[] =
  380. {
  381. mmCB_HW_CONTROL_3, 0x000001ff, 0x00000040,
  382. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  383. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  384. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  385. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  386. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  387. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  388. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  389. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  390. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000ff,
  391. mmVGT_RESET_DEBUG, 0x00000004, 0x00000004,
  392. };
  393. static const u32 fiji_mgcg_cgcg_init[] =
  394. {
  395. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  396. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  397. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  398. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  399. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  400. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  401. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x40000100,
  402. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  403. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  404. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  405. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  406. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  407. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  408. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  409. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  410. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  411. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  412. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  413. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  414. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  415. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  416. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  417. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  418. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  419. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  420. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  421. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  422. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  423. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  424. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  425. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  426. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  427. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  428. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  429. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  430. };
  431. static const u32 golden_settings_iceland_a11[] =
  432. {
  433. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  434. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  435. mmDB_DEBUG3, 0xc0000000, 0xc0000000,
  436. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  437. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  438. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  439. mmPA_SC_RASTER_CONFIG, 0x3f3fffff, 0x00000002,
  440. mmPA_SC_RASTER_CONFIG_1, 0x0000003f, 0x00000000,
  441. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  442. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  443. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  444. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  445. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  446. mmTCP_ADDR_CONFIG, 0x000003ff, 0x000000f1,
  447. mmTCP_CHAN_STEER_HI, 0xffffffff, 0x00000000,
  448. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00000010,
  449. };
  450. static const u32 iceland_golden_common_all[] =
  451. {
  452. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  453. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  454. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  455. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  456. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  457. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  458. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  459. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  460. };
  461. static const u32 iceland_mgcg_cgcg_init[] =
  462. {
  463. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  464. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  465. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  466. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  467. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0xc0000100,
  468. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0xc0000100,
  469. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0xc0000100,
  470. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  471. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  472. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  473. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  474. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  475. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  476. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  477. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  478. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  479. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  480. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  481. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  482. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  483. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  484. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  485. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0xff000100,
  486. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  487. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  488. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  489. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  490. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  491. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  492. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  493. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  494. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  495. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  496. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  497. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  498. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  499. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  500. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  501. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  502. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  503. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  504. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  505. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  506. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  507. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  508. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  509. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  510. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  511. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  512. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  513. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  514. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  515. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  516. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x0f840f87,
  517. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  518. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  519. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  520. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  521. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  522. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  523. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  524. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  525. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  526. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003c,
  527. };
  528. static const u32 cz_golden_settings_a11[] =
  529. {
  530. mmCB_HW_CONTROL_3, 0x00000040, 0x00000040,
  531. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  532. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  533. mmPA_SC_ENHANCE, 0xffffffff, 0x00000001,
  534. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  535. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0000003c,
  536. mmSQ_RANDOM_WAVE_PRI, 0x001fffff, 0x000006fd,
  537. mmTA_CNTL_AUX, 0x000f000f, 0x00010000,
  538. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  539. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  540. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f3,
  541. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x00001302
  542. };
  543. static const u32 cz_golden_common_all[] =
  544. {
  545. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  546. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000002,
  547. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  548. mmGB_ADDR_CONFIG, 0xffffffff, 0x22010001,
  549. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  550. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  551. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  552. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF
  553. };
  554. static const u32 cz_mgcg_cgcg_init[] =
  555. {
  556. mmRLC_CGTT_MGCG_OVERRIDE, 0xffffffff, 0xffffffff,
  557. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  558. mmCB_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  559. mmCGTT_BCI_CLK_CTRL, 0xffffffff, 0x00000100,
  560. mmCGTT_CP_CLK_CTRL, 0xffffffff, 0x00000100,
  561. mmCGTT_CPC_CLK_CTRL, 0xffffffff, 0x00000100,
  562. mmCGTT_CPF_CLK_CTRL, 0xffffffff, 0x00000100,
  563. mmCGTT_GDS_CLK_CTRL, 0xffffffff, 0x00000100,
  564. mmCGTT_IA_CLK_CTRL, 0xffffffff, 0x06000100,
  565. mmCGTT_PA_CLK_CTRL, 0xffffffff, 0x00000100,
  566. mmCGTT_WD_CLK_CTRL, 0xffffffff, 0x06000100,
  567. mmCGTT_PC_CLK_CTRL, 0xffffffff, 0x00000100,
  568. mmCGTT_RLC_CLK_CTRL, 0xffffffff, 0x00000100,
  569. mmCGTT_SC_CLK_CTRL, 0xffffffff, 0x00000100,
  570. mmCGTT_SPI_CLK_CTRL, 0xffffffff, 0x00000100,
  571. mmCGTT_SQ_CLK_CTRL, 0xffffffff, 0x00000100,
  572. mmCGTT_SQG_CLK_CTRL, 0xffffffff, 0x00000100,
  573. mmCGTT_SX_CLK_CTRL0, 0xffffffff, 0x00000100,
  574. mmCGTT_SX_CLK_CTRL1, 0xffffffff, 0x00000100,
  575. mmCGTT_SX_CLK_CTRL2, 0xffffffff, 0x00000100,
  576. mmCGTT_SX_CLK_CTRL3, 0xffffffff, 0x00000100,
  577. mmCGTT_SX_CLK_CTRL4, 0xffffffff, 0x00000100,
  578. mmCGTT_TCI_CLK_CTRL, 0xffffffff, 0x00000100,
  579. mmCGTT_TCP_CLK_CTRL, 0xffffffff, 0x00000100,
  580. mmCGTT_VGT_CLK_CTRL, 0xffffffff, 0x06000100,
  581. mmDB_CGTT_CLK_CTRL_0, 0xffffffff, 0x00000100,
  582. mmTA_CGTT_CTRL, 0xffffffff, 0x00000100,
  583. mmTCA_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  584. mmTCC_CGTT_SCLK_CTRL, 0xffffffff, 0x00000100,
  585. mmTD_CGTT_CTRL, 0xffffffff, 0x00000100,
  586. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  587. mmCGTS_CU0_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  588. mmCGTS_CU0_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  589. mmCGTS_CU0_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  590. mmCGTS_CU0_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  591. mmCGTS_CU0_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  592. mmCGTS_CU1_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  593. mmCGTS_CU1_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  594. mmCGTS_CU1_TA_CTRL_REG, 0xffffffff, 0x00040007,
  595. mmCGTS_CU1_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  596. mmCGTS_CU1_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  597. mmCGTS_CU2_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  598. mmCGTS_CU2_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  599. mmCGTS_CU2_TA_CTRL_REG, 0xffffffff, 0x00040007,
  600. mmCGTS_CU2_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  601. mmCGTS_CU2_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  602. mmCGTS_CU3_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  603. mmCGTS_CU3_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  604. mmCGTS_CU3_TA_CTRL_REG, 0xffffffff, 0x00040007,
  605. mmCGTS_CU3_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  606. mmCGTS_CU3_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  607. mmCGTS_CU4_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  608. mmCGTS_CU4_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  609. mmCGTS_CU4_TA_SQC_CTRL_REG, 0xffffffff, 0x00040007,
  610. mmCGTS_CU4_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  611. mmCGTS_CU4_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  612. mmCGTS_CU5_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  613. mmCGTS_CU5_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  614. mmCGTS_CU5_TA_CTRL_REG, 0xffffffff, 0x00040007,
  615. mmCGTS_CU5_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  616. mmCGTS_CU5_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  617. mmCGTS_CU6_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  618. mmCGTS_CU6_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  619. mmCGTS_CU6_TA_CTRL_REG, 0xffffffff, 0x00040007,
  620. mmCGTS_CU6_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  621. mmCGTS_CU6_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  622. mmCGTS_CU7_SP0_CTRL_REG, 0xffffffff, 0x00010000,
  623. mmCGTS_CU7_LDS_SQ_CTRL_REG, 0xffffffff, 0x00030002,
  624. mmCGTS_CU7_TA_CTRL_REG, 0xffffffff, 0x00040007,
  625. mmCGTS_CU7_SP1_CTRL_REG, 0xffffffff, 0x00060005,
  626. mmCGTS_CU7_TD_TCP_CTRL_REG, 0xffffffff, 0x00090008,
  627. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96e00200,
  628. mmCP_RB_WPTR_POLL_CNTL, 0xffffffff, 0x00900100,
  629. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  630. mmCP_MEM_SLP_CNTL, 0x00000001, 0x00000001,
  631. };
  632. static const u32 stoney_golden_settings_a11[] =
  633. {
  634. mmDB_DEBUG2, 0xf00fffff, 0x00000400,
  635. mmGB_GPU_ID, 0x0000000f, 0x00000000,
  636. mmPA_SC_ENHANCE, 0xffffffff, 0x20000001,
  637. mmPA_SC_LINE_STIPPLE_STATE, 0x0000ff0f, 0x00000000,
  638. mmRLC_CGCG_CGLS_CTRL, 0x00000003, 0x0001003c,
  639. mmTA_CNTL_AUX, 0x000f000f, 0x000b0000,
  640. mmTCC_CTRL, 0x00100000, 0xf31fff7f,
  641. mmTCC_EXE_DISABLE, 0x00000002, 0x00000002,
  642. mmTCP_ADDR_CONFIG, 0x0000000f, 0x000000f1,
  643. mmTCP_CHAN_STEER_LO, 0xffffffff, 0x10101010,
  644. };
  645. static const u32 stoney_golden_common_all[] =
  646. {
  647. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  648. mmPA_SC_RASTER_CONFIG, 0xffffffff, 0x00000000,
  649. mmPA_SC_RASTER_CONFIG_1, 0xffffffff, 0x00000000,
  650. mmGB_ADDR_CONFIG, 0xffffffff, 0x12010001,
  651. mmSPI_RESOURCE_RESERVE_CU_0, 0xffffffff, 0x00000800,
  652. mmSPI_RESOURCE_RESERVE_CU_1, 0xffffffff, 0x00000800,
  653. mmSPI_RESOURCE_RESERVE_EN_CU_0, 0xffffffff, 0x00FF7FBF,
  654. mmSPI_RESOURCE_RESERVE_EN_CU_1, 0xffffffff, 0x00FF7FAF,
  655. };
  656. static const u32 stoney_mgcg_cgcg_init[] =
  657. {
  658. mmGRBM_GFX_INDEX, 0xffffffff, 0xe0000000,
  659. mmRLC_CGCG_CGLS_CTRL, 0xffffffff, 0x0020003f,
  660. mmCP_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  661. mmRLC_MEM_SLP_CNTL, 0xffffffff, 0x00020201,
  662. mmCGTS_SM_CTRL_REG, 0xffffffff, 0x96940200,
  663. };
  664. static const char * const sq_edc_source_names[] = {
  665. "SQ_EDC_INFO_SOURCE_INVALID: No EDC error has occurred",
  666. "SQ_EDC_INFO_SOURCE_INST: EDC source is Instruction Fetch",
  667. "SQ_EDC_INFO_SOURCE_SGPR: EDC source is SGPR or SQC data return",
  668. "SQ_EDC_INFO_SOURCE_VGPR: EDC source is VGPR",
  669. "SQ_EDC_INFO_SOURCE_LDS: EDC source is LDS",
  670. "SQ_EDC_INFO_SOURCE_GDS: EDC source is GDS",
  671. "SQ_EDC_INFO_SOURCE_TA: EDC source is TA",
  672. };
  673. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev);
  674. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev);
  675. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev);
  676. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev);
  677. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev);
  678. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev);
  679. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring);
  680. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring);
  681. static void gfx_v8_0_init_golden_registers(struct amdgpu_device *adev)
  682. {
  683. switch (adev->asic_type) {
  684. case CHIP_TOPAZ:
  685. amdgpu_device_program_register_sequence(adev,
  686. iceland_mgcg_cgcg_init,
  687. ARRAY_SIZE(iceland_mgcg_cgcg_init));
  688. amdgpu_device_program_register_sequence(adev,
  689. golden_settings_iceland_a11,
  690. ARRAY_SIZE(golden_settings_iceland_a11));
  691. amdgpu_device_program_register_sequence(adev,
  692. iceland_golden_common_all,
  693. ARRAY_SIZE(iceland_golden_common_all));
  694. break;
  695. case CHIP_FIJI:
  696. amdgpu_device_program_register_sequence(adev,
  697. fiji_mgcg_cgcg_init,
  698. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  699. amdgpu_device_program_register_sequence(adev,
  700. golden_settings_fiji_a10,
  701. ARRAY_SIZE(golden_settings_fiji_a10));
  702. amdgpu_device_program_register_sequence(adev,
  703. fiji_golden_common_all,
  704. ARRAY_SIZE(fiji_golden_common_all));
  705. break;
  706. case CHIP_TONGA:
  707. amdgpu_device_program_register_sequence(adev,
  708. tonga_mgcg_cgcg_init,
  709. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  710. amdgpu_device_program_register_sequence(adev,
  711. golden_settings_tonga_a11,
  712. ARRAY_SIZE(golden_settings_tonga_a11));
  713. amdgpu_device_program_register_sequence(adev,
  714. tonga_golden_common_all,
  715. ARRAY_SIZE(tonga_golden_common_all));
  716. break;
  717. case CHIP_VEGAM:
  718. amdgpu_device_program_register_sequence(adev,
  719. golden_settings_vegam_a11,
  720. ARRAY_SIZE(golden_settings_vegam_a11));
  721. amdgpu_device_program_register_sequence(adev,
  722. vegam_golden_common_all,
  723. ARRAY_SIZE(vegam_golden_common_all));
  724. break;
  725. case CHIP_POLARIS11:
  726. case CHIP_POLARIS12:
  727. amdgpu_device_program_register_sequence(adev,
  728. golden_settings_polaris11_a11,
  729. ARRAY_SIZE(golden_settings_polaris11_a11));
  730. amdgpu_device_program_register_sequence(adev,
  731. polaris11_golden_common_all,
  732. ARRAY_SIZE(polaris11_golden_common_all));
  733. break;
  734. case CHIP_POLARIS10:
  735. amdgpu_device_program_register_sequence(adev,
  736. golden_settings_polaris10_a11,
  737. ARRAY_SIZE(golden_settings_polaris10_a11));
  738. amdgpu_device_program_register_sequence(adev,
  739. polaris10_golden_common_all,
  740. ARRAY_SIZE(polaris10_golden_common_all));
  741. WREG32_SMC(ixCG_ACLK_CNTL, 0x0000001C);
  742. if (adev->pdev->revision == 0xc7 &&
  743. ((adev->pdev->subsystem_device == 0xb37 && adev->pdev->subsystem_vendor == 0x1002) ||
  744. (adev->pdev->subsystem_device == 0x4a8 && adev->pdev->subsystem_vendor == 0x1043) ||
  745. (adev->pdev->subsystem_device == 0x9480 && adev->pdev->subsystem_vendor == 0x1682))) {
  746. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1E, 0xDD);
  747. amdgpu_atombios_i2c_channel_trans(adev, 0x10, 0x96, 0x1F, 0xD0);
  748. }
  749. break;
  750. case CHIP_CARRIZO:
  751. amdgpu_device_program_register_sequence(adev,
  752. cz_mgcg_cgcg_init,
  753. ARRAY_SIZE(cz_mgcg_cgcg_init));
  754. amdgpu_device_program_register_sequence(adev,
  755. cz_golden_settings_a11,
  756. ARRAY_SIZE(cz_golden_settings_a11));
  757. amdgpu_device_program_register_sequence(adev,
  758. cz_golden_common_all,
  759. ARRAY_SIZE(cz_golden_common_all));
  760. break;
  761. case CHIP_STONEY:
  762. amdgpu_device_program_register_sequence(adev,
  763. stoney_mgcg_cgcg_init,
  764. ARRAY_SIZE(stoney_mgcg_cgcg_init));
  765. amdgpu_device_program_register_sequence(adev,
  766. stoney_golden_settings_a11,
  767. ARRAY_SIZE(stoney_golden_settings_a11));
  768. amdgpu_device_program_register_sequence(adev,
  769. stoney_golden_common_all,
  770. ARRAY_SIZE(stoney_golden_common_all));
  771. break;
  772. default:
  773. break;
  774. }
  775. }
  776. static void gfx_v8_0_scratch_init(struct amdgpu_device *adev)
  777. {
  778. adev->gfx.scratch.num_reg = 8;
  779. adev->gfx.scratch.reg_base = mmSCRATCH_REG0;
  780. adev->gfx.scratch.free_mask = (1u << adev->gfx.scratch.num_reg) - 1;
  781. }
  782. static int gfx_v8_0_ring_test_ring(struct amdgpu_ring *ring)
  783. {
  784. struct amdgpu_device *adev = ring->adev;
  785. uint32_t scratch;
  786. uint32_t tmp = 0;
  787. unsigned i;
  788. int r;
  789. r = amdgpu_gfx_scratch_get(adev, &scratch);
  790. if (r) {
  791. DRM_ERROR("amdgpu: cp failed to get scratch reg (%d).\n", r);
  792. return r;
  793. }
  794. WREG32(scratch, 0xCAFEDEAD);
  795. r = amdgpu_ring_alloc(ring, 3);
  796. if (r) {
  797. DRM_ERROR("amdgpu: cp failed to lock ring %d (%d).\n",
  798. ring->idx, r);
  799. amdgpu_gfx_scratch_free(adev, scratch);
  800. return r;
  801. }
  802. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  803. amdgpu_ring_write(ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  804. amdgpu_ring_write(ring, 0xDEADBEEF);
  805. amdgpu_ring_commit(ring);
  806. for (i = 0; i < adev->usec_timeout; i++) {
  807. tmp = RREG32(scratch);
  808. if (tmp == 0xDEADBEEF)
  809. break;
  810. DRM_UDELAY(1);
  811. }
  812. if (i < adev->usec_timeout) {
  813. DRM_DEBUG("ring test on %d succeeded in %d usecs\n",
  814. ring->idx, i);
  815. } else {
  816. DRM_ERROR("amdgpu: ring %d test failed (scratch(0x%04X)=0x%08X)\n",
  817. ring->idx, scratch, tmp);
  818. r = -EINVAL;
  819. }
  820. amdgpu_gfx_scratch_free(adev, scratch);
  821. return r;
  822. }
  823. static int gfx_v8_0_ring_test_ib(struct amdgpu_ring *ring, long timeout)
  824. {
  825. struct amdgpu_device *adev = ring->adev;
  826. struct amdgpu_ib ib;
  827. struct dma_fence *f = NULL;
  828. unsigned int index;
  829. uint64_t gpu_addr;
  830. uint32_t tmp;
  831. long r;
  832. r = amdgpu_device_wb_get(adev, &index);
  833. if (r) {
  834. dev_err(adev->dev, "(%ld) failed to allocate wb slot\n", r);
  835. return r;
  836. }
  837. gpu_addr = adev->wb.gpu_addr + (index * 4);
  838. adev->wb.wb[index] = cpu_to_le32(0xCAFEDEAD);
  839. memset(&ib, 0, sizeof(ib));
  840. r = amdgpu_ib_get(adev, NULL, 16, &ib);
  841. if (r) {
  842. DRM_ERROR("amdgpu: failed to get ib (%ld).\n", r);
  843. goto err1;
  844. }
  845. ib.ptr[0] = PACKET3(PACKET3_WRITE_DATA, 3);
  846. ib.ptr[1] = WRITE_DATA_DST_SEL(5) | WR_CONFIRM;
  847. ib.ptr[2] = lower_32_bits(gpu_addr);
  848. ib.ptr[3] = upper_32_bits(gpu_addr);
  849. ib.ptr[4] = 0xDEADBEEF;
  850. ib.length_dw = 5;
  851. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  852. if (r)
  853. goto err2;
  854. r = dma_fence_wait_timeout(f, false, timeout);
  855. if (r == 0) {
  856. DRM_ERROR("amdgpu: IB test timed out.\n");
  857. r = -ETIMEDOUT;
  858. goto err2;
  859. } else if (r < 0) {
  860. DRM_ERROR("amdgpu: fence wait failed (%ld).\n", r);
  861. goto err2;
  862. }
  863. tmp = adev->wb.wb[index];
  864. if (tmp == 0xDEADBEEF) {
  865. DRM_DEBUG("ib test on ring %d succeeded\n", ring->idx);
  866. r = 0;
  867. } else {
  868. DRM_ERROR("ib test on ring %d failed\n", ring->idx);
  869. r = -EINVAL;
  870. }
  871. err2:
  872. amdgpu_ib_free(adev, &ib, NULL);
  873. dma_fence_put(f);
  874. err1:
  875. amdgpu_device_wb_free(adev, index);
  876. return r;
  877. }
  878. static void gfx_v8_0_free_microcode(struct amdgpu_device *adev)
  879. {
  880. release_firmware(adev->gfx.pfp_fw);
  881. adev->gfx.pfp_fw = NULL;
  882. release_firmware(adev->gfx.me_fw);
  883. adev->gfx.me_fw = NULL;
  884. release_firmware(adev->gfx.ce_fw);
  885. adev->gfx.ce_fw = NULL;
  886. release_firmware(adev->gfx.rlc_fw);
  887. adev->gfx.rlc_fw = NULL;
  888. release_firmware(adev->gfx.mec_fw);
  889. adev->gfx.mec_fw = NULL;
  890. if ((adev->asic_type != CHIP_STONEY) &&
  891. (adev->asic_type != CHIP_TOPAZ))
  892. release_firmware(adev->gfx.mec2_fw);
  893. adev->gfx.mec2_fw = NULL;
  894. kfree(adev->gfx.rlc.register_list_format);
  895. }
  896. static int gfx_v8_0_init_microcode(struct amdgpu_device *adev)
  897. {
  898. const char *chip_name;
  899. char fw_name[30];
  900. int err;
  901. struct amdgpu_firmware_info *info = NULL;
  902. const struct common_firmware_header *header = NULL;
  903. const struct gfx_firmware_header_v1_0 *cp_hdr;
  904. const struct rlc_firmware_header_v2_0 *rlc_hdr;
  905. unsigned int *tmp = NULL, i;
  906. DRM_DEBUG("\n");
  907. switch (adev->asic_type) {
  908. case CHIP_TOPAZ:
  909. chip_name = "topaz";
  910. break;
  911. case CHIP_TONGA:
  912. chip_name = "tonga";
  913. break;
  914. case CHIP_CARRIZO:
  915. chip_name = "carrizo";
  916. break;
  917. case CHIP_FIJI:
  918. chip_name = "fiji";
  919. break;
  920. case CHIP_STONEY:
  921. chip_name = "stoney";
  922. break;
  923. case CHIP_POLARIS10:
  924. chip_name = "polaris10";
  925. break;
  926. case CHIP_POLARIS11:
  927. chip_name = "polaris11";
  928. break;
  929. case CHIP_POLARIS12:
  930. chip_name = "polaris12";
  931. break;
  932. case CHIP_VEGAM:
  933. chip_name = "vegam";
  934. break;
  935. default:
  936. BUG();
  937. }
  938. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  939. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp_2.bin", chip_name);
  940. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  941. if (err == -ENOENT) {
  942. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  943. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  944. }
  945. } else {
  946. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_pfp.bin", chip_name);
  947. err = request_firmware(&adev->gfx.pfp_fw, fw_name, adev->dev);
  948. }
  949. if (err)
  950. goto out;
  951. err = amdgpu_ucode_validate(adev->gfx.pfp_fw);
  952. if (err)
  953. goto out;
  954. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  955. adev->gfx.pfp_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  956. adev->gfx.pfp_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  957. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  958. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me_2.bin", chip_name);
  959. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  960. if (err == -ENOENT) {
  961. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  962. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  963. }
  964. } else {
  965. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_me.bin", chip_name);
  966. err = request_firmware(&adev->gfx.me_fw, fw_name, adev->dev);
  967. }
  968. if (err)
  969. goto out;
  970. err = amdgpu_ucode_validate(adev->gfx.me_fw);
  971. if (err)
  972. goto out;
  973. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  974. adev->gfx.me_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  975. adev->gfx.me_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  976. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  977. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce_2.bin", chip_name);
  978. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  979. if (err == -ENOENT) {
  980. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  981. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  982. }
  983. } else {
  984. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_ce.bin", chip_name);
  985. err = request_firmware(&adev->gfx.ce_fw, fw_name, adev->dev);
  986. }
  987. if (err)
  988. goto out;
  989. err = amdgpu_ucode_validate(adev->gfx.ce_fw);
  990. if (err)
  991. goto out;
  992. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  993. adev->gfx.ce_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  994. adev->gfx.ce_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  995. /*
  996. * Support for MCBP/Virtualization in combination with chained IBs is
  997. * formal released on feature version #46
  998. */
  999. if (adev->gfx.ce_feature_version >= 46 &&
  1000. adev->gfx.pfp_feature_version >= 46) {
  1001. adev->virt.chained_ib_support = true;
  1002. DRM_INFO("Chained IB support enabled!\n");
  1003. } else
  1004. adev->virt.chained_ib_support = false;
  1005. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_rlc.bin", chip_name);
  1006. err = request_firmware(&adev->gfx.rlc_fw, fw_name, adev->dev);
  1007. if (err)
  1008. goto out;
  1009. err = amdgpu_ucode_validate(adev->gfx.rlc_fw);
  1010. rlc_hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  1011. adev->gfx.rlc_fw_version = le32_to_cpu(rlc_hdr->header.ucode_version);
  1012. adev->gfx.rlc_feature_version = le32_to_cpu(rlc_hdr->ucode_feature_version);
  1013. adev->gfx.rlc.save_and_restore_offset =
  1014. le32_to_cpu(rlc_hdr->save_and_restore_offset);
  1015. adev->gfx.rlc.clear_state_descriptor_offset =
  1016. le32_to_cpu(rlc_hdr->clear_state_descriptor_offset);
  1017. adev->gfx.rlc.avail_scratch_ram_locations =
  1018. le32_to_cpu(rlc_hdr->avail_scratch_ram_locations);
  1019. adev->gfx.rlc.reg_restore_list_size =
  1020. le32_to_cpu(rlc_hdr->reg_restore_list_size);
  1021. adev->gfx.rlc.reg_list_format_start =
  1022. le32_to_cpu(rlc_hdr->reg_list_format_start);
  1023. adev->gfx.rlc.reg_list_format_separate_start =
  1024. le32_to_cpu(rlc_hdr->reg_list_format_separate_start);
  1025. adev->gfx.rlc.starting_offsets_start =
  1026. le32_to_cpu(rlc_hdr->starting_offsets_start);
  1027. adev->gfx.rlc.reg_list_format_size_bytes =
  1028. le32_to_cpu(rlc_hdr->reg_list_format_size_bytes);
  1029. adev->gfx.rlc.reg_list_size_bytes =
  1030. le32_to_cpu(rlc_hdr->reg_list_size_bytes);
  1031. adev->gfx.rlc.register_list_format =
  1032. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes +
  1033. adev->gfx.rlc.reg_list_size_bytes, GFP_KERNEL);
  1034. if (!adev->gfx.rlc.register_list_format) {
  1035. err = -ENOMEM;
  1036. goto out;
  1037. }
  1038. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1039. le32_to_cpu(rlc_hdr->reg_list_format_array_offset_bytes));
  1040. for (i = 0 ; i < (rlc_hdr->reg_list_format_size_bytes >> 2); i++)
  1041. adev->gfx.rlc.register_list_format[i] = le32_to_cpu(tmp[i]);
  1042. adev->gfx.rlc.register_restore = adev->gfx.rlc.register_list_format + i;
  1043. tmp = (unsigned int *)((uintptr_t)rlc_hdr +
  1044. le32_to_cpu(rlc_hdr->reg_list_array_offset_bytes));
  1045. for (i = 0 ; i < (rlc_hdr->reg_list_size_bytes >> 2); i++)
  1046. adev->gfx.rlc.register_restore[i] = le32_to_cpu(tmp[i]);
  1047. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1048. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec_2.bin", chip_name);
  1049. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1050. if (err == -ENOENT) {
  1051. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1052. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1053. }
  1054. } else {
  1055. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec.bin", chip_name);
  1056. err = request_firmware(&adev->gfx.mec_fw, fw_name, adev->dev);
  1057. }
  1058. if (err)
  1059. goto out;
  1060. err = amdgpu_ucode_validate(adev->gfx.mec_fw);
  1061. if (err)
  1062. goto out;
  1063. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1064. adev->gfx.mec_fw_version = le32_to_cpu(cp_hdr->header.ucode_version);
  1065. adev->gfx.mec_feature_version = le32_to_cpu(cp_hdr->ucode_feature_version);
  1066. if ((adev->asic_type != CHIP_STONEY) &&
  1067. (adev->asic_type != CHIP_TOPAZ)) {
  1068. if (adev->asic_type >= CHIP_POLARIS10 && adev->asic_type <= CHIP_POLARIS12) {
  1069. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2_2.bin", chip_name);
  1070. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1071. if (err == -ENOENT) {
  1072. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1073. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1074. }
  1075. } else {
  1076. snprintf(fw_name, sizeof(fw_name), "amdgpu/%s_mec2.bin", chip_name);
  1077. err = request_firmware(&adev->gfx.mec2_fw, fw_name, adev->dev);
  1078. }
  1079. if (!err) {
  1080. err = amdgpu_ucode_validate(adev->gfx.mec2_fw);
  1081. if (err)
  1082. goto out;
  1083. cp_hdr = (const struct gfx_firmware_header_v1_0 *)
  1084. adev->gfx.mec2_fw->data;
  1085. adev->gfx.mec2_fw_version =
  1086. le32_to_cpu(cp_hdr->header.ucode_version);
  1087. adev->gfx.mec2_feature_version =
  1088. le32_to_cpu(cp_hdr->ucode_feature_version);
  1089. } else {
  1090. err = 0;
  1091. adev->gfx.mec2_fw = NULL;
  1092. }
  1093. }
  1094. if (adev->firmware.load_type == AMDGPU_FW_LOAD_SMU) {
  1095. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_PFP];
  1096. info->ucode_id = AMDGPU_UCODE_ID_CP_PFP;
  1097. info->fw = adev->gfx.pfp_fw;
  1098. header = (const struct common_firmware_header *)info->fw->data;
  1099. adev->firmware.fw_size +=
  1100. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1101. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_ME];
  1102. info->ucode_id = AMDGPU_UCODE_ID_CP_ME;
  1103. info->fw = adev->gfx.me_fw;
  1104. header = (const struct common_firmware_header *)info->fw->data;
  1105. adev->firmware.fw_size +=
  1106. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1107. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_CE];
  1108. info->ucode_id = AMDGPU_UCODE_ID_CP_CE;
  1109. info->fw = adev->gfx.ce_fw;
  1110. header = (const struct common_firmware_header *)info->fw->data;
  1111. adev->firmware.fw_size +=
  1112. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1113. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_RLC_G];
  1114. info->ucode_id = AMDGPU_UCODE_ID_RLC_G;
  1115. info->fw = adev->gfx.rlc_fw;
  1116. header = (const struct common_firmware_header *)info->fw->data;
  1117. adev->firmware.fw_size +=
  1118. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1119. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC1];
  1120. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC1;
  1121. info->fw = adev->gfx.mec_fw;
  1122. header = (const struct common_firmware_header *)info->fw->data;
  1123. adev->firmware.fw_size +=
  1124. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1125. /* we need account JT in */
  1126. cp_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1127. adev->firmware.fw_size +=
  1128. ALIGN(le32_to_cpu(cp_hdr->jt_size) << 2, PAGE_SIZE);
  1129. if (amdgpu_sriov_vf(adev)) {
  1130. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_STORAGE];
  1131. info->ucode_id = AMDGPU_UCODE_ID_STORAGE;
  1132. info->fw = adev->gfx.mec_fw;
  1133. adev->firmware.fw_size +=
  1134. ALIGN(le32_to_cpu(64 * PAGE_SIZE), PAGE_SIZE);
  1135. }
  1136. if (adev->gfx.mec2_fw) {
  1137. info = &adev->firmware.ucode[AMDGPU_UCODE_ID_CP_MEC2];
  1138. info->ucode_id = AMDGPU_UCODE_ID_CP_MEC2;
  1139. info->fw = adev->gfx.mec2_fw;
  1140. header = (const struct common_firmware_header *)info->fw->data;
  1141. adev->firmware.fw_size +=
  1142. ALIGN(le32_to_cpu(header->ucode_size_bytes), PAGE_SIZE);
  1143. }
  1144. }
  1145. out:
  1146. if (err) {
  1147. dev_err(adev->dev,
  1148. "gfx8: Failed to load firmware \"%s\"\n",
  1149. fw_name);
  1150. release_firmware(adev->gfx.pfp_fw);
  1151. adev->gfx.pfp_fw = NULL;
  1152. release_firmware(adev->gfx.me_fw);
  1153. adev->gfx.me_fw = NULL;
  1154. release_firmware(adev->gfx.ce_fw);
  1155. adev->gfx.ce_fw = NULL;
  1156. release_firmware(adev->gfx.rlc_fw);
  1157. adev->gfx.rlc_fw = NULL;
  1158. release_firmware(adev->gfx.mec_fw);
  1159. adev->gfx.mec_fw = NULL;
  1160. release_firmware(adev->gfx.mec2_fw);
  1161. adev->gfx.mec2_fw = NULL;
  1162. }
  1163. return err;
  1164. }
  1165. static void gfx_v8_0_get_csb_buffer(struct amdgpu_device *adev,
  1166. volatile u32 *buffer)
  1167. {
  1168. u32 count = 0, i;
  1169. const struct cs_section_def *sect = NULL;
  1170. const struct cs_extent_def *ext = NULL;
  1171. if (adev->gfx.rlc.cs_data == NULL)
  1172. return;
  1173. if (buffer == NULL)
  1174. return;
  1175. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1176. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  1177. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  1178. buffer[count++] = cpu_to_le32(0x80000000);
  1179. buffer[count++] = cpu_to_le32(0x80000000);
  1180. for (sect = adev->gfx.rlc.cs_data; sect->section != NULL; ++sect) {
  1181. for (ext = sect->section; ext->extent != NULL; ++ext) {
  1182. if (sect->id == SECT_CONTEXT) {
  1183. buffer[count++] =
  1184. cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, ext->reg_count));
  1185. buffer[count++] = cpu_to_le32(ext->reg_index -
  1186. PACKET3_SET_CONTEXT_REG_START);
  1187. for (i = 0; i < ext->reg_count; i++)
  1188. buffer[count++] = cpu_to_le32(ext->extent[i]);
  1189. } else {
  1190. return;
  1191. }
  1192. }
  1193. }
  1194. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  1195. buffer[count++] = cpu_to_le32(mmPA_SC_RASTER_CONFIG -
  1196. PACKET3_SET_CONTEXT_REG_START);
  1197. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config);
  1198. buffer[count++] = cpu_to_le32(adev->gfx.config.rb_config[0][0].raster_config_1);
  1199. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  1200. buffer[count++] = cpu_to_le32(PACKET3_PREAMBLE_END_CLEAR_STATE);
  1201. buffer[count++] = cpu_to_le32(PACKET3(PACKET3_CLEAR_STATE, 0));
  1202. buffer[count++] = cpu_to_le32(0);
  1203. }
  1204. static void cz_init_cp_jump_table(struct amdgpu_device *adev)
  1205. {
  1206. const __le32 *fw_data;
  1207. volatile u32 *dst_ptr;
  1208. int me, i, max_me = 4;
  1209. u32 bo_offset = 0;
  1210. u32 table_offset, table_size;
  1211. if (adev->asic_type == CHIP_CARRIZO)
  1212. max_me = 5;
  1213. /* write the cp table buffer */
  1214. dst_ptr = adev->gfx.rlc.cp_table_ptr;
  1215. for (me = 0; me < max_me; me++) {
  1216. if (me == 0) {
  1217. const struct gfx_firmware_header_v1_0 *hdr =
  1218. (const struct gfx_firmware_header_v1_0 *)adev->gfx.ce_fw->data;
  1219. fw_data = (const __le32 *)
  1220. (adev->gfx.ce_fw->data +
  1221. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1222. table_offset = le32_to_cpu(hdr->jt_offset);
  1223. table_size = le32_to_cpu(hdr->jt_size);
  1224. } else if (me == 1) {
  1225. const struct gfx_firmware_header_v1_0 *hdr =
  1226. (const struct gfx_firmware_header_v1_0 *)adev->gfx.pfp_fw->data;
  1227. fw_data = (const __le32 *)
  1228. (adev->gfx.pfp_fw->data +
  1229. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1230. table_offset = le32_to_cpu(hdr->jt_offset);
  1231. table_size = le32_to_cpu(hdr->jt_size);
  1232. } else if (me == 2) {
  1233. const struct gfx_firmware_header_v1_0 *hdr =
  1234. (const struct gfx_firmware_header_v1_0 *)adev->gfx.me_fw->data;
  1235. fw_data = (const __le32 *)
  1236. (adev->gfx.me_fw->data +
  1237. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1238. table_offset = le32_to_cpu(hdr->jt_offset);
  1239. table_size = le32_to_cpu(hdr->jt_size);
  1240. } else if (me == 3) {
  1241. const struct gfx_firmware_header_v1_0 *hdr =
  1242. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  1243. fw_data = (const __le32 *)
  1244. (adev->gfx.mec_fw->data +
  1245. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1246. table_offset = le32_to_cpu(hdr->jt_offset);
  1247. table_size = le32_to_cpu(hdr->jt_size);
  1248. } else if (me == 4) {
  1249. const struct gfx_firmware_header_v1_0 *hdr =
  1250. (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  1251. fw_data = (const __le32 *)
  1252. (adev->gfx.mec2_fw->data +
  1253. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  1254. table_offset = le32_to_cpu(hdr->jt_offset);
  1255. table_size = le32_to_cpu(hdr->jt_size);
  1256. }
  1257. for (i = 0; i < table_size; i ++) {
  1258. dst_ptr[bo_offset + i] =
  1259. cpu_to_le32(le32_to_cpu(fw_data[table_offset + i]));
  1260. }
  1261. bo_offset += table_size;
  1262. }
  1263. }
  1264. static void gfx_v8_0_rlc_fini(struct amdgpu_device *adev)
  1265. {
  1266. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj, NULL, NULL);
  1267. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj, NULL, NULL);
  1268. }
  1269. static int gfx_v8_0_rlc_init(struct amdgpu_device *adev)
  1270. {
  1271. volatile u32 *dst_ptr;
  1272. u32 dws;
  1273. const struct cs_section_def *cs_data;
  1274. int r;
  1275. adev->gfx.rlc.cs_data = vi_cs_data;
  1276. cs_data = adev->gfx.rlc.cs_data;
  1277. if (cs_data) {
  1278. /* clear state block */
  1279. adev->gfx.rlc.clear_state_size = dws = gfx_v8_0_get_csb_size(adev);
  1280. r = amdgpu_bo_create_reserved(adev, dws * 4, PAGE_SIZE,
  1281. AMDGPU_GEM_DOMAIN_VRAM,
  1282. &adev->gfx.rlc.clear_state_obj,
  1283. &adev->gfx.rlc.clear_state_gpu_addr,
  1284. (void **)&adev->gfx.rlc.cs_ptr);
  1285. if (r) {
  1286. dev_warn(adev->dev, "(%d) create RLC c bo failed\n", r);
  1287. gfx_v8_0_rlc_fini(adev);
  1288. return r;
  1289. }
  1290. /* set up the cs buffer */
  1291. dst_ptr = adev->gfx.rlc.cs_ptr;
  1292. gfx_v8_0_get_csb_buffer(adev, dst_ptr);
  1293. amdgpu_bo_kunmap(adev->gfx.rlc.clear_state_obj);
  1294. amdgpu_bo_unreserve(adev->gfx.rlc.clear_state_obj);
  1295. }
  1296. if ((adev->asic_type == CHIP_CARRIZO) ||
  1297. (adev->asic_type == CHIP_STONEY)) {
  1298. adev->gfx.rlc.cp_table_size = ALIGN(96 * 5 * 4, 2048) + (64 * 1024); /* JT + GDS */
  1299. r = amdgpu_bo_create_reserved(adev, adev->gfx.rlc.cp_table_size,
  1300. PAGE_SIZE, AMDGPU_GEM_DOMAIN_VRAM,
  1301. &adev->gfx.rlc.cp_table_obj,
  1302. &adev->gfx.rlc.cp_table_gpu_addr,
  1303. (void **)&adev->gfx.rlc.cp_table_ptr);
  1304. if (r) {
  1305. dev_warn(adev->dev, "(%d) create RLC cp table bo failed\n", r);
  1306. return r;
  1307. }
  1308. cz_init_cp_jump_table(adev);
  1309. amdgpu_bo_kunmap(adev->gfx.rlc.cp_table_obj);
  1310. amdgpu_bo_unreserve(adev->gfx.rlc.cp_table_obj);
  1311. }
  1312. return 0;
  1313. }
  1314. static void gfx_v8_0_mec_fini(struct amdgpu_device *adev)
  1315. {
  1316. amdgpu_bo_free_kernel(&adev->gfx.mec.hpd_eop_obj, NULL, NULL);
  1317. }
  1318. static int gfx_v8_0_mec_init(struct amdgpu_device *adev)
  1319. {
  1320. int r;
  1321. u32 *hpd;
  1322. size_t mec_hpd_size;
  1323. bitmap_zero(adev->gfx.mec.queue_bitmap, AMDGPU_MAX_COMPUTE_QUEUES);
  1324. /* take ownership of the relevant compute queues */
  1325. amdgpu_gfx_compute_queue_acquire(adev);
  1326. mec_hpd_size = adev->gfx.num_compute_rings * GFX8_MEC_HPD_SIZE;
  1327. r = amdgpu_bo_create_reserved(adev, mec_hpd_size, PAGE_SIZE,
  1328. AMDGPU_GEM_DOMAIN_GTT,
  1329. &adev->gfx.mec.hpd_eop_obj,
  1330. &adev->gfx.mec.hpd_eop_gpu_addr,
  1331. (void **)&hpd);
  1332. if (r) {
  1333. dev_warn(adev->dev, "(%d) create HDP EOP bo failed\n", r);
  1334. return r;
  1335. }
  1336. memset(hpd, 0, mec_hpd_size);
  1337. amdgpu_bo_kunmap(adev->gfx.mec.hpd_eop_obj);
  1338. amdgpu_bo_unreserve(adev->gfx.mec.hpd_eop_obj);
  1339. return 0;
  1340. }
  1341. static const u32 vgpr_init_compute_shader[] =
  1342. {
  1343. 0x7e000209, 0x7e020208,
  1344. 0x7e040207, 0x7e060206,
  1345. 0x7e080205, 0x7e0a0204,
  1346. 0x7e0c0203, 0x7e0e0202,
  1347. 0x7e100201, 0x7e120200,
  1348. 0x7e140209, 0x7e160208,
  1349. 0x7e180207, 0x7e1a0206,
  1350. 0x7e1c0205, 0x7e1e0204,
  1351. 0x7e200203, 0x7e220202,
  1352. 0x7e240201, 0x7e260200,
  1353. 0x7e280209, 0x7e2a0208,
  1354. 0x7e2c0207, 0x7e2e0206,
  1355. 0x7e300205, 0x7e320204,
  1356. 0x7e340203, 0x7e360202,
  1357. 0x7e380201, 0x7e3a0200,
  1358. 0x7e3c0209, 0x7e3e0208,
  1359. 0x7e400207, 0x7e420206,
  1360. 0x7e440205, 0x7e460204,
  1361. 0x7e480203, 0x7e4a0202,
  1362. 0x7e4c0201, 0x7e4e0200,
  1363. 0x7e500209, 0x7e520208,
  1364. 0x7e540207, 0x7e560206,
  1365. 0x7e580205, 0x7e5a0204,
  1366. 0x7e5c0203, 0x7e5e0202,
  1367. 0x7e600201, 0x7e620200,
  1368. 0x7e640209, 0x7e660208,
  1369. 0x7e680207, 0x7e6a0206,
  1370. 0x7e6c0205, 0x7e6e0204,
  1371. 0x7e700203, 0x7e720202,
  1372. 0x7e740201, 0x7e760200,
  1373. 0x7e780209, 0x7e7a0208,
  1374. 0x7e7c0207, 0x7e7e0206,
  1375. 0xbf8a0000, 0xbf810000,
  1376. };
  1377. static const u32 sgpr_init_compute_shader[] =
  1378. {
  1379. 0xbe8a0100, 0xbe8c0102,
  1380. 0xbe8e0104, 0xbe900106,
  1381. 0xbe920108, 0xbe940100,
  1382. 0xbe960102, 0xbe980104,
  1383. 0xbe9a0106, 0xbe9c0108,
  1384. 0xbe9e0100, 0xbea00102,
  1385. 0xbea20104, 0xbea40106,
  1386. 0xbea60108, 0xbea80100,
  1387. 0xbeaa0102, 0xbeac0104,
  1388. 0xbeae0106, 0xbeb00108,
  1389. 0xbeb20100, 0xbeb40102,
  1390. 0xbeb60104, 0xbeb80106,
  1391. 0xbeba0108, 0xbebc0100,
  1392. 0xbebe0102, 0xbec00104,
  1393. 0xbec20106, 0xbec40108,
  1394. 0xbec60100, 0xbec80102,
  1395. 0xbee60004, 0xbee70005,
  1396. 0xbeea0006, 0xbeeb0007,
  1397. 0xbee80008, 0xbee90009,
  1398. 0xbefc0000, 0xbf8a0000,
  1399. 0xbf810000, 0x00000000,
  1400. };
  1401. static const u32 vgpr_init_regs[] =
  1402. {
  1403. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xffffffff,
  1404. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1405. mmCOMPUTE_NUM_THREAD_X, 256*4,
  1406. mmCOMPUTE_NUM_THREAD_Y, 1,
  1407. mmCOMPUTE_NUM_THREAD_Z, 1,
  1408. mmCOMPUTE_PGM_RSRC1, 0x100004f, /* VGPRS=15 (64 logical VGPRs), SGPRS=1 (16 SGPRs), BULKY=1 */
  1409. mmCOMPUTE_PGM_RSRC2, 20,
  1410. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1411. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1412. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1413. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1414. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1415. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1416. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1417. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1418. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1419. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1420. };
  1421. static const u32 sgpr1_init_regs[] =
  1422. {
  1423. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0x0f,
  1424. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000, /* CU_GROUP_COUNT=1 */
  1425. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1426. mmCOMPUTE_NUM_THREAD_Y, 1,
  1427. mmCOMPUTE_NUM_THREAD_Z, 1,
  1428. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1429. mmCOMPUTE_PGM_RSRC2, 20,
  1430. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1431. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1432. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1433. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1434. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1435. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1436. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1437. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1438. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1439. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1440. };
  1441. static const u32 sgpr2_init_regs[] =
  1442. {
  1443. mmCOMPUTE_STATIC_THREAD_MGMT_SE0, 0xf0,
  1444. mmCOMPUTE_RESOURCE_LIMITS, 0x1000000,
  1445. mmCOMPUTE_NUM_THREAD_X, 256*5,
  1446. mmCOMPUTE_NUM_THREAD_Y, 1,
  1447. mmCOMPUTE_NUM_THREAD_Z, 1,
  1448. mmCOMPUTE_PGM_RSRC1, 0x240, /* SGPRS=9 (80 GPRS) */
  1449. mmCOMPUTE_PGM_RSRC2, 20,
  1450. mmCOMPUTE_USER_DATA_0, 0xedcedc00,
  1451. mmCOMPUTE_USER_DATA_1, 0xedcedc01,
  1452. mmCOMPUTE_USER_DATA_2, 0xedcedc02,
  1453. mmCOMPUTE_USER_DATA_3, 0xedcedc03,
  1454. mmCOMPUTE_USER_DATA_4, 0xedcedc04,
  1455. mmCOMPUTE_USER_DATA_5, 0xedcedc05,
  1456. mmCOMPUTE_USER_DATA_6, 0xedcedc06,
  1457. mmCOMPUTE_USER_DATA_7, 0xedcedc07,
  1458. mmCOMPUTE_USER_DATA_8, 0xedcedc08,
  1459. mmCOMPUTE_USER_DATA_9, 0xedcedc09,
  1460. };
  1461. static const u32 sec_ded_counter_registers[] =
  1462. {
  1463. mmCPC_EDC_ATC_CNT,
  1464. mmCPC_EDC_SCRATCH_CNT,
  1465. mmCPC_EDC_UCODE_CNT,
  1466. mmCPF_EDC_ATC_CNT,
  1467. mmCPF_EDC_ROQ_CNT,
  1468. mmCPF_EDC_TAG_CNT,
  1469. mmCPG_EDC_ATC_CNT,
  1470. mmCPG_EDC_DMA_CNT,
  1471. mmCPG_EDC_TAG_CNT,
  1472. mmDC_EDC_CSINVOC_CNT,
  1473. mmDC_EDC_RESTORE_CNT,
  1474. mmDC_EDC_STATE_CNT,
  1475. mmGDS_EDC_CNT,
  1476. mmGDS_EDC_GRBM_CNT,
  1477. mmGDS_EDC_OA_DED,
  1478. mmSPI_EDC_CNT,
  1479. mmSQC_ATC_EDC_GATCL1_CNT,
  1480. mmSQC_EDC_CNT,
  1481. mmSQ_EDC_DED_CNT,
  1482. mmSQ_EDC_INFO,
  1483. mmSQ_EDC_SEC_CNT,
  1484. mmTCC_EDC_CNT,
  1485. mmTCP_ATC_EDC_GATCL1_CNT,
  1486. mmTCP_EDC_CNT,
  1487. mmTD_EDC_CNT
  1488. };
  1489. static int gfx_v8_0_do_edc_gpr_workarounds(struct amdgpu_device *adev)
  1490. {
  1491. struct amdgpu_ring *ring = &adev->gfx.compute_ring[0];
  1492. struct amdgpu_ib ib;
  1493. struct dma_fence *f = NULL;
  1494. int r, i;
  1495. u32 tmp;
  1496. unsigned total_size, vgpr_offset, sgpr_offset;
  1497. u64 gpu_addr;
  1498. /* only supported on CZ */
  1499. if (adev->asic_type != CHIP_CARRIZO)
  1500. return 0;
  1501. /* bail if the compute ring is not ready */
  1502. if (!ring->ready)
  1503. return 0;
  1504. tmp = RREG32(mmGB_EDC_MODE);
  1505. WREG32(mmGB_EDC_MODE, 0);
  1506. total_size =
  1507. (((ARRAY_SIZE(vgpr_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1508. total_size +=
  1509. (((ARRAY_SIZE(sgpr1_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1510. total_size +=
  1511. (((ARRAY_SIZE(sgpr2_init_regs) / 2) * 3) + 4 + 5 + 2) * 4;
  1512. total_size = ALIGN(total_size, 256);
  1513. vgpr_offset = total_size;
  1514. total_size += ALIGN(sizeof(vgpr_init_compute_shader), 256);
  1515. sgpr_offset = total_size;
  1516. total_size += sizeof(sgpr_init_compute_shader);
  1517. /* allocate an indirect buffer to put the commands in */
  1518. memset(&ib, 0, sizeof(ib));
  1519. r = amdgpu_ib_get(adev, NULL, total_size, &ib);
  1520. if (r) {
  1521. DRM_ERROR("amdgpu: failed to get ib (%d).\n", r);
  1522. return r;
  1523. }
  1524. /* load the compute shaders */
  1525. for (i = 0; i < ARRAY_SIZE(vgpr_init_compute_shader); i++)
  1526. ib.ptr[i + (vgpr_offset / 4)] = vgpr_init_compute_shader[i];
  1527. for (i = 0; i < ARRAY_SIZE(sgpr_init_compute_shader); i++)
  1528. ib.ptr[i + (sgpr_offset / 4)] = sgpr_init_compute_shader[i];
  1529. /* init the ib length to 0 */
  1530. ib.length_dw = 0;
  1531. /* VGPR */
  1532. /* write the register state for the compute dispatch */
  1533. for (i = 0; i < ARRAY_SIZE(vgpr_init_regs); i += 2) {
  1534. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1535. ib.ptr[ib.length_dw++] = vgpr_init_regs[i] - PACKET3_SET_SH_REG_START;
  1536. ib.ptr[ib.length_dw++] = vgpr_init_regs[i + 1];
  1537. }
  1538. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1539. gpu_addr = (ib.gpu_addr + (u64)vgpr_offset) >> 8;
  1540. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1541. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1542. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1543. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1544. /* write dispatch packet */
  1545. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1546. ib.ptr[ib.length_dw++] = 8; /* x */
  1547. ib.ptr[ib.length_dw++] = 1; /* y */
  1548. ib.ptr[ib.length_dw++] = 1; /* z */
  1549. ib.ptr[ib.length_dw++] =
  1550. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1551. /* write CS partial flush packet */
  1552. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1553. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1554. /* SGPR1 */
  1555. /* write the register state for the compute dispatch */
  1556. for (i = 0; i < ARRAY_SIZE(sgpr1_init_regs); i += 2) {
  1557. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1558. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i] - PACKET3_SET_SH_REG_START;
  1559. ib.ptr[ib.length_dw++] = sgpr1_init_regs[i + 1];
  1560. }
  1561. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1562. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1563. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1564. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1565. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1566. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1567. /* write dispatch packet */
  1568. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1569. ib.ptr[ib.length_dw++] = 8; /* x */
  1570. ib.ptr[ib.length_dw++] = 1; /* y */
  1571. ib.ptr[ib.length_dw++] = 1; /* z */
  1572. ib.ptr[ib.length_dw++] =
  1573. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1574. /* write CS partial flush packet */
  1575. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1576. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1577. /* SGPR2 */
  1578. /* write the register state for the compute dispatch */
  1579. for (i = 0; i < ARRAY_SIZE(sgpr2_init_regs); i += 2) {
  1580. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 1);
  1581. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i] - PACKET3_SET_SH_REG_START;
  1582. ib.ptr[ib.length_dw++] = sgpr2_init_regs[i + 1];
  1583. }
  1584. /* write the shader start address: mmCOMPUTE_PGM_LO, mmCOMPUTE_PGM_HI */
  1585. gpu_addr = (ib.gpu_addr + (u64)sgpr_offset) >> 8;
  1586. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_SET_SH_REG, 2);
  1587. ib.ptr[ib.length_dw++] = mmCOMPUTE_PGM_LO - PACKET3_SET_SH_REG_START;
  1588. ib.ptr[ib.length_dw++] = lower_32_bits(gpu_addr);
  1589. ib.ptr[ib.length_dw++] = upper_32_bits(gpu_addr);
  1590. /* write dispatch packet */
  1591. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_DISPATCH_DIRECT, 3);
  1592. ib.ptr[ib.length_dw++] = 8; /* x */
  1593. ib.ptr[ib.length_dw++] = 1; /* y */
  1594. ib.ptr[ib.length_dw++] = 1; /* z */
  1595. ib.ptr[ib.length_dw++] =
  1596. REG_SET_FIELD(0, COMPUTE_DISPATCH_INITIATOR, COMPUTE_SHADER_EN, 1);
  1597. /* write CS partial flush packet */
  1598. ib.ptr[ib.length_dw++] = PACKET3(PACKET3_EVENT_WRITE, 0);
  1599. ib.ptr[ib.length_dw++] = EVENT_TYPE(7) | EVENT_INDEX(4);
  1600. /* shedule the ib on the ring */
  1601. r = amdgpu_ib_schedule(ring, 1, &ib, NULL, &f);
  1602. if (r) {
  1603. DRM_ERROR("amdgpu: ib submit failed (%d).\n", r);
  1604. goto fail;
  1605. }
  1606. /* wait for the GPU to finish processing the IB */
  1607. r = dma_fence_wait(f, false);
  1608. if (r) {
  1609. DRM_ERROR("amdgpu: fence wait failed (%d).\n", r);
  1610. goto fail;
  1611. }
  1612. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, DED_MODE, 2);
  1613. tmp = REG_SET_FIELD(tmp, GB_EDC_MODE, PROP_FED, 1);
  1614. WREG32(mmGB_EDC_MODE, tmp);
  1615. tmp = RREG32(mmCC_GC_EDC_CONFIG);
  1616. tmp = REG_SET_FIELD(tmp, CC_GC_EDC_CONFIG, DIS_EDC, 0) | 1;
  1617. WREG32(mmCC_GC_EDC_CONFIG, tmp);
  1618. /* read back registers to clear the counters */
  1619. for (i = 0; i < ARRAY_SIZE(sec_ded_counter_registers); i++)
  1620. RREG32(sec_ded_counter_registers[i]);
  1621. fail:
  1622. amdgpu_ib_free(adev, &ib, NULL);
  1623. dma_fence_put(f);
  1624. return r;
  1625. }
  1626. static int gfx_v8_0_gpu_early_init(struct amdgpu_device *adev)
  1627. {
  1628. u32 gb_addr_config;
  1629. u32 mc_shared_chmap, mc_arb_ramcfg;
  1630. u32 dimm00_addr_map, dimm01_addr_map, dimm10_addr_map, dimm11_addr_map;
  1631. u32 tmp;
  1632. int ret;
  1633. switch (adev->asic_type) {
  1634. case CHIP_TOPAZ:
  1635. adev->gfx.config.max_shader_engines = 1;
  1636. adev->gfx.config.max_tile_pipes = 2;
  1637. adev->gfx.config.max_cu_per_sh = 6;
  1638. adev->gfx.config.max_sh_per_se = 1;
  1639. adev->gfx.config.max_backends_per_se = 2;
  1640. adev->gfx.config.max_texture_channel_caches = 2;
  1641. adev->gfx.config.max_gprs = 256;
  1642. adev->gfx.config.max_gs_threads = 32;
  1643. adev->gfx.config.max_hw_contexts = 8;
  1644. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1645. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1646. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1647. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1648. gb_addr_config = TOPAZ_GB_ADDR_CONFIG_GOLDEN;
  1649. break;
  1650. case CHIP_FIJI:
  1651. adev->gfx.config.max_shader_engines = 4;
  1652. adev->gfx.config.max_tile_pipes = 16;
  1653. adev->gfx.config.max_cu_per_sh = 16;
  1654. adev->gfx.config.max_sh_per_se = 1;
  1655. adev->gfx.config.max_backends_per_se = 4;
  1656. adev->gfx.config.max_texture_channel_caches = 16;
  1657. adev->gfx.config.max_gprs = 256;
  1658. adev->gfx.config.max_gs_threads = 32;
  1659. adev->gfx.config.max_hw_contexts = 8;
  1660. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1661. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1662. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1663. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1664. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1665. break;
  1666. case CHIP_POLARIS11:
  1667. case CHIP_POLARIS12:
  1668. ret = amdgpu_atombios_get_gfx_info(adev);
  1669. if (ret)
  1670. return ret;
  1671. adev->gfx.config.max_gprs = 256;
  1672. adev->gfx.config.max_gs_threads = 32;
  1673. adev->gfx.config.max_hw_contexts = 8;
  1674. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1675. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1676. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1677. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1678. gb_addr_config = POLARIS11_GB_ADDR_CONFIG_GOLDEN;
  1679. break;
  1680. case CHIP_POLARIS10:
  1681. case CHIP_VEGAM:
  1682. ret = amdgpu_atombios_get_gfx_info(adev);
  1683. if (ret)
  1684. return ret;
  1685. adev->gfx.config.max_gprs = 256;
  1686. adev->gfx.config.max_gs_threads = 32;
  1687. adev->gfx.config.max_hw_contexts = 8;
  1688. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1689. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1690. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1691. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1692. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1693. break;
  1694. case CHIP_TONGA:
  1695. adev->gfx.config.max_shader_engines = 4;
  1696. adev->gfx.config.max_tile_pipes = 8;
  1697. adev->gfx.config.max_cu_per_sh = 8;
  1698. adev->gfx.config.max_sh_per_se = 1;
  1699. adev->gfx.config.max_backends_per_se = 2;
  1700. adev->gfx.config.max_texture_channel_caches = 8;
  1701. adev->gfx.config.max_gprs = 256;
  1702. adev->gfx.config.max_gs_threads = 32;
  1703. adev->gfx.config.max_hw_contexts = 8;
  1704. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1705. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1706. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1707. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1708. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1709. break;
  1710. case CHIP_CARRIZO:
  1711. adev->gfx.config.max_shader_engines = 1;
  1712. adev->gfx.config.max_tile_pipes = 2;
  1713. adev->gfx.config.max_sh_per_se = 1;
  1714. adev->gfx.config.max_backends_per_se = 2;
  1715. adev->gfx.config.max_cu_per_sh = 8;
  1716. adev->gfx.config.max_texture_channel_caches = 2;
  1717. adev->gfx.config.max_gprs = 256;
  1718. adev->gfx.config.max_gs_threads = 32;
  1719. adev->gfx.config.max_hw_contexts = 8;
  1720. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1721. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1722. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1723. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1724. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1725. break;
  1726. case CHIP_STONEY:
  1727. adev->gfx.config.max_shader_engines = 1;
  1728. adev->gfx.config.max_tile_pipes = 2;
  1729. adev->gfx.config.max_sh_per_se = 1;
  1730. adev->gfx.config.max_backends_per_se = 1;
  1731. adev->gfx.config.max_cu_per_sh = 3;
  1732. adev->gfx.config.max_texture_channel_caches = 2;
  1733. adev->gfx.config.max_gprs = 256;
  1734. adev->gfx.config.max_gs_threads = 16;
  1735. adev->gfx.config.max_hw_contexts = 8;
  1736. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1737. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1738. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1739. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1740. gb_addr_config = CARRIZO_GB_ADDR_CONFIG_GOLDEN;
  1741. break;
  1742. default:
  1743. adev->gfx.config.max_shader_engines = 2;
  1744. adev->gfx.config.max_tile_pipes = 4;
  1745. adev->gfx.config.max_cu_per_sh = 2;
  1746. adev->gfx.config.max_sh_per_se = 1;
  1747. adev->gfx.config.max_backends_per_se = 2;
  1748. adev->gfx.config.max_texture_channel_caches = 4;
  1749. adev->gfx.config.max_gprs = 256;
  1750. adev->gfx.config.max_gs_threads = 32;
  1751. adev->gfx.config.max_hw_contexts = 8;
  1752. adev->gfx.config.sc_prim_fifo_size_frontend = 0x20;
  1753. adev->gfx.config.sc_prim_fifo_size_backend = 0x100;
  1754. adev->gfx.config.sc_hiz_tile_fifo_size = 0x30;
  1755. adev->gfx.config.sc_earlyz_tile_fifo_size = 0x130;
  1756. gb_addr_config = TONGA_GB_ADDR_CONFIG_GOLDEN;
  1757. break;
  1758. }
  1759. mc_shared_chmap = RREG32(mmMC_SHARED_CHMAP);
  1760. adev->gfx.config.mc_arb_ramcfg = RREG32(mmMC_ARB_RAMCFG);
  1761. mc_arb_ramcfg = adev->gfx.config.mc_arb_ramcfg;
  1762. adev->gfx.config.num_tile_pipes = adev->gfx.config.max_tile_pipes;
  1763. adev->gfx.config.mem_max_burst_length_bytes = 256;
  1764. if (adev->flags & AMD_IS_APU) {
  1765. /* Get memory bank mapping mode. */
  1766. tmp = RREG32(mmMC_FUS_DRAM0_BANK_ADDR_MAPPING);
  1767. dimm00_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1768. dimm01_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM0_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1769. tmp = RREG32(mmMC_FUS_DRAM1_BANK_ADDR_MAPPING);
  1770. dimm10_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM0ADDRMAP);
  1771. dimm11_addr_map = REG_GET_FIELD(tmp, MC_FUS_DRAM1_BANK_ADDR_MAPPING, DIMM1ADDRMAP);
  1772. /* Validate settings in case only one DIMM installed. */
  1773. if ((dimm00_addr_map == 0) || (dimm00_addr_map == 3) || (dimm00_addr_map == 4) || (dimm00_addr_map > 12))
  1774. dimm00_addr_map = 0;
  1775. if ((dimm01_addr_map == 0) || (dimm01_addr_map == 3) || (dimm01_addr_map == 4) || (dimm01_addr_map > 12))
  1776. dimm01_addr_map = 0;
  1777. if ((dimm10_addr_map == 0) || (dimm10_addr_map == 3) || (dimm10_addr_map == 4) || (dimm10_addr_map > 12))
  1778. dimm10_addr_map = 0;
  1779. if ((dimm11_addr_map == 0) || (dimm11_addr_map == 3) || (dimm11_addr_map == 4) || (dimm11_addr_map > 12))
  1780. dimm11_addr_map = 0;
  1781. /* If DIMM Addr map is 8GB, ROW size should be 2KB. Otherwise 1KB. */
  1782. /* If ROW size(DIMM1) != ROW size(DMIMM0), ROW size should be larger one. */
  1783. if ((dimm00_addr_map == 11) || (dimm01_addr_map == 11) || (dimm10_addr_map == 11) || (dimm11_addr_map == 11))
  1784. adev->gfx.config.mem_row_size_in_kb = 2;
  1785. else
  1786. adev->gfx.config.mem_row_size_in_kb = 1;
  1787. } else {
  1788. tmp = REG_GET_FIELD(mc_arb_ramcfg, MC_ARB_RAMCFG, NOOFCOLS);
  1789. adev->gfx.config.mem_row_size_in_kb = (4 * (1 << (8 + tmp))) / 1024;
  1790. if (adev->gfx.config.mem_row_size_in_kb > 4)
  1791. adev->gfx.config.mem_row_size_in_kb = 4;
  1792. }
  1793. adev->gfx.config.shader_engine_tile_size = 32;
  1794. adev->gfx.config.num_gpus = 1;
  1795. adev->gfx.config.multi_gpu_tile_size = 64;
  1796. /* fix up row size */
  1797. switch (adev->gfx.config.mem_row_size_in_kb) {
  1798. case 1:
  1799. default:
  1800. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 0);
  1801. break;
  1802. case 2:
  1803. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 1);
  1804. break;
  1805. case 4:
  1806. gb_addr_config = REG_SET_FIELD(gb_addr_config, GB_ADDR_CONFIG, ROW_SIZE, 2);
  1807. break;
  1808. }
  1809. adev->gfx.config.gb_addr_config = gb_addr_config;
  1810. return 0;
  1811. }
  1812. static int gfx_v8_0_compute_ring_init(struct amdgpu_device *adev, int ring_id,
  1813. int mec, int pipe, int queue)
  1814. {
  1815. int r;
  1816. unsigned irq_type;
  1817. struct amdgpu_ring *ring = &adev->gfx.compute_ring[ring_id];
  1818. ring = &adev->gfx.compute_ring[ring_id];
  1819. /* mec0 is me1 */
  1820. ring->me = mec + 1;
  1821. ring->pipe = pipe;
  1822. ring->queue = queue;
  1823. ring->ring_obj = NULL;
  1824. ring->use_doorbell = true;
  1825. ring->doorbell_index = AMDGPU_DOORBELL_MEC_RING0 + ring_id;
  1826. ring->eop_gpu_addr = adev->gfx.mec.hpd_eop_gpu_addr
  1827. + (ring_id * GFX8_MEC_HPD_SIZE);
  1828. sprintf(ring->name, "comp_%d.%d.%d", ring->me, ring->pipe, ring->queue);
  1829. irq_type = AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP
  1830. + ((ring->me - 1) * adev->gfx.mec.num_pipe_per_mec)
  1831. + ring->pipe;
  1832. /* type-2 packets are deprecated on MEC, use type-3 instead */
  1833. r = amdgpu_ring_init(adev, ring, 1024,
  1834. &adev->gfx.eop_irq, irq_type);
  1835. if (r)
  1836. return r;
  1837. return 0;
  1838. }
  1839. static void gfx_v8_0_sq_irq_work_func(struct work_struct *work);
  1840. static int gfx_v8_0_sw_init(void *handle)
  1841. {
  1842. int i, j, k, r, ring_id;
  1843. struct amdgpu_ring *ring;
  1844. struct amdgpu_kiq *kiq;
  1845. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1846. switch (adev->asic_type) {
  1847. case CHIP_TONGA:
  1848. case CHIP_CARRIZO:
  1849. case CHIP_FIJI:
  1850. case CHIP_POLARIS10:
  1851. case CHIP_POLARIS11:
  1852. case CHIP_POLARIS12:
  1853. case CHIP_VEGAM:
  1854. adev->gfx.mec.num_mec = 2;
  1855. break;
  1856. case CHIP_TOPAZ:
  1857. case CHIP_STONEY:
  1858. default:
  1859. adev->gfx.mec.num_mec = 1;
  1860. break;
  1861. }
  1862. adev->gfx.mec.num_pipe_per_mec = 4;
  1863. adev->gfx.mec.num_queue_per_pipe = 8;
  1864. /* KIQ event */
  1865. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_INT_IB2, &adev->gfx.kiq.irq);
  1866. if (r)
  1867. return r;
  1868. /* EOP Event */
  1869. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_END_OF_PIPE, &adev->gfx.eop_irq);
  1870. if (r)
  1871. return r;
  1872. /* Privileged reg */
  1873. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_REG_FAULT,
  1874. &adev->gfx.priv_reg_irq);
  1875. if (r)
  1876. return r;
  1877. /* Privileged inst */
  1878. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_PRIV_INSTR_FAULT,
  1879. &adev->gfx.priv_inst_irq);
  1880. if (r)
  1881. return r;
  1882. /* Add CP EDC/ECC irq */
  1883. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_CP_ECC_ERROR,
  1884. &adev->gfx.cp_ecc_error_irq);
  1885. if (r)
  1886. return r;
  1887. /* SQ interrupts. */
  1888. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SQ_INTERRUPT_MSG,
  1889. &adev->gfx.sq_irq);
  1890. if (r) {
  1891. DRM_ERROR("amdgpu_irq_add() for SQ failed: %d\n", r);
  1892. return r;
  1893. }
  1894. INIT_WORK(&adev->gfx.sq_work.work, gfx_v8_0_sq_irq_work_func);
  1895. adev->gfx.gfx_current_status = AMDGPU_GFX_NORMAL_MODE;
  1896. gfx_v8_0_scratch_init(adev);
  1897. r = gfx_v8_0_init_microcode(adev);
  1898. if (r) {
  1899. DRM_ERROR("Failed to load gfx firmware!\n");
  1900. return r;
  1901. }
  1902. r = gfx_v8_0_rlc_init(adev);
  1903. if (r) {
  1904. DRM_ERROR("Failed to init rlc BOs!\n");
  1905. return r;
  1906. }
  1907. r = gfx_v8_0_mec_init(adev);
  1908. if (r) {
  1909. DRM_ERROR("Failed to init MEC BOs!\n");
  1910. return r;
  1911. }
  1912. /* set up the gfx ring */
  1913. for (i = 0; i < adev->gfx.num_gfx_rings; i++) {
  1914. ring = &adev->gfx.gfx_ring[i];
  1915. ring->ring_obj = NULL;
  1916. sprintf(ring->name, "gfx");
  1917. /* no gfx doorbells on iceland */
  1918. if (adev->asic_type != CHIP_TOPAZ) {
  1919. ring->use_doorbell = true;
  1920. ring->doorbell_index = AMDGPU_DOORBELL_GFX_RING0;
  1921. }
  1922. r = amdgpu_ring_init(adev, ring, 1024, &adev->gfx.eop_irq,
  1923. AMDGPU_CP_IRQ_GFX_EOP);
  1924. if (r)
  1925. return r;
  1926. }
  1927. /* set up the compute queues - allocate horizontally across pipes */
  1928. ring_id = 0;
  1929. for (i = 0; i < adev->gfx.mec.num_mec; ++i) {
  1930. for (j = 0; j < adev->gfx.mec.num_queue_per_pipe; j++) {
  1931. for (k = 0; k < adev->gfx.mec.num_pipe_per_mec; k++) {
  1932. if (!amdgpu_gfx_is_mec_queue_enabled(adev, i, k, j))
  1933. continue;
  1934. r = gfx_v8_0_compute_ring_init(adev,
  1935. ring_id,
  1936. i, k, j);
  1937. if (r)
  1938. return r;
  1939. ring_id++;
  1940. }
  1941. }
  1942. }
  1943. r = amdgpu_gfx_kiq_init(adev, GFX8_MEC_HPD_SIZE);
  1944. if (r) {
  1945. DRM_ERROR("Failed to init KIQ BOs!\n");
  1946. return r;
  1947. }
  1948. kiq = &adev->gfx.kiq;
  1949. r = amdgpu_gfx_kiq_init_ring(adev, &kiq->ring, &kiq->irq);
  1950. if (r)
  1951. return r;
  1952. /* create MQD for all compute queues as well as KIQ for SRIOV case */
  1953. r = amdgpu_gfx_compute_mqd_sw_init(adev, sizeof(struct vi_mqd_allocation));
  1954. if (r)
  1955. return r;
  1956. /* reserve GDS, GWS and OA resource for gfx */
  1957. r = amdgpu_bo_create_kernel(adev, adev->gds.mem.gfx_partition_size,
  1958. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GDS,
  1959. &adev->gds.gds_gfx_bo, NULL, NULL);
  1960. if (r)
  1961. return r;
  1962. r = amdgpu_bo_create_kernel(adev, adev->gds.gws.gfx_partition_size,
  1963. PAGE_SIZE, AMDGPU_GEM_DOMAIN_GWS,
  1964. &adev->gds.gws_gfx_bo, NULL, NULL);
  1965. if (r)
  1966. return r;
  1967. r = amdgpu_bo_create_kernel(adev, adev->gds.oa.gfx_partition_size,
  1968. PAGE_SIZE, AMDGPU_GEM_DOMAIN_OA,
  1969. &adev->gds.oa_gfx_bo, NULL, NULL);
  1970. if (r)
  1971. return r;
  1972. adev->gfx.ce_ram_size = 0x8000;
  1973. r = gfx_v8_0_gpu_early_init(adev);
  1974. if (r)
  1975. return r;
  1976. return 0;
  1977. }
  1978. static int gfx_v8_0_sw_fini(void *handle)
  1979. {
  1980. int i;
  1981. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  1982. amdgpu_bo_free_kernel(&adev->gds.oa_gfx_bo, NULL, NULL);
  1983. amdgpu_bo_free_kernel(&adev->gds.gws_gfx_bo, NULL, NULL);
  1984. amdgpu_bo_free_kernel(&adev->gds.gds_gfx_bo, NULL, NULL);
  1985. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  1986. amdgpu_ring_fini(&adev->gfx.gfx_ring[i]);
  1987. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  1988. amdgpu_ring_fini(&adev->gfx.compute_ring[i]);
  1989. amdgpu_gfx_compute_mqd_sw_fini(adev);
  1990. amdgpu_gfx_kiq_free_ring(&adev->gfx.kiq.ring, &adev->gfx.kiq.irq);
  1991. amdgpu_gfx_kiq_fini(adev);
  1992. gfx_v8_0_mec_fini(adev);
  1993. gfx_v8_0_rlc_fini(adev);
  1994. amdgpu_bo_free_kernel(&adev->gfx.rlc.clear_state_obj,
  1995. &adev->gfx.rlc.clear_state_gpu_addr,
  1996. (void **)&adev->gfx.rlc.cs_ptr);
  1997. if ((adev->asic_type == CHIP_CARRIZO) ||
  1998. (adev->asic_type == CHIP_STONEY)) {
  1999. amdgpu_bo_free_kernel(&adev->gfx.rlc.cp_table_obj,
  2000. &adev->gfx.rlc.cp_table_gpu_addr,
  2001. (void **)&adev->gfx.rlc.cp_table_ptr);
  2002. }
  2003. gfx_v8_0_free_microcode(adev);
  2004. return 0;
  2005. }
  2006. static void gfx_v8_0_tiling_mode_table_init(struct amdgpu_device *adev)
  2007. {
  2008. uint32_t *modearray, *mod2array;
  2009. const u32 num_tile_mode_states = ARRAY_SIZE(adev->gfx.config.tile_mode_array);
  2010. const u32 num_secondary_tile_mode_states = ARRAY_SIZE(adev->gfx.config.macrotile_mode_array);
  2011. u32 reg_offset;
  2012. modearray = adev->gfx.config.tile_mode_array;
  2013. mod2array = adev->gfx.config.macrotile_mode_array;
  2014. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2015. modearray[reg_offset] = 0;
  2016. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2017. mod2array[reg_offset] = 0;
  2018. switch (adev->asic_type) {
  2019. case CHIP_TOPAZ:
  2020. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2021. PIPE_CONFIG(ADDR_SURF_P2) |
  2022. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2023. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2024. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2025. PIPE_CONFIG(ADDR_SURF_P2) |
  2026. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2027. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2028. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2029. PIPE_CONFIG(ADDR_SURF_P2) |
  2030. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2031. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2032. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2033. PIPE_CONFIG(ADDR_SURF_P2) |
  2034. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2035. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2036. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2037. PIPE_CONFIG(ADDR_SURF_P2) |
  2038. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2039. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2040. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2041. PIPE_CONFIG(ADDR_SURF_P2) |
  2042. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2043. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2044. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2045. PIPE_CONFIG(ADDR_SURF_P2) |
  2046. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2047. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2048. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2049. PIPE_CONFIG(ADDR_SURF_P2));
  2050. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2051. PIPE_CONFIG(ADDR_SURF_P2) |
  2052. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2053. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2054. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2055. PIPE_CONFIG(ADDR_SURF_P2) |
  2056. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2057. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2058. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2059. PIPE_CONFIG(ADDR_SURF_P2) |
  2060. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2061. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2062. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2063. PIPE_CONFIG(ADDR_SURF_P2) |
  2064. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2065. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2066. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2067. PIPE_CONFIG(ADDR_SURF_P2) |
  2068. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2069. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2070. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2071. PIPE_CONFIG(ADDR_SURF_P2) |
  2072. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2073. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2074. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2075. PIPE_CONFIG(ADDR_SURF_P2) |
  2076. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2077. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2078. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2079. PIPE_CONFIG(ADDR_SURF_P2) |
  2080. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2081. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2082. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2083. PIPE_CONFIG(ADDR_SURF_P2) |
  2084. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2085. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2086. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2087. PIPE_CONFIG(ADDR_SURF_P2) |
  2088. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2089. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2090. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2091. PIPE_CONFIG(ADDR_SURF_P2) |
  2092. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2093. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2094. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2095. PIPE_CONFIG(ADDR_SURF_P2) |
  2096. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2097. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2098. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2099. PIPE_CONFIG(ADDR_SURF_P2) |
  2100. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2101. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2102. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2103. PIPE_CONFIG(ADDR_SURF_P2) |
  2104. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2105. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2106. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2107. PIPE_CONFIG(ADDR_SURF_P2) |
  2108. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2109. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2110. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2111. PIPE_CONFIG(ADDR_SURF_P2) |
  2112. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2113. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2114. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2115. PIPE_CONFIG(ADDR_SURF_P2) |
  2116. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2117. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2118. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2119. PIPE_CONFIG(ADDR_SURF_P2) |
  2120. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2121. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2122. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2123. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2124. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2125. NUM_BANKS(ADDR_SURF_8_BANK));
  2126. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2127. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2128. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2129. NUM_BANKS(ADDR_SURF_8_BANK));
  2130. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2131. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2132. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2133. NUM_BANKS(ADDR_SURF_8_BANK));
  2134. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2135. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2136. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2137. NUM_BANKS(ADDR_SURF_8_BANK));
  2138. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2139. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2140. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2141. NUM_BANKS(ADDR_SURF_8_BANK));
  2142. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2143. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2144. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2145. NUM_BANKS(ADDR_SURF_8_BANK));
  2146. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2147. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2148. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2149. NUM_BANKS(ADDR_SURF_8_BANK));
  2150. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2151. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2152. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2153. NUM_BANKS(ADDR_SURF_16_BANK));
  2154. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  2155. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2156. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2157. NUM_BANKS(ADDR_SURF_16_BANK));
  2158. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2159. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2160. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2161. NUM_BANKS(ADDR_SURF_16_BANK));
  2162. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2163. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2164. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2165. NUM_BANKS(ADDR_SURF_16_BANK));
  2166. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2167. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2168. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2169. NUM_BANKS(ADDR_SURF_16_BANK));
  2170. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2171. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2172. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2173. NUM_BANKS(ADDR_SURF_16_BANK));
  2174. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2175. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2176. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2177. NUM_BANKS(ADDR_SURF_8_BANK));
  2178. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2179. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  2180. reg_offset != 23)
  2181. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2182. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2183. if (reg_offset != 7)
  2184. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2185. break;
  2186. case CHIP_FIJI:
  2187. case CHIP_VEGAM:
  2188. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2189. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2190. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2191. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2192. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2193. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2194. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2195. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2196. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2197. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2198. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2199. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2200. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2201. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2202. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2203. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2204. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2205. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2206. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2207. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2208. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2209. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2210. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2211. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2212. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2213. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2214. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2215. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2216. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2217. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2218. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2219. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2220. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2221. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16));
  2222. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2223. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2224. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2225. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2226. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2227. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2228. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2229. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2230. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2231. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2232. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2233. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2234. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2235. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2236. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2237. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2238. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2239. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2240. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2241. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2242. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2243. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2244. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2245. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2246. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2247. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2248. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2249. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2250. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2251. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2252. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2253. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2254. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2255. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2256. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2257. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2258. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2259. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2260. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2261. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2262. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2263. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2264. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2265. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2266. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2267. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2268. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2269. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2270. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2271. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2272. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2273. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2274. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2275. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2276. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2277. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2278. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2279. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2280. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2281. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2282. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2283. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2284. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2285. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2286. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2287. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2288. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2289. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2290. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2291. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2292. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2293. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2294. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2295. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2296. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2297. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2298. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2299. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2300. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2301. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2302. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2303. PIPE_CONFIG(ADDR_SURF_P16_32x32_16x16) |
  2304. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2305. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2306. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2307. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2308. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2309. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2310. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2311. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2312. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2313. NUM_BANKS(ADDR_SURF_8_BANK));
  2314. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2315. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2316. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2317. NUM_BANKS(ADDR_SURF_8_BANK));
  2318. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2319. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2320. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2321. NUM_BANKS(ADDR_SURF_8_BANK));
  2322. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2323. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2324. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2325. NUM_BANKS(ADDR_SURF_8_BANK));
  2326. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2327. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2328. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2329. NUM_BANKS(ADDR_SURF_8_BANK));
  2330. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2331. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2332. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2333. NUM_BANKS(ADDR_SURF_8_BANK));
  2334. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2335. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2336. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2337. NUM_BANKS(ADDR_SURF_8_BANK));
  2338. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2339. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2340. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2341. NUM_BANKS(ADDR_SURF_8_BANK));
  2342. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2343. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2344. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2345. NUM_BANKS(ADDR_SURF_8_BANK));
  2346. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2347. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2348. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2349. NUM_BANKS(ADDR_SURF_8_BANK));
  2350. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2351. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2352. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2353. NUM_BANKS(ADDR_SURF_8_BANK));
  2354. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2355. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2356. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2357. NUM_BANKS(ADDR_SURF_8_BANK));
  2358. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2359. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2360. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2361. NUM_BANKS(ADDR_SURF_8_BANK));
  2362. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2363. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2364. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2365. NUM_BANKS(ADDR_SURF_4_BANK));
  2366. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2367. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2368. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2369. if (reg_offset != 7)
  2370. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2371. break;
  2372. case CHIP_TONGA:
  2373. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2374. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2375. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2376. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2377. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2378. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2379. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2380. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2381. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2382. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2383. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2384. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2385. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2386. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2387. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2388. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2389. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2390. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2391. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2392. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2393. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2394. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2395. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2396. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2397. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2398. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2399. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2400. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2401. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2402. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2403. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2404. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2405. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2406. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2407. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2408. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2409. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2410. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2411. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2412. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2413. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2414. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2415. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2416. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2417. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2418. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2419. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2420. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2421. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2422. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2423. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2424. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2425. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2426. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2427. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2428. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2429. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2430. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2431. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2432. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2433. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2434. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2435. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2436. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2437. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2438. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2439. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2440. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2441. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2442. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2443. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2444. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2445. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2446. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2447. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2448. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2449. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2450. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2451. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2452. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2453. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2454. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2455. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2456. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2457. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2458. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2459. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2460. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2461. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2462. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2463. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2464. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2465. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2466. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2467. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2468. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2469. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2470. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2471. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2472. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2473. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2474. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2475. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2476. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2477. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2478. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2479. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2480. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2481. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2482. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2483. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2484. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2485. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2486. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2487. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2488. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2489. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2490. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2491. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2492. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2493. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2494. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2495. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2496. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2497. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2498. NUM_BANKS(ADDR_SURF_16_BANK));
  2499. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2500. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2501. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2502. NUM_BANKS(ADDR_SURF_16_BANK));
  2503. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2504. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2505. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2506. NUM_BANKS(ADDR_SURF_16_BANK));
  2507. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2508. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2509. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2510. NUM_BANKS(ADDR_SURF_16_BANK));
  2511. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2512. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2513. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2514. NUM_BANKS(ADDR_SURF_16_BANK));
  2515. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2516. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2517. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2518. NUM_BANKS(ADDR_SURF_16_BANK));
  2519. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2520. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2521. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2522. NUM_BANKS(ADDR_SURF_16_BANK));
  2523. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2524. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2525. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2526. NUM_BANKS(ADDR_SURF_16_BANK));
  2527. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2528. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2529. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2530. NUM_BANKS(ADDR_SURF_16_BANK));
  2531. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2532. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2533. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2534. NUM_BANKS(ADDR_SURF_16_BANK));
  2535. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2536. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2537. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2538. NUM_BANKS(ADDR_SURF_16_BANK));
  2539. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2540. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2541. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2542. NUM_BANKS(ADDR_SURF_8_BANK));
  2543. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2544. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2545. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2546. NUM_BANKS(ADDR_SURF_4_BANK));
  2547. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2548. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2549. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2550. NUM_BANKS(ADDR_SURF_4_BANK));
  2551. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2552. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2553. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2554. if (reg_offset != 7)
  2555. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2556. break;
  2557. case CHIP_POLARIS11:
  2558. case CHIP_POLARIS12:
  2559. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2560. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2561. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2562. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2563. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2564. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2565. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2566. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2567. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2568. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2569. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2570. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2571. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2572. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2573. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2574. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2575. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2576. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2577. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2578. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2579. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2580. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2581. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2582. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2583. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2584. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2585. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2586. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2587. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2588. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2589. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2590. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2591. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2592. PIPE_CONFIG(ADDR_SURF_P4_16x16));
  2593. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2594. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2595. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2596. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2597. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2598. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2599. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2600. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2601. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2602. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2603. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2604. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2605. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2606. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2607. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2608. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2609. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2610. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2611. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2612. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2613. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2614. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2615. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2616. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2617. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2618. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2619. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2620. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2621. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2622. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2623. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2624. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2625. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2626. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2627. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2628. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2629. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2630. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2631. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2632. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2633. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2634. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2635. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2636. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2637. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2638. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2639. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2640. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2641. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2642. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2643. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2644. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2645. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2646. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2647. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2648. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2649. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2650. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2651. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2652. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2653. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2654. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2655. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2656. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2657. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2658. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2659. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2660. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2661. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2662. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2663. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2664. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2665. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2666. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2667. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2668. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2669. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2670. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2671. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2672. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2673. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2674. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2675. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2676. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2677. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2678. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2679. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2680. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2681. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2682. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2683. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2684. NUM_BANKS(ADDR_SURF_16_BANK));
  2685. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2686. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2687. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2688. NUM_BANKS(ADDR_SURF_16_BANK));
  2689. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2690. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2691. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2692. NUM_BANKS(ADDR_SURF_16_BANK));
  2693. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2694. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2695. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2696. NUM_BANKS(ADDR_SURF_16_BANK));
  2697. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2698. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2699. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2700. NUM_BANKS(ADDR_SURF_16_BANK));
  2701. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2702. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2703. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2704. NUM_BANKS(ADDR_SURF_16_BANK));
  2705. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2706. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2707. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2708. NUM_BANKS(ADDR_SURF_16_BANK));
  2709. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2710. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2711. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2712. NUM_BANKS(ADDR_SURF_16_BANK));
  2713. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  2714. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2715. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2716. NUM_BANKS(ADDR_SURF_16_BANK));
  2717. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2718. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2719. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2720. NUM_BANKS(ADDR_SURF_16_BANK));
  2721. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2722. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2723. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2724. NUM_BANKS(ADDR_SURF_16_BANK));
  2725. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2726. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2727. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2728. NUM_BANKS(ADDR_SURF_16_BANK));
  2729. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2730. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2731. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2732. NUM_BANKS(ADDR_SURF_8_BANK));
  2733. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2734. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2735. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2736. NUM_BANKS(ADDR_SURF_4_BANK));
  2737. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2738. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2739. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2740. if (reg_offset != 7)
  2741. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2742. break;
  2743. case CHIP_POLARIS10:
  2744. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2745. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2746. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2747. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2748. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2749. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2750. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2751. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2752. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2753. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2754. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2755. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2756. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2757. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2758. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2759. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2760. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2761. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2762. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2763. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2764. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2765. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2766. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2767. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2768. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2769. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2770. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2771. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2772. modearray[7] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2773. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2774. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2775. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2776. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2777. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16));
  2778. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2779. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2780. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2781. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2782. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2783. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2784. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2785. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2786. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2787. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2788. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2789. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2790. modearray[12] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2791. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2792. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2793. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2794. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2795. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2796. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2797. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2798. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2799. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2800. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2801. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2802. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2803. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2804. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2805. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2806. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2807. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2808. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2809. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2810. modearray[17] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2811. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2812. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2813. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2814. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2815. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2816. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2817. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2818. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2819. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2820. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2821. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2822. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2823. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2824. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2825. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2826. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  2827. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2828. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2829. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2830. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2831. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2832. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2833. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2834. modearray[23] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  2835. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2836. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2837. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2838. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2839. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2840. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2841. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2842. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  2843. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2844. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2845. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2846. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  2847. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2848. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2849. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2850. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2851. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2852. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2853. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2854. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2855. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2856. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2857. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2858. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2859. PIPE_CONFIG(ADDR_SURF_P8_32x32_16x16) |
  2860. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2861. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2862. modearray[30] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2863. PIPE_CONFIG(ADDR_SURF_P4_16x16) |
  2864. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  2865. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2866. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2867. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2868. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2869. NUM_BANKS(ADDR_SURF_16_BANK));
  2870. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2871. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2872. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2873. NUM_BANKS(ADDR_SURF_16_BANK));
  2874. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2875. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2876. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2877. NUM_BANKS(ADDR_SURF_16_BANK));
  2878. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2879. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2880. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2881. NUM_BANKS(ADDR_SURF_16_BANK));
  2882. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2883. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2884. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2885. NUM_BANKS(ADDR_SURF_16_BANK));
  2886. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2887. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2888. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2889. NUM_BANKS(ADDR_SURF_16_BANK));
  2890. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2891. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2892. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2893. NUM_BANKS(ADDR_SURF_16_BANK));
  2894. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2895. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  2896. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2897. NUM_BANKS(ADDR_SURF_16_BANK));
  2898. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2899. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  2900. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  2901. NUM_BANKS(ADDR_SURF_16_BANK));
  2902. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2903. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  2904. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2905. NUM_BANKS(ADDR_SURF_16_BANK));
  2906. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2907. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2908. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  2909. NUM_BANKS(ADDR_SURF_16_BANK));
  2910. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2911. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2912. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2913. NUM_BANKS(ADDR_SURF_8_BANK));
  2914. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2915. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2916. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2917. NUM_BANKS(ADDR_SURF_4_BANK));
  2918. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  2919. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  2920. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_1) |
  2921. NUM_BANKS(ADDR_SURF_4_BANK));
  2922. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  2923. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  2924. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  2925. if (reg_offset != 7)
  2926. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  2927. break;
  2928. case CHIP_STONEY:
  2929. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2930. PIPE_CONFIG(ADDR_SURF_P2) |
  2931. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  2932. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2933. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2934. PIPE_CONFIG(ADDR_SURF_P2) |
  2935. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  2936. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2937. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2938. PIPE_CONFIG(ADDR_SURF_P2) |
  2939. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  2940. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2941. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2942. PIPE_CONFIG(ADDR_SURF_P2) |
  2943. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  2944. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2945. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2946. PIPE_CONFIG(ADDR_SURF_P2) |
  2947. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2948. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2949. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2950. PIPE_CONFIG(ADDR_SURF_P2) |
  2951. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2952. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2953. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2954. PIPE_CONFIG(ADDR_SURF_P2) |
  2955. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  2956. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  2957. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  2958. PIPE_CONFIG(ADDR_SURF_P2));
  2959. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2960. PIPE_CONFIG(ADDR_SURF_P2) |
  2961. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2962. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2963. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2964. PIPE_CONFIG(ADDR_SURF_P2) |
  2965. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2966. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2967. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2968. PIPE_CONFIG(ADDR_SURF_P2) |
  2969. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  2970. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2971. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  2972. PIPE_CONFIG(ADDR_SURF_P2) |
  2973. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2974. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2975. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  2976. PIPE_CONFIG(ADDR_SURF_P2) |
  2977. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2978. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2979. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  2980. PIPE_CONFIG(ADDR_SURF_P2) |
  2981. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2982. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  2983. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  2984. PIPE_CONFIG(ADDR_SURF_P2) |
  2985. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2986. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  2987. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2988. PIPE_CONFIG(ADDR_SURF_P2) |
  2989. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  2990. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2991. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  2992. PIPE_CONFIG(ADDR_SURF_P2) |
  2993. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2994. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2995. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  2996. PIPE_CONFIG(ADDR_SURF_P2) |
  2997. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  2998. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  2999. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3000. PIPE_CONFIG(ADDR_SURF_P2) |
  3001. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3002. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3003. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3004. PIPE_CONFIG(ADDR_SURF_P2) |
  3005. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3006. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3007. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3008. PIPE_CONFIG(ADDR_SURF_P2) |
  3009. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3010. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3011. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3012. PIPE_CONFIG(ADDR_SURF_P2) |
  3013. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3014. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3015. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3016. PIPE_CONFIG(ADDR_SURF_P2) |
  3017. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3018. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3019. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3020. PIPE_CONFIG(ADDR_SURF_P2) |
  3021. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3022. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3023. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3024. PIPE_CONFIG(ADDR_SURF_P2) |
  3025. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3026. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3027. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3028. PIPE_CONFIG(ADDR_SURF_P2) |
  3029. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3030. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3031. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3032. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3033. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3034. NUM_BANKS(ADDR_SURF_8_BANK));
  3035. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3036. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3037. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3038. NUM_BANKS(ADDR_SURF_8_BANK));
  3039. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3040. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3041. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3042. NUM_BANKS(ADDR_SURF_8_BANK));
  3043. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3044. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3045. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3046. NUM_BANKS(ADDR_SURF_8_BANK));
  3047. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3048. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3049. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3050. NUM_BANKS(ADDR_SURF_8_BANK));
  3051. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3052. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3053. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3054. NUM_BANKS(ADDR_SURF_8_BANK));
  3055. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3056. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3057. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3058. NUM_BANKS(ADDR_SURF_8_BANK));
  3059. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3060. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3061. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3062. NUM_BANKS(ADDR_SURF_16_BANK));
  3063. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3064. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3065. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3066. NUM_BANKS(ADDR_SURF_16_BANK));
  3067. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3068. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3069. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3070. NUM_BANKS(ADDR_SURF_16_BANK));
  3071. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3072. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3073. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3074. NUM_BANKS(ADDR_SURF_16_BANK));
  3075. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3076. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3077. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3078. NUM_BANKS(ADDR_SURF_16_BANK));
  3079. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3080. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3081. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3082. NUM_BANKS(ADDR_SURF_16_BANK));
  3083. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3084. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3085. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3086. NUM_BANKS(ADDR_SURF_8_BANK));
  3087. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3088. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3089. reg_offset != 23)
  3090. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3091. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3092. if (reg_offset != 7)
  3093. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3094. break;
  3095. default:
  3096. dev_warn(adev->dev,
  3097. "Unknown chip type (%d) in function gfx_v8_0_tiling_mode_table_init() falling through to CHIP_CARRIZO\n",
  3098. adev->asic_type);
  3099. case CHIP_CARRIZO:
  3100. modearray[0] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3101. PIPE_CONFIG(ADDR_SURF_P2) |
  3102. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_64B) |
  3103. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3104. modearray[1] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3105. PIPE_CONFIG(ADDR_SURF_P2) |
  3106. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_128B) |
  3107. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3108. modearray[2] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3109. PIPE_CONFIG(ADDR_SURF_P2) |
  3110. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_256B) |
  3111. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3112. modearray[3] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3113. PIPE_CONFIG(ADDR_SURF_P2) |
  3114. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_512B) |
  3115. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3116. modearray[4] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3117. PIPE_CONFIG(ADDR_SURF_P2) |
  3118. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3119. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3120. modearray[5] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3121. PIPE_CONFIG(ADDR_SURF_P2) |
  3122. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3123. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3124. modearray[6] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3125. PIPE_CONFIG(ADDR_SURF_P2) |
  3126. TILE_SPLIT(ADDR_SURF_TILE_SPLIT_2KB) |
  3127. MICRO_TILE_MODE_NEW(ADDR_SURF_DEPTH_MICRO_TILING));
  3128. modearray[8] = (ARRAY_MODE(ARRAY_LINEAR_ALIGNED) |
  3129. PIPE_CONFIG(ADDR_SURF_P2));
  3130. modearray[9] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3131. PIPE_CONFIG(ADDR_SURF_P2) |
  3132. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3133. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3134. modearray[10] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3135. PIPE_CONFIG(ADDR_SURF_P2) |
  3136. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3137. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3138. modearray[11] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3139. PIPE_CONFIG(ADDR_SURF_P2) |
  3140. MICRO_TILE_MODE_NEW(ADDR_SURF_DISPLAY_MICRO_TILING) |
  3141. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3142. modearray[13] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3143. PIPE_CONFIG(ADDR_SURF_P2) |
  3144. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3145. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3146. modearray[14] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3147. PIPE_CONFIG(ADDR_SURF_P2) |
  3148. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3149. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3150. modearray[15] = (ARRAY_MODE(ARRAY_3D_TILED_THIN1) |
  3151. PIPE_CONFIG(ADDR_SURF_P2) |
  3152. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3153. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3154. modearray[16] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3155. PIPE_CONFIG(ADDR_SURF_P2) |
  3156. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3157. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3158. modearray[18] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3159. PIPE_CONFIG(ADDR_SURF_P2) |
  3160. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3161. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3162. modearray[19] = (ARRAY_MODE(ARRAY_1D_TILED_THICK) |
  3163. PIPE_CONFIG(ADDR_SURF_P2) |
  3164. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3165. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3166. modearray[20] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3167. PIPE_CONFIG(ADDR_SURF_P2) |
  3168. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3169. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3170. modearray[21] = (ARRAY_MODE(ARRAY_3D_TILED_THICK) |
  3171. PIPE_CONFIG(ADDR_SURF_P2) |
  3172. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3173. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3174. modearray[22] = (ARRAY_MODE(ARRAY_PRT_TILED_THICK) |
  3175. PIPE_CONFIG(ADDR_SURF_P2) |
  3176. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3177. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3178. modearray[24] = (ARRAY_MODE(ARRAY_2D_TILED_THICK) |
  3179. PIPE_CONFIG(ADDR_SURF_P2) |
  3180. MICRO_TILE_MODE_NEW(ADDR_SURF_THIN_MICRO_TILING) |
  3181. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3182. modearray[25] = (ARRAY_MODE(ARRAY_2D_TILED_XTHICK) |
  3183. PIPE_CONFIG(ADDR_SURF_P2) |
  3184. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3185. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3186. modearray[26] = (ARRAY_MODE(ARRAY_3D_TILED_XTHICK) |
  3187. PIPE_CONFIG(ADDR_SURF_P2) |
  3188. MICRO_TILE_MODE_NEW(ADDR_SURF_THICK_MICRO_TILING) |
  3189. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_1));
  3190. modearray[27] = (ARRAY_MODE(ARRAY_1D_TILED_THIN1) |
  3191. PIPE_CONFIG(ADDR_SURF_P2) |
  3192. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3193. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3194. modearray[28] = (ARRAY_MODE(ARRAY_2D_TILED_THIN1) |
  3195. PIPE_CONFIG(ADDR_SURF_P2) |
  3196. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3197. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_2));
  3198. modearray[29] = (ARRAY_MODE(ARRAY_PRT_TILED_THIN1) |
  3199. PIPE_CONFIG(ADDR_SURF_P2) |
  3200. MICRO_TILE_MODE_NEW(ADDR_SURF_ROTATED_MICRO_TILING) |
  3201. SAMPLE_SPLIT(ADDR_SURF_SAMPLE_SPLIT_8));
  3202. mod2array[0] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3203. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3204. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3205. NUM_BANKS(ADDR_SURF_8_BANK));
  3206. mod2array[1] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3207. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3208. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3209. NUM_BANKS(ADDR_SURF_8_BANK));
  3210. mod2array[2] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3211. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3212. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3213. NUM_BANKS(ADDR_SURF_8_BANK));
  3214. mod2array[3] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3215. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3216. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3217. NUM_BANKS(ADDR_SURF_8_BANK));
  3218. mod2array[4] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3219. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3220. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3221. NUM_BANKS(ADDR_SURF_8_BANK));
  3222. mod2array[5] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3223. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3224. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3225. NUM_BANKS(ADDR_SURF_8_BANK));
  3226. mod2array[6] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3227. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3228. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3229. NUM_BANKS(ADDR_SURF_8_BANK));
  3230. mod2array[8] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3231. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_8) |
  3232. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3233. NUM_BANKS(ADDR_SURF_16_BANK));
  3234. mod2array[9] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_4) |
  3235. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3236. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3237. NUM_BANKS(ADDR_SURF_16_BANK));
  3238. mod2array[10] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3239. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_4) |
  3240. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3241. NUM_BANKS(ADDR_SURF_16_BANK));
  3242. mod2array[11] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_2) |
  3243. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3244. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3245. NUM_BANKS(ADDR_SURF_16_BANK));
  3246. mod2array[12] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3247. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_2) |
  3248. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3249. NUM_BANKS(ADDR_SURF_16_BANK));
  3250. mod2array[13] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3251. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3252. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_4) |
  3253. NUM_BANKS(ADDR_SURF_16_BANK));
  3254. mod2array[14] = (BANK_WIDTH(ADDR_SURF_BANK_WIDTH_1) |
  3255. BANK_HEIGHT(ADDR_SURF_BANK_HEIGHT_1) |
  3256. MACRO_TILE_ASPECT(ADDR_SURF_MACRO_ASPECT_2) |
  3257. NUM_BANKS(ADDR_SURF_8_BANK));
  3258. for (reg_offset = 0; reg_offset < num_tile_mode_states; reg_offset++)
  3259. if (reg_offset != 7 && reg_offset != 12 && reg_offset != 17 &&
  3260. reg_offset != 23)
  3261. WREG32(mmGB_TILE_MODE0 + reg_offset, modearray[reg_offset]);
  3262. for (reg_offset = 0; reg_offset < num_secondary_tile_mode_states; reg_offset++)
  3263. if (reg_offset != 7)
  3264. WREG32(mmGB_MACROTILE_MODE0 + reg_offset, mod2array[reg_offset]);
  3265. break;
  3266. }
  3267. }
  3268. static void gfx_v8_0_select_se_sh(struct amdgpu_device *adev,
  3269. u32 se_num, u32 sh_num, u32 instance)
  3270. {
  3271. u32 data;
  3272. if (instance == 0xffffffff)
  3273. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_BROADCAST_WRITES, 1);
  3274. else
  3275. data = REG_SET_FIELD(0, GRBM_GFX_INDEX, INSTANCE_INDEX, instance);
  3276. if (se_num == 0xffffffff)
  3277. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_BROADCAST_WRITES, 1);
  3278. else
  3279. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SE_INDEX, se_num);
  3280. if (sh_num == 0xffffffff)
  3281. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_BROADCAST_WRITES, 1);
  3282. else
  3283. data = REG_SET_FIELD(data, GRBM_GFX_INDEX, SH_INDEX, sh_num);
  3284. WREG32(mmGRBM_GFX_INDEX, data);
  3285. }
  3286. static void gfx_v8_0_select_me_pipe_q(struct amdgpu_device *adev,
  3287. u32 me, u32 pipe, u32 q)
  3288. {
  3289. vi_srbm_select(adev, me, pipe, q, 0);
  3290. }
  3291. static u32 gfx_v8_0_get_rb_active_bitmap(struct amdgpu_device *adev)
  3292. {
  3293. u32 data, mask;
  3294. data = RREG32(mmCC_RB_BACKEND_DISABLE) |
  3295. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3296. data = REG_GET_FIELD(data, GC_USER_RB_BACKEND_DISABLE, BACKEND_DISABLE);
  3297. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_backends_per_se /
  3298. adev->gfx.config.max_sh_per_se);
  3299. return (~data) & mask;
  3300. }
  3301. static void
  3302. gfx_v8_0_raster_config(struct amdgpu_device *adev, u32 *rconf, u32 *rconf1)
  3303. {
  3304. switch (adev->asic_type) {
  3305. case CHIP_FIJI:
  3306. case CHIP_VEGAM:
  3307. *rconf |= RB_MAP_PKR0(2) | RB_MAP_PKR1(2) |
  3308. RB_XSEL2(1) | PKR_MAP(2) |
  3309. PKR_XSEL(1) | PKR_YSEL(1) |
  3310. SE_MAP(2) | SE_XSEL(2) | SE_YSEL(3);
  3311. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(3) |
  3312. SE_PAIR_YSEL(2);
  3313. break;
  3314. case CHIP_TONGA:
  3315. case CHIP_POLARIS10:
  3316. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3317. SE_XSEL(1) | SE_YSEL(1);
  3318. *rconf1 |= SE_PAIR_MAP(2) | SE_PAIR_XSEL(2) |
  3319. SE_PAIR_YSEL(2);
  3320. break;
  3321. case CHIP_TOPAZ:
  3322. case CHIP_CARRIZO:
  3323. *rconf |= RB_MAP_PKR0(2);
  3324. *rconf1 |= 0x0;
  3325. break;
  3326. case CHIP_POLARIS11:
  3327. case CHIP_POLARIS12:
  3328. *rconf |= RB_MAP_PKR0(2) | RB_XSEL2(1) | SE_MAP(2) |
  3329. SE_XSEL(1) | SE_YSEL(1);
  3330. *rconf1 |= 0x0;
  3331. break;
  3332. case CHIP_STONEY:
  3333. *rconf |= 0x0;
  3334. *rconf1 |= 0x0;
  3335. break;
  3336. default:
  3337. DRM_ERROR("unknown asic: 0x%x\n", adev->asic_type);
  3338. break;
  3339. }
  3340. }
  3341. static void
  3342. gfx_v8_0_write_harvested_raster_configs(struct amdgpu_device *adev,
  3343. u32 raster_config, u32 raster_config_1,
  3344. unsigned rb_mask, unsigned num_rb)
  3345. {
  3346. unsigned sh_per_se = max_t(unsigned, adev->gfx.config.max_sh_per_se, 1);
  3347. unsigned num_se = max_t(unsigned, adev->gfx.config.max_shader_engines, 1);
  3348. unsigned rb_per_pkr = min_t(unsigned, num_rb / num_se / sh_per_se, 2);
  3349. unsigned rb_per_se = num_rb / num_se;
  3350. unsigned se_mask[4];
  3351. unsigned se;
  3352. se_mask[0] = ((1 << rb_per_se) - 1) & rb_mask;
  3353. se_mask[1] = (se_mask[0] << rb_per_se) & rb_mask;
  3354. se_mask[2] = (se_mask[1] << rb_per_se) & rb_mask;
  3355. se_mask[3] = (se_mask[2] << rb_per_se) & rb_mask;
  3356. WARN_ON(!(num_se == 1 || num_se == 2 || num_se == 4));
  3357. WARN_ON(!(sh_per_se == 1 || sh_per_se == 2));
  3358. WARN_ON(!(rb_per_pkr == 1 || rb_per_pkr == 2));
  3359. if ((num_se > 2) && ((!se_mask[0] && !se_mask[1]) ||
  3360. (!se_mask[2] && !se_mask[3]))) {
  3361. raster_config_1 &= ~SE_PAIR_MAP_MASK;
  3362. if (!se_mask[0] && !se_mask[1]) {
  3363. raster_config_1 |=
  3364. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_3);
  3365. } else {
  3366. raster_config_1 |=
  3367. SE_PAIR_MAP(RASTER_CONFIG_SE_PAIR_MAP_0);
  3368. }
  3369. }
  3370. for (se = 0; se < num_se; se++) {
  3371. unsigned raster_config_se = raster_config;
  3372. unsigned pkr0_mask = ((1 << rb_per_pkr) - 1) << (se * rb_per_se);
  3373. unsigned pkr1_mask = pkr0_mask << rb_per_pkr;
  3374. int idx = (se / 2) * 2;
  3375. if ((num_se > 1) && (!se_mask[idx] || !se_mask[idx + 1])) {
  3376. raster_config_se &= ~SE_MAP_MASK;
  3377. if (!se_mask[idx]) {
  3378. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_3);
  3379. } else {
  3380. raster_config_se |= SE_MAP(RASTER_CONFIG_SE_MAP_0);
  3381. }
  3382. }
  3383. pkr0_mask &= rb_mask;
  3384. pkr1_mask &= rb_mask;
  3385. if (rb_per_se > 2 && (!pkr0_mask || !pkr1_mask)) {
  3386. raster_config_se &= ~PKR_MAP_MASK;
  3387. if (!pkr0_mask) {
  3388. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_3);
  3389. } else {
  3390. raster_config_se |= PKR_MAP(RASTER_CONFIG_PKR_MAP_0);
  3391. }
  3392. }
  3393. if (rb_per_se >= 2) {
  3394. unsigned rb0_mask = 1 << (se * rb_per_se);
  3395. unsigned rb1_mask = rb0_mask << 1;
  3396. rb0_mask &= rb_mask;
  3397. rb1_mask &= rb_mask;
  3398. if (!rb0_mask || !rb1_mask) {
  3399. raster_config_se &= ~RB_MAP_PKR0_MASK;
  3400. if (!rb0_mask) {
  3401. raster_config_se |=
  3402. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_3);
  3403. } else {
  3404. raster_config_se |=
  3405. RB_MAP_PKR0(RASTER_CONFIG_RB_MAP_0);
  3406. }
  3407. }
  3408. if (rb_per_se > 2) {
  3409. rb0_mask = 1 << (se * rb_per_se + rb_per_pkr);
  3410. rb1_mask = rb0_mask << 1;
  3411. rb0_mask &= rb_mask;
  3412. rb1_mask &= rb_mask;
  3413. if (!rb0_mask || !rb1_mask) {
  3414. raster_config_se &= ~RB_MAP_PKR1_MASK;
  3415. if (!rb0_mask) {
  3416. raster_config_se |=
  3417. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_3);
  3418. } else {
  3419. raster_config_se |=
  3420. RB_MAP_PKR1(RASTER_CONFIG_RB_MAP_0);
  3421. }
  3422. }
  3423. }
  3424. }
  3425. /* GRBM_GFX_INDEX has a different offset on VI */
  3426. gfx_v8_0_select_se_sh(adev, se, 0xffffffff, 0xffffffff);
  3427. WREG32(mmPA_SC_RASTER_CONFIG, raster_config_se);
  3428. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3429. }
  3430. /* GRBM_GFX_INDEX has a different offset on VI */
  3431. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3432. }
  3433. static void gfx_v8_0_setup_rb(struct amdgpu_device *adev)
  3434. {
  3435. int i, j;
  3436. u32 data;
  3437. u32 raster_config = 0, raster_config_1 = 0;
  3438. u32 active_rbs = 0;
  3439. u32 rb_bitmap_width_per_sh = adev->gfx.config.max_backends_per_se /
  3440. adev->gfx.config.max_sh_per_se;
  3441. unsigned num_rb_pipes;
  3442. mutex_lock(&adev->grbm_idx_mutex);
  3443. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3444. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3445. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3446. data = gfx_v8_0_get_rb_active_bitmap(adev);
  3447. active_rbs |= data << ((i * adev->gfx.config.max_sh_per_se + j) *
  3448. rb_bitmap_width_per_sh);
  3449. }
  3450. }
  3451. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3452. adev->gfx.config.backend_enable_mask = active_rbs;
  3453. adev->gfx.config.num_rbs = hweight32(active_rbs);
  3454. num_rb_pipes = min_t(unsigned, adev->gfx.config.max_backends_per_se *
  3455. adev->gfx.config.max_shader_engines, 16);
  3456. gfx_v8_0_raster_config(adev, &raster_config, &raster_config_1);
  3457. if (!adev->gfx.config.backend_enable_mask ||
  3458. adev->gfx.config.num_rbs >= num_rb_pipes) {
  3459. WREG32(mmPA_SC_RASTER_CONFIG, raster_config);
  3460. WREG32(mmPA_SC_RASTER_CONFIG_1, raster_config_1);
  3461. } else {
  3462. gfx_v8_0_write_harvested_raster_configs(adev, raster_config, raster_config_1,
  3463. adev->gfx.config.backend_enable_mask,
  3464. num_rb_pipes);
  3465. }
  3466. /* cache the values for userspace */
  3467. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3468. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3469. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3470. adev->gfx.config.rb_config[i][j].rb_backend_disable =
  3471. RREG32(mmCC_RB_BACKEND_DISABLE);
  3472. adev->gfx.config.rb_config[i][j].user_rb_backend_disable =
  3473. RREG32(mmGC_USER_RB_BACKEND_DISABLE);
  3474. adev->gfx.config.rb_config[i][j].raster_config =
  3475. RREG32(mmPA_SC_RASTER_CONFIG);
  3476. adev->gfx.config.rb_config[i][j].raster_config_1 =
  3477. RREG32(mmPA_SC_RASTER_CONFIG_1);
  3478. }
  3479. }
  3480. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3481. mutex_unlock(&adev->grbm_idx_mutex);
  3482. }
  3483. /**
  3484. * gfx_v8_0_init_compute_vmid - gart enable
  3485. *
  3486. * @adev: amdgpu_device pointer
  3487. *
  3488. * Initialize compute vmid sh_mem registers
  3489. *
  3490. */
  3491. #define DEFAULT_SH_MEM_BASES (0x6000)
  3492. #define FIRST_COMPUTE_VMID (8)
  3493. #define LAST_COMPUTE_VMID (16)
  3494. static void gfx_v8_0_init_compute_vmid(struct amdgpu_device *adev)
  3495. {
  3496. int i;
  3497. uint32_t sh_mem_config;
  3498. uint32_t sh_mem_bases;
  3499. /*
  3500. * Configure apertures:
  3501. * LDS: 0x60000000'00000000 - 0x60000001'00000000 (4GB)
  3502. * Scratch: 0x60000001'00000000 - 0x60000002'00000000 (4GB)
  3503. * GPUVM: 0x60010000'00000000 - 0x60020000'00000000 (1TB)
  3504. */
  3505. sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16);
  3506. sh_mem_config = SH_MEM_ADDRESS_MODE_HSA64 <<
  3507. SH_MEM_CONFIG__ADDRESS_MODE__SHIFT |
  3508. SH_MEM_ALIGNMENT_MODE_UNALIGNED <<
  3509. SH_MEM_CONFIG__ALIGNMENT_MODE__SHIFT |
  3510. MTYPE_CC << SH_MEM_CONFIG__DEFAULT_MTYPE__SHIFT |
  3511. SH_MEM_CONFIG__PRIVATE_ATC_MASK;
  3512. mutex_lock(&adev->srbm_mutex);
  3513. for (i = FIRST_COMPUTE_VMID; i < LAST_COMPUTE_VMID; i++) {
  3514. vi_srbm_select(adev, 0, 0, 0, i);
  3515. /* CP and shaders */
  3516. WREG32(mmSH_MEM_CONFIG, sh_mem_config);
  3517. WREG32(mmSH_MEM_APE1_BASE, 1);
  3518. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3519. WREG32(mmSH_MEM_BASES, sh_mem_bases);
  3520. }
  3521. vi_srbm_select(adev, 0, 0, 0, 0);
  3522. mutex_unlock(&adev->srbm_mutex);
  3523. }
  3524. static void gfx_v8_0_config_init(struct amdgpu_device *adev)
  3525. {
  3526. switch (adev->asic_type) {
  3527. default:
  3528. adev->gfx.config.double_offchip_lds_buf = 1;
  3529. break;
  3530. case CHIP_CARRIZO:
  3531. case CHIP_STONEY:
  3532. adev->gfx.config.double_offchip_lds_buf = 0;
  3533. break;
  3534. }
  3535. }
  3536. static void gfx_v8_0_gpu_init(struct amdgpu_device *adev)
  3537. {
  3538. u32 tmp, sh_static_mem_cfg;
  3539. int i;
  3540. WREG32_FIELD(GRBM_CNTL, READ_TIMEOUT, 0xFF);
  3541. WREG32(mmGB_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3542. WREG32(mmHDP_ADDR_CONFIG, adev->gfx.config.gb_addr_config);
  3543. WREG32(mmDMIF_ADDR_CALC, adev->gfx.config.gb_addr_config);
  3544. gfx_v8_0_tiling_mode_table_init(adev);
  3545. gfx_v8_0_setup_rb(adev);
  3546. gfx_v8_0_get_cu_info(adev);
  3547. gfx_v8_0_config_init(adev);
  3548. /* XXX SH_MEM regs */
  3549. /* where to put LDS, scratch, GPUVM in FSA64 space */
  3550. sh_static_mem_cfg = REG_SET_FIELD(0, SH_STATIC_MEM_CONFIG,
  3551. SWIZZLE_ENABLE, 1);
  3552. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3553. ELEMENT_SIZE, 1);
  3554. sh_static_mem_cfg = REG_SET_FIELD(sh_static_mem_cfg, SH_STATIC_MEM_CONFIG,
  3555. INDEX_STRIDE, 3);
  3556. WREG32(mmSH_STATIC_MEM_CONFIG, sh_static_mem_cfg);
  3557. mutex_lock(&adev->srbm_mutex);
  3558. for (i = 0; i < adev->vm_manager.id_mgr[0].num_ids; i++) {
  3559. vi_srbm_select(adev, 0, 0, 0, i);
  3560. /* CP and shaders */
  3561. if (i == 0) {
  3562. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_UC);
  3563. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3564. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3565. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3566. WREG32(mmSH_MEM_CONFIG, tmp);
  3567. WREG32(mmSH_MEM_BASES, 0);
  3568. } else {
  3569. tmp = REG_SET_FIELD(0, SH_MEM_CONFIG, DEFAULT_MTYPE, MTYPE_NC);
  3570. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, APE1_MTYPE, MTYPE_UC);
  3571. tmp = REG_SET_FIELD(tmp, SH_MEM_CONFIG, ALIGNMENT_MODE,
  3572. SH_MEM_ALIGNMENT_MODE_UNALIGNED);
  3573. WREG32(mmSH_MEM_CONFIG, tmp);
  3574. tmp = adev->gmc.shared_aperture_start >> 48;
  3575. WREG32(mmSH_MEM_BASES, tmp);
  3576. }
  3577. WREG32(mmSH_MEM_APE1_BASE, 1);
  3578. WREG32(mmSH_MEM_APE1_LIMIT, 0);
  3579. }
  3580. vi_srbm_select(adev, 0, 0, 0, 0);
  3581. mutex_unlock(&adev->srbm_mutex);
  3582. gfx_v8_0_init_compute_vmid(adev);
  3583. mutex_lock(&adev->grbm_idx_mutex);
  3584. /*
  3585. * making sure that the following register writes will be broadcasted
  3586. * to all the shaders
  3587. */
  3588. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3589. WREG32(mmPA_SC_FIFO_SIZE,
  3590. (adev->gfx.config.sc_prim_fifo_size_frontend <<
  3591. PA_SC_FIFO_SIZE__SC_FRONTEND_PRIM_FIFO_SIZE__SHIFT) |
  3592. (adev->gfx.config.sc_prim_fifo_size_backend <<
  3593. PA_SC_FIFO_SIZE__SC_BACKEND_PRIM_FIFO_SIZE__SHIFT) |
  3594. (adev->gfx.config.sc_hiz_tile_fifo_size <<
  3595. PA_SC_FIFO_SIZE__SC_HIZ_TILE_FIFO_SIZE__SHIFT) |
  3596. (adev->gfx.config.sc_earlyz_tile_fifo_size <<
  3597. PA_SC_FIFO_SIZE__SC_EARLYZ_TILE_FIFO_SIZE__SHIFT));
  3598. tmp = RREG32(mmSPI_ARB_PRIORITY);
  3599. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS0, 2);
  3600. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS1, 2);
  3601. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS2, 2);
  3602. tmp = REG_SET_FIELD(tmp, SPI_ARB_PRIORITY, PIPE_ORDER_TS3, 2);
  3603. WREG32(mmSPI_ARB_PRIORITY, tmp);
  3604. mutex_unlock(&adev->grbm_idx_mutex);
  3605. }
  3606. static void gfx_v8_0_wait_for_rlc_serdes(struct amdgpu_device *adev)
  3607. {
  3608. u32 i, j, k;
  3609. u32 mask;
  3610. mutex_lock(&adev->grbm_idx_mutex);
  3611. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  3612. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  3613. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  3614. for (k = 0; k < adev->usec_timeout; k++) {
  3615. if (RREG32(mmRLC_SERDES_CU_MASTER_BUSY) == 0)
  3616. break;
  3617. udelay(1);
  3618. }
  3619. if (k == adev->usec_timeout) {
  3620. gfx_v8_0_select_se_sh(adev, 0xffffffff,
  3621. 0xffffffff, 0xffffffff);
  3622. mutex_unlock(&adev->grbm_idx_mutex);
  3623. DRM_INFO("Timeout wait for RLC serdes %u,%u\n",
  3624. i, j);
  3625. return;
  3626. }
  3627. }
  3628. }
  3629. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  3630. mutex_unlock(&adev->grbm_idx_mutex);
  3631. mask = RLC_SERDES_NONCU_MASTER_BUSY__SE_MASTER_BUSY_MASK |
  3632. RLC_SERDES_NONCU_MASTER_BUSY__GC_MASTER_BUSY_MASK |
  3633. RLC_SERDES_NONCU_MASTER_BUSY__TC0_MASTER_BUSY_MASK |
  3634. RLC_SERDES_NONCU_MASTER_BUSY__TC1_MASTER_BUSY_MASK;
  3635. for (k = 0; k < adev->usec_timeout; k++) {
  3636. if ((RREG32(mmRLC_SERDES_NONCU_MASTER_BUSY) & mask) == 0)
  3637. break;
  3638. udelay(1);
  3639. }
  3640. }
  3641. static void gfx_v8_0_enable_gui_idle_interrupt(struct amdgpu_device *adev,
  3642. bool enable)
  3643. {
  3644. u32 tmp = RREG32(mmCP_INT_CNTL_RING0);
  3645. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_BUSY_INT_ENABLE, enable ? 1 : 0);
  3646. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CNTX_EMPTY_INT_ENABLE, enable ? 1 : 0);
  3647. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, CMP_BUSY_INT_ENABLE, enable ? 1 : 0);
  3648. tmp = REG_SET_FIELD(tmp, CP_INT_CNTL_RING0, GFX_IDLE_INT_ENABLE, enable ? 1 : 0);
  3649. WREG32(mmCP_INT_CNTL_RING0, tmp);
  3650. }
  3651. static void gfx_v8_0_init_csb(struct amdgpu_device *adev)
  3652. {
  3653. /* csib */
  3654. WREG32(mmRLC_CSIB_ADDR_HI,
  3655. adev->gfx.rlc.clear_state_gpu_addr >> 32);
  3656. WREG32(mmRLC_CSIB_ADDR_LO,
  3657. adev->gfx.rlc.clear_state_gpu_addr & 0xfffffffc);
  3658. WREG32(mmRLC_CSIB_LENGTH,
  3659. adev->gfx.rlc.clear_state_size);
  3660. }
  3661. static void gfx_v8_0_parse_ind_reg_list(int *register_list_format,
  3662. int ind_offset,
  3663. int list_size,
  3664. int *unique_indices,
  3665. int *indices_count,
  3666. int max_indices,
  3667. int *ind_start_offsets,
  3668. int *offset_count,
  3669. int max_offset)
  3670. {
  3671. int indices;
  3672. bool new_entry = true;
  3673. for (; ind_offset < list_size; ind_offset++) {
  3674. if (new_entry) {
  3675. new_entry = false;
  3676. ind_start_offsets[*offset_count] = ind_offset;
  3677. *offset_count = *offset_count + 1;
  3678. BUG_ON(*offset_count >= max_offset);
  3679. }
  3680. if (register_list_format[ind_offset] == 0xFFFFFFFF) {
  3681. new_entry = true;
  3682. continue;
  3683. }
  3684. ind_offset += 2;
  3685. /* look for the matching indice */
  3686. for (indices = 0;
  3687. indices < *indices_count;
  3688. indices++) {
  3689. if (unique_indices[indices] ==
  3690. register_list_format[ind_offset])
  3691. break;
  3692. }
  3693. if (indices >= *indices_count) {
  3694. unique_indices[*indices_count] =
  3695. register_list_format[ind_offset];
  3696. indices = *indices_count;
  3697. *indices_count = *indices_count + 1;
  3698. BUG_ON(*indices_count >= max_indices);
  3699. }
  3700. register_list_format[ind_offset] = indices;
  3701. }
  3702. }
  3703. static int gfx_v8_0_init_save_restore_list(struct amdgpu_device *adev)
  3704. {
  3705. int i, temp, data;
  3706. int unique_indices[] = {0, 0, 0, 0, 0, 0, 0, 0};
  3707. int indices_count = 0;
  3708. int indirect_start_offsets[] = {0, 0, 0, 0, 0, 0, 0, 0, 0, 0};
  3709. int offset_count = 0;
  3710. int list_size;
  3711. unsigned int *register_list_format =
  3712. kmalloc(adev->gfx.rlc.reg_list_format_size_bytes, GFP_KERNEL);
  3713. if (!register_list_format)
  3714. return -ENOMEM;
  3715. memcpy(register_list_format, adev->gfx.rlc.register_list_format,
  3716. adev->gfx.rlc.reg_list_format_size_bytes);
  3717. gfx_v8_0_parse_ind_reg_list(register_list_format,
  3718. RLC_FormatDirectRegListLength,
  3719. adev->gfx.rlc.reg_list_format_size_bytes >> 2,
  3720. unique_indices,
  3721. &indices_count,
  3722. ARRAY_SIZE(unique_indices),
  3723. indirect_start_offsets,
  3724. &offset_count,
  3725. ARRAY_SIZE(indirect_start_offsets));
  3726. /* save and restore list */
  3727. WREG32_FIELD(RLC_SRM_CNTL, AUTO_INCR_ADDR, 1);
  3728. WREG32(mmRLC_SRM_ARAM_ADDR, 0);
  3729. for (i = 0; i < adev->gfx.rlc.reg_list_size_bytes >> 2; i++)
  3730. WREG32(mmRLC_SRM_ARAM_DATA, adev->gfx.rlc.register_restore[i]);
  3731. /* indirect list */
  3732. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_list_format_start);
  3733. for (i = 0; i < adev->gfx.rlc.reg_list_format_size_bytes >> 2; i++)
  3734. WREG32(mmRLC_GPM_SCRATCH_DATA, register_list_format[i]);
  3735. list_size = adev->gfx.rlc.reg_list_size_bytes >> 2;
  3736. list_size = list_size >> 1;
  3737. WREG32(mmRLC_GPM_SCRATCH_ADDR, adev->gfx.rlc.reg_restore_list_size);
  3738. WREG32(mmRLC_GPM_SCRATCH_DATA, list_size);
  3739. /* starting offsets starts */
  3740. WREG32(mmRLC_GPM_SCRATCH_ADDR,
  3741. adev->gfx.rlc.starting_offsets_start);
  3742. for (i = 0; i < ARRAY_SIZE(indirect_start_offsets); i++)
  3743. WREG32(mmRLC_GPM_SCRATCH_DATA,
  3744. indirect_start_offsets[i]);
  3745. /* unique indices */
  3746. temp = mmRLC_SRM_INDEX_CNTL_ADDR_0;
  3747. data = mmRLC_SRM_INDEX_CNTL_DATA_0;
  3748. for (i = 0; i < ARRAY_SIZE(unique_indices); i++) {
  3749. if (unique_indices[i] != 0) {
  3750. WREG32(temp + i, unique_indices[i] & 0x3FFFF);
  3751. WREG32(data + i, unique_indices[i] >> 20);
  3752. }
  3753. }
  3754. kfree(register_list_format);
  3755. return 0;
  3756. }
  3757. static void gfx_v8_0_enable_save_restore_machine(struct amdgpu_device *adev)
  3758. {
  3759. WREG32_FIELD(RLC_SRM_CNTL, SRM_ENABLE, 1);
  3760. }
  3761. static void gfx_v8_0_init_power_gating(struct amdgpu_device *adev)
  3762. {
  3763. uint32_t data;
  3764. WREG32_FIELD(CP_RB_WPTR_POLL_CNTL, IDLE_POLL_COUNT, 0x60);
  3765. data = REG_SET_FIELD(0, RLC_PG_DELAY, POWER_UP_DELAY, 0x10);
  3766. data = REG_SET_FIELD(data, RLC_PG_DELAY, POWER_DOWN_DELAY, 0x10);
  3767. data = REG_SET_FIELD(data, RLC_PG_DELAY, CMD_PROPAGATE_DELAY, 0x10);
  3768. data = REG_SET_FIELD(data, RLC_PG_DELAY, MEM_SLEEP_DELAY, 0x10);
  3769. WREG32(mmRLC_PG_DELAY, data);
  3770. WREG32_FIELD(RLC_PG_DELAY_2, SERDES_CMD_DELAY, 0x3);
  3771. WREG32_FIELD(RLC_AUTO_PG_CTRL, GRBM_REG_SAVE_GFX_IDLE_THRESHOLD, 0x55f0);
  3772. }
  3773. static void cz_enable_sck_slow_down_on_power_up(struct amdgpu_device *adev,
  3774. bool enable)
  3775. {
  3776. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PU_ENABLE, enable ? 1 : 0);
  3777. }
  3778. static void cz_enable_sck_slow_down_on_power_down(struct amdgpu_device *adev,
  3779. bool enable)
  3780. {
  3781. WREG32_FIELD(RLC_PG_CNTL, SMU_CLK_SLOWDOWN_ON_PD_ENABLE, enable ? 1 : 0);
  3782. }
  3783. static void cz_enable_cp_power_gating(struct amdgpu_device *adev, bool enable)
  3784. {
  3785. WREG32_FIELD(RLC_PG_CNTL, CP_PG_DISABLE, enable ? 0 : 1);
  3786. }
  3787. static void gfx_v8_0_init_pg(struct amdgpu_device *adev)
  3788. {
  3789. if ((adev->asic_type == CHIP_CARRIZO) ||
  3790. (adev->asic_type == CHIP_STONEY)) {
  3791. gfx_v8_0_init_csb(adev);
  3792. gfx_v8_0_init_save_restore_list(adev);
  3793. gfx_v8_0_enable_save_restore_machine(adev);
  3794. WREG32(mmRLC_JUMP_TABLE_RESTORE, adev->gfx.rlc.cp_table_gpu_addr >> 8);
  3795. gfx_v8_0_init_power_gating(adev);
  3796. WREG32(mmRLC_PG_ALWAYS_ON_CU_MASK, adev->gfx.cu_info.ao_cu_mask);
  3797. } else if ((adev->asic_type == CHIP_POLARIS11) ||
  3798. (adev->asic_type == CHIP_POLARIS12) ||
  3799. (adev->asic_type == CHIP_VEGAM)) {
  3800. gfx_v8_0_init_csb(adev);
  3801. gfx_v8_0_init_save_restore_list(adev);
  3802. gfx_v8_0_enable_save_restore_machine(adev);
  3803. gfx_v8_0_init_power_gating(adev);
  3804. }
  3805. }
  3806. static void gfx_v8_0_rlc_stop(struct amdgpu_device *adev)
  3807. {
  3808. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 0);
  3809. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  3810. gfx_v8_0_wait_for_rlc_serdes(adev);
  3811. }
  3812. static void gfx_v8_0_rlc_reset(struct amdgpu_device *adev)
  3813. {
  3814. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  3815. udelay(50);
  3816. WREG32_FIELD(GRBM_SOFT_RESET, SOFT_RESET_RLC, 0);
  3817. udelay(50);
  3818. }
  3819. static void gfx_v8_0_rlc_start(struct amdgpu_device *adev)
  3820. {
  3821. WREG32_FIELD(RLC_CNTL, RLC_ENABLE_F32, 1);
  3822. /* carrizo do enable cp interrupt after cp inited */
  3823. if (!(adev->flags & AMD_IS_APU))
  3824. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  3825. udelay(50);
  3826. }
  3827. static int gfx_v8_0_rlc_load_microcode(struct amdgpu_device *adev)
  3828. {
  3829. const struct rlc_firmware_header_v2_0 *hdr;
  3830. const __le32 *fw_data;
  3831. unsigned i, fw_size;
  3832. if (!adev->gfx.rlc_fw)
  3833. return -EINVAL;
  3834. hdr = (const struct rlc_firmware_header_v2_0 *)adev->gfx.rlc_fw->data;
  3835. amdgpu_ucode_print_rlc_hdr(&hdr->header);
  3836. fw_data = (const __le32 *)(adev->gfx.rlc_fw->data +
  3837. le32_to_cpu(hdr->header.ucode_array_offset_bytes));
  3838. fw_size = le32_to_cpu(hdr->header.ucode_size_bytes) / 4;
  3839. WREG32(mmRLC_GPM_UCODE_ADDR, 0);
  3840. for (i = 0; i < fw_size; i++)
  3841. WREG32(mmRLC_GPM_UCODE_DATA, le32_to_cpup(fw_data++));
  3842. WREG32(mmRLC_GPM_UCODE_ADDR, adev->gfx.rlc_fw_version);
  3843. return 0;
  3844. }
  3845. static int gfx_v8_0_rlc_resume(struct amdgpu_device *adev)
  3846. {
  3847. int r;
  3848. u32 tmp;
  3849. gfx_v8_0_rlc_stop(adev);
  3850. /* disable CG */
  3851. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL);
  3852. tmp &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  3853. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  3854. WREG32(mmRLC_CGCG_CGLS_CTRL, tmp);
  3855. if (adev->asic_type == CHIP_POLARIS11 ||
  3856. adev->asic_type == CHIP_POLARIS10 ||
  3857. adev->asic_type == CHIP_POLARIS12 ||
  3858. adev->asic_type == CHIP_VEGAM) {
  3859. tmp = RREG32(mmRLC_CGCG_CGLS_CTRL_3D);
  3860. tmp &= ~0x3;
  3861. WREG32(mmRLC_CGCG_CGLS_CTRL_3D, tmp);
  3862. }
  3863. /* disable PG */
  3864. WREG32(mmRLC_PG_CNTL, 0);
  3865. gfx_v8_0_rlc_reset(adev);
  3866. gfx_v8_0_init_pg(adev);
  3867. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  3868. /* legacy rlc firmware loading */
  3869. r = gfx_v8_0_rlc_load_microcode(adev);
  3870. if (r)
  3871. return r;
  3872. }
  3873. gfx_v8_0_rlc_start(adev);
  3874. return 0;
  3875. }
  3876. static void gfx_v8_0_cp_gfx_enable(struct amdgpu_device *adev, bool enable)
  3877. {
  3878. int i;
  3879. u32 tmp = RREG32(mmCP_ME_CNTL);
  3880. if (enable) {
  3881. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 0);
  3882. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 0);
  3883. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 0);
  3884. } else {
  3885. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, ME_HALT, 1);
  3886. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, PFP_HALT, 1);
  3887. tmp = REG_SET_FIELD(tmp, CP_ME_CNTL, CE_HALT, 1);
  3888. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  3889. adev->gfx.gfx_ring[i].ready = false;
  3890. }
  3891. WREG32(mmCP_ME_CNTL, tmp);
  3892. udelay(50);
  3893. }
  3894. static int gfx_v8_0_cp_gfx_load_microcode(struct amdgpu_device *adev)
  3895. {
  3896. const struct gfx_firmware_header_v1_0 *pfp_hdr;
  3897. const struct gfx_firmware_header_v1_0 *ce_hdr;
  3898. const struct gfx_firmware_header_v1_0 *me_hdr;
  3899. const __le32 *fw_data;
  3900. unsigned i, fw_size;
  3901. if (!adev->gfx.me_fw || !adev->gfx.pfp_fw || !adev->gfx.ce_fw)
  3902. return -EINVAL;
  3903. pfp_hdr = (const struct gfx_firmware_header_v1_0 *)
  3904. adev->gfx.pfp_fw->data;
  3905. ce_hdr = (const struct gfx_firmware_header_v1_0 *)
  3906. adev->gfx.ce_fw->data;
  3907. me_hdr = (const struct gfx_firmware_header_v1_0 *)
  3908. adev->gfx.me_fw->data;
  3909. amdgpu_ucode_print_gfx_hdr(&pfp_hdr->header);
  3910. amdgpu_ucode_print_gfx_hdr(&ce_hdr->header);
  3911. amdgpu_ucode_print_gfx_hdr(&me_hdr->header);
  3912. gfx_v8_0_cp_gfx_enable(adev, false);
  3913. /* PFP */
  3914. fw_data = (const __le32 *)
  3915. (adev->gfx.pfp_fw->data +
  3916. le32_to_cpu(pfp_hdr->header.ucode_array_offset_bytes));
  3917. fw_size = le32_to_cpu(pfp_hdr->header.ucode_size_bytes) / 4;
  3918. WREG32(mmCP_PFP_UCODE_ADDR, 0);
  3919. for (i = 0; i < fw_size; i++)
  3920. WREG32(mmCP_PFP_UCODE_DATA, le32_to_cpup(fw_data++));
  3921. WREG32(mmCP_PFP_UCODE_ADDR, adev->gfx.pfp_fw_version);
  3922. /* CE */
  3923. fw_data = (const __le32 *)
  3924. (adev->gfx.ce_fw->data +
  3925. le32_to_cpu(ce_hdr->header.ucode_array_offset_bytes));
  3926. fw_size = le32_to_cpu(ce_hdr->header.ucode_size_bytes) / 4;
  3927. WREG32(mmCP_CE_UCODE_ADDR, 0);
  3928. for (i = 0; i < fw_size; i++)
  3929. WREG32(mmCP_CE_UCODE_DATA, le32_to_cpup(fw_data++));
  3930. WREG32(mmCP_CE_UCODE_ADDR, adev->gfx.ce_fw_version);
  3931. /* ME */
  3932. fw_data = (const __le32 *)
  3933. (adev->gfx.me_fw->data +
  3934. le32_to_cpu(me_hdr->header.ucode_array_offset_bytes));
  3935. fw_size = le32_to_cpu(me_hdr->header.ucode_size_bytes) / 4;
  3936. WREG32(mmCP_ME_RAM_WADDR, 0);
  3937. for (i = 0; i < fw_size; i++)
  3938. WREG32(mmCP_ME_RAM_DATA, le32_to_cpup(fw_data++));
  3939. WREG32(mmCP_ME_RAM_WADDR, adev->gfx.me_fw_version);
  3940. return 0;
  3941. }
  3942. static u32 gfx_v8_0_get_csb_size(struct amdgpu_device *adev)
  3943. {
  3944. u32 count = 0;
  3945. const struct cs_section_def *sect = NULL;
  3946. const struct cs_extent_def *ext = NULL;
  3947. /* begin clear state */
  3948. count += 2;
  3949. /* context control state */
  3950. count += 3;
  3951. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3952. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3953. if (sect->id == SECT_CONTEXT)
  3954. count += 2 + ext->reg_count;
  3955. else
  3956. return 0;
  3957. }
  3958. }
  3959. /* pa_sc_raster_config/pa_sc_raster_config1 */
  3960. count += 4;
  3961. /* end clear state */
  3962. count += 2;
  3963. /* clear state */
  3964. count += 2;
  3965. return count;
  3966. }
  3967. static int gfx_v8_0_cp_gfx_start(struct amdgpu_device *adev)
  3968. {
  3969. struct amdgpu_ring *ring = &adev->gfx.gfx_ring[0];
  3970. const struct cs_section_def *sect = NULL;
  3971. const struct cs_extent_def *ext = NULL;
  3972. int r, i;
  3973. /* init the CP */
  3974. WREG32(mmCP_MAX_CONTEXT, adev->gfx.config.max_hw_contexts - 1);
  3975. WREG32(mmCP_ENDIAN_SWAP, 0);
  3976. WREG32(mmCP_DEVICE_ID, 1);
  3977. gfx_v8_0_cp_gfx_enable(adev, true);
  3978. r = amdgpu_ring_alloc(ring, gfx_v8_0_get_csb_size(adev) + 4);
  3979. if (r) {
  3980. DRM_ERROR("amdgpu: cp failed to lock ring (%d).\n", r);
  3981. return r;
  3982. }
  3983. /* clear state buffer */
  3984. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  3985. amdgpu_ring_write(ring, PACKET3_PREAMBLE_BEGIN_CLEAR_STATE);
  3986. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  3987. amdgpu_ring_write(ring, 0x80000000);
  3988. amdgpu_ring_write(ring, 0x80000000);
  3989. for (sect = vi_cs_data; sect->section != NULL; ++sect) {
  3990. for (ext = sect->section; ext->extent != NULL; ++ext) {
  3991. if (sect->id == SECT_CONTEXT) {
  3992. amdgpu_ring_write(ring,
  3993. PACKET3(PACKET3_SET_CONTEXT_REG,
  3994. ext->reg_count));
  3995. amdgpu_ring_write(ring,
  3996. ext->reg_index - PACKET3_SET_CONTEXT_REG_START);
  3997. for (i = 0; i < ext->reg_count; i++)
  3998. amdgpu_ring_write(ring, ext->extent[i]);
  3999. }
  4000. }
  4001. }
  4002. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_CONTEXT_REG, 2));
  4003. amdgpu_ring_write(ring, mmPA_SC_RASTER_CONFIG - PACKET3_SET_CONTEXT_REG_START);
  4004. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config);
  4005. amdgpu_ring_write(ring, adev->gfx.config.rb_config[0][0].raster_config_1);
  4006. amdgpu_ring_write(ring, PACKET3(PACKET3_PREAMBLE_CNTL, 0));
  4007. amdgpu_ring_write(ring, PACKET3_PREAMBLE_END_CLEAR_STATE);
  4008. amdgpu_ring_write(ring, PACKET3(PACKET3_CLEAR_STATE, 0));
  4009. amdgpu_ring_write(ring, 0);
  4010. /* init the CE partitions */
  4011. amdgpu_ring_write(ring, PACKET3(PACKET3_SET_BASE, 2));
  4012. amdgpu_ring_write(ring, PACKET3_BASE_INDEX(CE_PARTITION_BASE));
  4013. amdgpu_ring_write(ring, 0x8000);
  4014. amdgpu_ring_write(ring, 0x8000);
  4015. amdgpu_ring_commit(ring);
  4016. return 0;
  4017. }
  4018. static void gfx_v8_0_set_cpg_door_bell(struct amdgpu_device *adev, struct amdgpu_ring *ring)
  4019. {
  4020. u32 tmp;
  4021. /* no gfx doorbells on iceland */
  4022. if (adev->asic_type == CHIP_TOPAZ)
  4023. return;
  4024. tmp = RREG32(mmCP_RB_DOORBELL_CONTROL);
  4025. if (ring->use_doorbell) {
  4026. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4027. DOORBELL_OFFSET, ring->doorbell_index);
  4028. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4029. DOORBELL_HIT, 0);
  4030. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL,
  4031. DOORBELL_EN, 1);
  4032. } else {
  4033. tmp = REG_SET_FIELD(tmp, CP_RB_DOORBELL_CONTROL, DOORBELL_EN, 0);
  4034. }
  4035. WREG32(mmCP_RB_DOORBELL_CONTROL, tmp);
  4036. if (adev->flags & AMD_IS_APU)
  4037. return;
  4038. tmp = REG_SET_FIELD(0, CP_RB_DOORBELL_RANGE_LOWER,
  4039. DOORBELL_RANGE_LOWER,
  4040. AMDGPU_DOORBELL_GFX_RING0);
  4041. WREG32(mmCP_RB_DOORBELL_RANGE_LOWER, tmp);
  4042. WREG32(mmCP_RB_DOORBELL_RANGE_UPPER,
  4043. CP_RB_DOORBELL_RANGE_UPPER__DOORBELL_RANGE_UPPER_MASK);
  4044. }
  4045. static int gfx_v8_0_cp_gfx_resume(struct amdgpu_device *adev)
  4046. {
  4047. struct amdgpu_ring *ring;
  4048. u32 tmp;
  4049. u32 rb_bufsz;
  4050. u64 rb_addr, rptr_addr, wptr_gpu_addr;
  4051. int r;
  4052. /* Set the write pointer delay */
  4053. WREG32(mmCP_RB_WPTR_DELAY, 0);
  4054. /* set the RB to use vmid 0 */
  4055. WREG32(mmCP_RB_VMID, 0);
  4056. /* Set ring buffer size */
  4057. ring = &adev->gfx.gfx_ring[0];
  4058. rb_bufsz = order_base_2(ring->ring_size / 8);
  4059. tmp = REG_SET_FIELD(0, CP_RB0_CNTL, RB_BUFSZ, rb_bufsz);
  4060. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, RB_BLKSZ, rb_bufsz - 2);
  4061. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MTYPE, 3);
  4062. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, MIN_IB_AVAILSZ, 1);
  4063. #ifdef __BIG_ENDIAN
  4064. tmp = REG_SET_FIELD(tmp, CP_RB0_CNTL, BUF_SWAP, 1);
  4065. #endif
  4066. WREG32(mmCP_RB0_CNTL, tmp);
  4067. /* Initialize the ring buffer's read and write pointers */
  4068. WREG32(mmCP_RB0_CNTL, tmp | CP_RB0_CNTL__RB_RPTR_WR_ENA_MASK);
  4069. ring->wptr = 0;
  4070. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  4071. /* set the wb address wether it's enabled or not */
  4072. rptr_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4073. WREG32(mmCP_RB0_RPTR_ADDR, lower_32_bits(rptr_addr));
  4074. WREG32(mmCP_RB0_RPTR_ADDR_HI, upper_32_bits(rptr_addr) & 0xFF);
  4075. wptr_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4076. WREG32(mmCP_RB_WPTR_POLL_ADDR_LO, lower_32_bits(wptr_gpu_addr));
  4077. WREG32(mmCP_RB_WPTR_POLL_ADDR_HI, upper_32_bits(wptr_gpu_addr));
  4078. mdelay(1);
  4079. WREG32(mmCP_RB0_CNTL, tmp);
  4080. rb_addr = ring->gpu_addr >> 8;
  4081. WREG32(mmCP_RB0_BASE, rb_addr);
  4082. WREG32(mmCP_RB0_BASE_HI, upper_32_bits(rb_addr));
  4083. gfx_v8_0_set_cpg_door_bell(adev, ring);
  4084. /* start the ring */
  4085. amdgpu_ring_clear_ring(ring);
  4086. gfx_v8_0_cp_gfx_start(adev);
  4087. ring->ready = true;
  4088. r = amdgpu_ring_test_ring(ring);
  4089. if (r)
  4090. ring->ready = false;
  4091. return r;
  4092. }
  4093. static void gfx_v8_0_cp_compute_enable(struct amdgpu_device *adev, bool enable)
  4094. {
  4095. int i;
  4096. if (enable) {
  4097. WREG32(mmCP_MEC_CNTL, 0);
  4098. } else {
  4099. WREG32(mmCP_MEC_CNTL, (CP_MEC_CNTL__MEC_ME1_HALT_MASK | CP_MEC_CNTL__MEC_ME2_HALT_MASK));
  4100. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4101. adev->gfx.compute_ring[i].ready = false;
  4102. adev->gfx.kiq.ring.ready = false;
  4103. }
  4104. udelay(50);
  4105. }
  4106. static int gfx_v8_0_cp_compute_load_microcode(struct amdgpu_device *adev)
  4107. {
  4108. const struct gfx_firmware_header_v1_0 *mec_hdr;
  4109. const __le32 *fw_data;
  4110. unsigned i, fw_size;
  4111. if (!adev->gfx.mec_fw)
  4112. return -EINVAL;
  4113. gfx_v8_0_cp_compute_enable(adev, false);
  4114. mec_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec_fw->data;
  4115. amdgpu_ucode_print_gfx_hdr(&mec_hdr->header);
  4116. fw_data = (const __le32 *)
  4117. (adev->gfx.mec_fw->data +
  4118. le32_to_cpu(mec_hdr->header.ucode_array_offset_bytes));
  4119. fw_size = le32_to_cpu(mec_hdr->header.ucode_size_bytes) / 4;
  4120. /* MEC1 */
  4121. WREG32(mmCP_MEC_ME1_UCODE_ADDR, 0);
  4122. for (i = 0; i < fw_size; i++)
  4123. WREG32(mmCP_MEC_ME1_UCODE_DATA, le32_to_cpup(fw_data+i));
  4124. WREG32(mmCP_MEC_ME1_UCODE_ADDR, adev->gfx.mec_fw_version);
  4125. /* Loading MEC2 firmware is only necessary if MEC2 should run different microcode than MEC1. */
  4126. if (adev->gfx.mec2_fw) {
  4127. const struct gfx_firmware_header_v1_0 *mec2_hdr;
  4128. mec2_hdr = (const struct gfx_firmware_header_v1_0 *)adev->gfx.mec2_fw->data;
  4129. amdgpu_ucode_print_gfx_hdr(&mec2_hdr->header);
  4130. fw_data = (const __le32 *)
  4131. (adev->gfx.mec2_fw->data +
  4132. le32_to_cpu(mec2_hdr->header.ucode_array_offset_bytes));
  4133. fw_size = le32_to_cpu(mec2_hdr->header.ucode_size_bytes) / 4;
  4134. WREG32(mmCP_MEC_ME2_UCODE_ADDR, 0);
  4135. for (i = 0; i < fw_size; i++)
  4136. WREG32(mmCP_MEC_ME2_UCODE_DATA, le32_to_cpup(fw_data+i));
  4137. WREG32(mmCP_MEC_ME2_UCODE_ADDR, adev->gfx.mec2_fw_version);
  4138. }
  4139. return 0;
  4140. }
  4141. /* KIQ functions */
  4142. static void gfx_v8_0_kiq_setting(struct amdgpu_ring *ring)
  4143. {
  4144. uint32_t tmp;
  4145. struct amdgpu_device *adev = ring->adev;
  4146. /* tell RLC which is KIQ queue */
  4147. tmp = RREG32(mmRLC_CP_SCHEDULERS);
  4148. tmp &= 0xffffff00;
  4149. tmp |= (ring->me << 5) | (ring->pipe << 3) | (ring->queue);
  4150. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4151. tmp |= 0x80;
  4152. WREG32(mmRLC_CP_SCHEDULERS, tmp);
  4153. }
  4154. static int gfx_v8_0_kiq_kcq_enable(struct amdgpu_device *adev)
  4155. {
  4156. struct amdgpu_ring *kiq_ring = &adev->gfx.kiq.ring;
  4157. uint32_t scratch, tmp = 0;
  4158. uint64_t queue_mask = 0;
  4159. int r, i;
  4160. for (i = 0; i < AMDGPU_MAX_COMPUTE_QUEUES; ++i) {
  4161. if (!test_bit(i, adev->gfx.mec.queue_bitmap))
  4162. continue;
  4163. /* This situation may be hit in the future if a new HW
  4164. * generation exposes more than 64 queues. If so, the
  4165. * definition of queue_mask needs updating */
  4166. if (WARN_ON(i >= (sizeof(queue_mask)*8))) {
  4167. DRM_ERROR("Invalid KCQ enabled: %d\n", i);
  4168. break;
  4169. }
  4170. queue_mask |= (1ull << i);
  4171. }
  4172. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4173. if (r) {
  4174. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4175. return r;
  4176. }
  4177. WREG32(scratch, 0xCAFEDEAD);
  4178. r = amdgpu_ring_alloc(kiq_ring, (8 * adev->gfx.num_compute_rings) + 11);
  4179. if (r) {
  4180. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4181. amdgpu_gfx_scratch_free(adev, scratch);
  4182. return r;
  4183. }
  4184. /* set resources */
  4185. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_RESOURCES, 6));
  4186. amdgpu_ring_write(kiq_ring, 0); /* vmid_mask:0 queue_type:0 (KIQ) */
  4187. amdgpu_ring_write(kiq_ring, lower_32_bits(queue_mask)); /* queue mask lo */
  4188. amdgpu_ring_write(kiq_ring, upper_32_bits(queue_mask)); /* queue mask hi */
  4189. amdgpu_ring_write(kiq_ring, 0); /* gws mask lo */
  4190. amdgpu_ring_write(kiq_ring, 0); /* gws mask hi */
  4191. amdgpu_ring_write(kiq_ring, 0); /* oac mask */
  4192. amdgpu_ring_write(kiq_ring, 0); /* gds heap base:0, gds heap size:0 */
  4193. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4194. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4195. uint64_t mqd_addr = amdgpu_bo_gpu_offset(ring->mqd_obj);
  4196. uint64_t wptr_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4197. /* map queues */
  4198. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_MAP_QUEUES, 5));
  4199. /* Q_sel:0, vmid:0, vidmem: 1, engine:0, num_Q:1*/
  4200. amdgpu_ring_write(kiq_ring,
  4201. PACKET3_MAP_QUEUES_NUM_QUEUES(1));
  4202. amdgpu_ring_write(kiq_ring,
  4203. PACKET3_MAP_QUEUES_DOORBELL_OFFSET(ring->doorbell_index) |
  4204. PACKET3_MAP_QUEUES_QUEUE(ring->queue) |
  4205. PACKET3_MAP_QUEUES_PIPE(ring->pipe) |
  4206. PACKET3_MAP_QUEUES_ME(ring->me == 1 ? 0 : 1)); /* doorbell */
  4207. amdgpu_ring_write(kiq_ring, lower_32_bits(mqd_addr));
  4208. amdgpu_ring_write(kiq_ring, upper_32_bits(mqd_addr));
  4209. amdgpu_ring_write(kiq_ring, lower_32_bits(wptr_addr));
  4210. amdgpu_ring_write(kiq_ring, upper_32_bits(wptr_addr));
  4211. }
  4212. /* write to scratch for completion */
  4213. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4214. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4215. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4216. amdgpu_ring_commit(kiq_ring);
  4217. for (i = 0; i < adev->usec_timeout; i++) {
  4218. tmp = RREG32(scratch);
  4219. if (tmp == 0xDEADBEEF)
  4220. break;
  4221. DRM_UDELAY(1);
  4222. }
  4223. if (i >= adev->usec_timeout) {
  4224. DRM_ERROR("KCQ enable failed (scratch(0x%04X)=0x%08X)\n",
  4225. scratch, tmp);
  4226. r = -EINVAL;
  4227. }
  4228. amdgpu_gfx_scratch_free(adev, scratch);
  4229. return r;
  4230. }
  4231. static int gfx_v8_0_deactivate_hqd(struct amdgpu_device *adev, u32 req)
  4232. {
  4233. int i, r = 0;
  4234. if (RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK) {
  4235. WREG32_FIELD(CP_HQD_DEQUEUE_REQUEST, DEQUEUE_REQ, req);
  4236. for (i = 0; i < adev->usec_timeout; i++) {
  4237. if (!(RREG32(mmCP_HQD_ACTIVE) & CP_HQD_ACTIVE__ACTIVE_MASK))
  4238. break;
  4239. udelay(1);
  4240. }
  4241. if (i == adev->usec_timeout)
  4242. r = -ETIMEDOUT;
  4243. }
  4244. WREG32(mmCP_HQD_DEQUEUE_REQUEST, 0);
  4245. WREG32(mmCP_HQD_PQ_RPTR, 0);
  4246. WREG32(mmCP_HQD_PQ_WPTR, 0);
  4247. return r;
  4248. }
  4249. static int gfx_v8_0_mqd_init(struct amdgpu_ring *ring)
  4250. {
  4251. struct amdgpu_device *adev = ring->adev;
  4252. struct vi_mqd *mqd = ring->mqd_ptr;
  4253. uint64_t hqd_gpu_addr, wb_gpu_addr, eop_base_addr;
  4254. uint32_t tmp;
  4255. mqd->header = 0xC0310800;
  4256. mqd->compute_pipelinestat_enable = 0x00000001;
  4257. mqd->compute_static_thread_mgmt_se0 = 0xffffffff;
  4258. mqd->compute_static_thread_mgmt_se1 = 0xffffffff;
  4259. mqd->compute_static_thread_mgmt_se2 = 0xffffffff;
  4260. mqd->compute_static_thread_mgmt_se3 = 0xffffffff;
  4261. mqd->compute_misc_reserved = 0x00000003;
  4262. mqd->dynamic_cu_mask_addr_lo = lower_32_bits(ring->mqd_gpu_addr
  4263. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4264. mqd->dynamic_cu_mask_addr_hi = upper_32_bits(ring->mqd_gpu_addr
  4265. + offsetof(struct vi_mqd_allocation, dynamic_cu_mask));
  4266. eop_base_addr = ring->eop_gpu_addr >> 8;
  4267. mqd->cp_hqd_eop_base_addr_lo = eop_base_addr;
  4268. mqd->cp_hqd_eop_base_addr_hi = upper_32_bits(eop_base_addr);
  4269. /* set the EOP size, register value is 2^(EOP_SIZE+1) dwords */
  4270. tmp = RREG32(mmCP_HQD_EOP_CONTROL);
  4271. tmp = REG_SET_FIELD(tmp, CP_HQD_EOP_CONTROL, EOP_SIZE,
  4272. (order_base_2(GFX8_MEC_HPD_SIZE / 4) - 1));
  4273. mqd->cp_hqd_eop_control = tmp;
  4274. /* enable doorbell? */
  4275. tmp = REG_SET_FIELD(RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL),
  4276. CP_HQD_PQ_DOORBELL_CONTROL,
  4277. DOORBELL_EN,
  4278. ring->use_doorbell ? 1 : 0);
  4279. mqd->cp_hqd_pq_doorbell_control = tmp;
  4280. /* set the pointer to the MQD */
  4281. mqd->cp_mqd_base_addr_lo = ring->mqd_gpu_addr & 0xfffffffc;
  4282. mqd->cp_mqd_base_addr_hi = upper_32_bits(ring->mqd_gpu_addr);
  4283. /* set MQD vmid to 0 */
  4284. tmp = RREG32(mmCP_MQD_CONTROL);
  4285. tmp = REG_SET_FIELD(tmp, CP_MQD_CONTROL, VMID, 0);
  4286. mqd->cp_mqd_control = tmp;
  4287. /* set the pointer to the HQD, this is similar CP_RB0_BASE/_HI */
  4288. hqd_gpu_addr = ring->gpu_addr >> 8;
  4289. mqd->cp_hqd_pq_base_lo = hqd_gpu_addr;
  4290. mqd->cp_hqd_pq_base_hi = upper_32_bits(hqd_gpu_addr);
  4291. /* set up the HQD, this is similar to CP_RB0_CNTL */
  4292. tmp = RREG32(mmCP_HQD_PQ_CONTROL);
  4293. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, QUEUE_SIZE,
  4294. (order_base_2(ring->ring_size / 4) - 1));
  4295. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, RPTR_BLOCK_SIZE,
  4296. ((order_base_2(AMDGPU_GPU_PAGE_SIZE / 4) - 1) << 8));
  4297. #ifdef __BIG_ENDIAN
  4298. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ENDIAN_SWAP, 1);
  4299. #endif
  4300. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, UNORD_DISPATCH, 0);
  4301. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, ROQ_PQ_IB_FLIP, 0);
  4302. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, PRIV_STATE, 1);
  4303. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_CONTROL, KMD_QUEUE, 1);
  4304. mqd->cp_hqd_pq_control = tmp;
  4305. /* set the wb address whether it's enabled or not */
  4306. wb_gpu_addr = adev->wb.gpu_addr + (ring->rptr_offs * 4);
  4307. mqd->cp_hqd_pq_rptr_report_addr_lo = wb_gpu_addr & 0xfffffffc;
  4308. mqd->cp_hqd_pq_rptr_report_addr_hi =
  4309. upper_32_bits(wb_gpu_addr) & 0xffff;
  4310. /* only used if CP_PQ_WPTR_POLL_CNTL.CP_PQ_WPTR_POLL_CNTL__EN_MASK=1 */
  4311. wb_gpu_addr = adev->wb.gpu_addr + (ring->wptr_offs * 4);
  4312. mqd->cp_hqd_pq_wptr_poll_addr_lo = wb_gpu_addr & 0xfffffffc;
  4313. mqd->cp_hqd_pq_wptr_poll_addr_hi = upper_32_bits(wb_gpu_addr) & 0xffff;
  4314. tmp = 0;
  4315. /* enable the doorbell if requested */
  4316. if (ring->use_doorbell) {
  4317. tmp = RREG32(mmCP_HQD_PQ_DOORBELL_CONTROL);
  4318. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4319. DOORBELL_OFFSET, ring->doorbell_index);
  4320. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4321. DOORBELL_EN, 1);
  4322. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4323. DOORBELL_SOURCE, 0);
  4324. tmp = REG_SET_FIELD(tmp, CP_HQD_PQ_DOORBELL_CONTROL,
  4325. DOORBELL_HIT, 0);
  4326. }
  4327. mqd->cp_hqd_pq_doorbell_control = tmp;
  4328. /* reset read and write pointers, similar to CP_RB0_WPTR/_RPTR */
  4329. ring->wptr = 0;
  4330. mqd->cp_hqd_pq_wptr = ring->wptr;
  4331. mqd->cp_hqd_pq_rptr = RREG32(mmCP_HQD_PQ_RPTR);
  4332. /* set the vmid for the queue */
  4333. mqd->cp_hqd_vmid = 0;
  4334. tmp = RREG32(mmCP_HQD_PERSISTENT_STATE);
  4335. tmp = REG_SET_FIELD(tmp, CP_HQD_PERSISTENT_STATE, PRELOAD_SIZE, 0x53);
  4336. mqd->cp_hqd_persistent_state = tmp;
  4337. /* set MTYPE */
  4338. tmp = RREG32(mmCP_HQD_IB_CONTROL);
  4339. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MIN_IB_AVAIL_SIZE, 3);
  4340. tmp = REG_SET_FIELD(tmp, CP_HQD_IB_CONTROL, MTYPE, 3);
  4341. mqd->cp_hqd_ib_control = tmp;
  4342. tmp = RREG32(mmCP_HQD_IQ_TIMER);
  4343. tmp = REG_SET_FIELD(tmp, CP_HQD_IQ_TIMER, MTYPE, 3);
  4344. mqd->cp_hqd_iq_timer = tmp;
  4345. tmp = RREG32(mmCP_HQD_CTX_SAVE_CONTROL);
  4346. tmp = REG_SET_FIELD(tmp, CP_HQD_CTX_SAVE_CONTROL, MTYPE, 3);
  4347. mqd->cp_hqd_ctx_save_control = tmp;
  4348. /* defaults */
  4349. mqd->cp_hqd_eop_rptr = RREG32(mmCP_HQD_EOP_RPTR);
  4350. mqd->cp_hqd_eop_wptr = RREG32(mmCP_HQD_EOP_WPTR);
  4351. mqd->cp_hqd_pipe_priority = RREG32(mmCP_HQD_PIPE_PRIORITY);
  4352. mqd->cp_hqd_queue_priority = RREG32(mmCP_HQD_QUEUE_PRIORITY);
  4353. mqd->cp_hqd_quantum = RREG32(mmCP_HQD_QUANTUM);
  4354. mqd->cp_hqd_ctx_save_base_addr_lo = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_LO);
  4355. mqd->cp_hqd_ctx_save_base_addr_hi = RREG32(mmCP_HQD_CTX_SAVE_BASE_ADDR_HI);
  4356. mqd->cp_hqd_cntl_stack_offset = RREG32(mmCP_HQD_CNTL_STACK_OFFSET);
  4357. mqd->cp_hqd_cntl_stack_size = RREG32(mmCP_HQD_CNTL_STACK_SIZE);
  4358. mqd->cp_hqd_wg_state_offset = RREG32(mmCP_HQD_WG_STATE_OFFSET);
  4359. mqd->cp_hqd_ctx_save_size = RREG32(mmCP_HQD_CTX_SAVE_SIZE);
  4360. mqd->cp_hqd_eop_done_events = RREG32(mmCP_HQD_EOP_EVENTS);
  4361. mqd->cp_hqd_error = RREG32(mmCP_HQD_ERROR);
  4362. mqd->cp_hqd_eop_wptr_mem = RREG32(mmCP_HQD_EOP_WPTR_MEM);
  4363. mqd->cp_hqd_eop_dones = RREG32(mmCP_HQD_EOP_DONES);
  4364. /* activate the queue */
  4365. mqd->cp_hqd_active = 1;
  4366. return 0;
  4367. }
  4368. int gfx_v8_0_mqd_commit(struct amdgpu_device *adev,
  4369. struct vi_mqd *mqd)
  4370. {
  4371. uint32_t mqd_reg;
  4372. uint32_t *mqd_data;
  4373. /* HQD registers extend from mmCP_MQD_BASE_ADDR to mmCP_HQD_ERROR */
  4374. mqd_data = &mqd->cp_mqd_base_addr_lo;
  4375. /* disable wptr polling */
  4376. WREG32_FIELD(CP_PQ_WPTR_POLL_CNTL, EN, 0);
  4377. /* program all HQD registers */
  4378. for (mqd_reg = mmCP_HQD_VMID; mqd_reg <= mmCP_HQD_EOP_CONTROL; mqd_reg++)
  4379. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4380. /* Tonga errata: EOP RPTR/WPTR should be left unmodified.
  4381. * This is safe since EOP RPTR==WPTR for any inactive HQD
  4382. * on ASICs that do not support context-save.
  4383. * EOP writes/reads can start anywhere in the ring.
  4384. */
  4385. if (adev->asic_type != CHIP_TONGA) {
  4386. WREG32(mmCP_HQD_EOP_RPTR, mqd->cp_hqd_eop_rptr);
  4387. WREG32(mmCP_HQD_EOP_WPTR, mqd->cp_hqd_eop_wptr);
  4388. WREG32(mmCP_HQD_EOP_WPTR_MEM, mqd->cp_hqd_eop_wptr_mem);
  4389. }
  4390. for (mqd_reg = mmCP_HQD_EOP_EVENTS; mqd_reg <= mmCP_HQD_ERROR; mqd_reg++)
  4391. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4392. /* activate the HQD */
  4393. for (mqd_reg = mmCP_MQD_BASE_ADDR; mqd_reg <= mmCP_HQD_ACTIVE; mqd_reg++)
  4394. WREG32(mqd_reg, mqd_data[mqd_reg - mmCP_MQD_BASE_ADDR]);
  4395. return 0;
  4396. }
  4397. static int gfx_v8_0_kiq_init_queue(struct amdgpu_ring *ring)
  4398. {
  4399. struct amdgpu_device *adev = ring->adev;
  4400. struct vi_mqd *mqd = ring->mqd_ptr;
  4401. int mqd_idx = AMDGPU_MAX_COMPUTE_RINGS;
  4402. gfx_v8_0_kiq_setting(ring);
  4403. if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4404. /* reset MQD to a clean status */
  4405. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4406. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4407. /* reset ring buffer */
  4408. ring->wptr = 0;
  4409. amdgpu_ring_clear_ring(ring);
  4410. mutex_lock(&adev->srbm_mutex);
  4411. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4412. gfx_v8_0_mqd_commit(adev, mqd);
  4413. vi_srbm_select(adev, 0, 0, 0, 0);
  4414. mutex_unlock(&adev->srbm_mutex);
  4415. } else {
  4416. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4417. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4418. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4419. mutex_lock(&adev->srbm_mutex);
  4420. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4421. gfx_v8_0_mqd_init(ring);
  4422. gfx_v8_0_mqd_commit(adev, mqd);
  4423. vi_srbm_select(adev, 0, 0, 0, 0);
  4424. mutex_unlock(&adev->srbm_mutex);
  4425. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4426. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4427. }
  4428. return 0;
  4429. }
  4430. static int gfx_v8_0_kcq_init_queue(struct amdgpu_ring *ring)
  4431. {
  4432. struct amdgpu_device *adev = ring->adev;
  4433. struct vi_mqd *mqd = ring->mqd_ptr;
  4434. int mqd_idx = ring - &adev->gfx.compute_ring[0];
  4435. if (!adev->in_gpu_reset && !adev->gfx.in_suspend) {
  4436. memset((void *)mqd, 0, sizeof(struct vi_mqd_allocation));
  4437. ((struct vi_mqd_allocation *)mqd)->dynamic_cu_mask = 0xFFFFFFFF;
  4438. ((struct vi_mqd_allocation *)mqd)->dynamic_rb_mask = 0xFFFFFFFF;
  4439. mutex_lock(&adev->srbm_mutex);
  4440. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4441. gfx_v8_0_mqd_init(ring);
  4442. vi_srbm_select(adev, 0, 0, 0, 0);
  4443. mutex_unlock(&adev->srbm_mutex);
  4444. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4445. memcpy(adev->gfx.mec.mqd_backup[mqd_idx], mqd, sizeof(struct vi_mqd_allocation));
  4446. } else if (adev->in_gpu_reset) { /* for GPU_RESET case */
  4447. /* reset MQD to a clean status */
  4448. if (adev->gfx.mec.mqd_backup[mqd_idx])
  4449. memcpy(mqd, adev->gfx.mec.mqd_backup[mqd_idx], sizeof(struct vi_mqd_allocation));
  4450. /* reset ring buffer */
  4451. ring->wptr = 0;
  4452. amdgpu_ring_clear_ring(ring);
  4453. } else {
  4454. amdgpu_ring_clear_ring(ring);
  4455. }
  4456. return 0;
  4457. }
  4458. static void gfx_v8_0_set_mec_doorbell_range(struct amdgpu_device *adev)
  4459. {
  4460. if (adev->asic_type > CHIP_TONGA) {
  4461. WREG32(mmCP_MEC_DOORBELL_RANGE_LOWER, AMDGPU_DOORBELL_KIQ << 2);
  4462. WREG32(mmCP_MEC_DOORBELL_RANGE_UPPER, AMDGPU_DOORBELL_MEC_RING7 << 2);
  4463. }
  4464. /* enable doorbells */
  4465. WREG32_FIELD(CP_PQ_STATUS, DOORBELL_ENABLE, 1);
  4466. }
  4467. static int gfx_v8_0_kiq_resume(struct amdgpu_device *adev)
  4468. {
  4469. struct amdgpu_ring *ring = NULL;
  4470. int r = 0, i;
  4471. gfx_v8_0_cp_compute_enable(adev, true);
  4472. ring = &adev->gfx.kiq.ring;
  4473. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4474. if (unlikely(r != 0))
  4475. goto done;
  4476. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4477. if (!r) {
  4478. r = gfx_v8_0_kiq_init_queue(ring);
  4479. amdgpu_bo_kunmap(ring->mqd_obj);
  4480. ring->mqd_ptr = NULL;
  4481. }
  4482. amdgpu_bo_unreserve(ring->mqd_obj);
  4483. if (r)
  4484. goto done;
  4485. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4486. ring = &adev->gfx.compute_ring[i];
  4487. r = amdgpu_bo_reserve(ring->mqd_obj, false);
  4488. if (unlikely(r != 0))
  4489. goto done;
  4490. r = amdgpu_bo_kmap(ring->mqd_obj, &ring->mqd_ptr);
  4491. if (!r) {
  4492. r = gfx_v8_0_kcq_init_queue(ring);
  4493. amdgpu_bo_kunmap(ring->mqd_obj);
  4494. ring->mqd_ptr = NULL;
  4495. }
  4496. amdgpu_bo_unreserve(ring->mqd_obj);
  4497. if (r)
  4498. goto done;
  4499. }
  4500. gfx_v8_0_set_mec_doorbell_range(adev);
  4501. r = gfx_v8_0_kiq_kcq_enable(adev);
  4502. if (r)
  4503. goto done;
  4504. /* Test KIQ */
  4505. ring = &adev->gfx.kiq.ring;
  4506. ring->ready = true;
  4507. r = amdgpu_ring_test_ring(ring);
  4508. if (r) {
  4509. ring->ready = false;
  4510. goto done;
  4511. }
  4512. /* Test KCQs */
  4513. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4514. ring = &adev->gfx.compute_ring[i];
  4515. ring->ready = true;
  4516. r = amdgpu_ring_test_ring(ring);
  4517. if (r)
  4518. ring->ready = false;
  4519. }
  4520. done:
  4521. return r;
  4522. }
  4523. static int gfx_v8_0_cp_resume(struct amdgpu_device *adev)
  4524. {
  4525. int r;
  4526. if (!(adev->flags & AMD_IS_APU))
  4527. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  4528. if (adev->firmware.load_type == AMDGPU_FW_LOAD_DIRECT) {
  4529. /* legacy firmware loading */
  4530. r = gfx_v8_0_cp_gfx_load_microcode(adev);
  4531. if (r)
  4532. return r;
  4533. r = gfx_v8_0_cp_compute_load_microcode(adev);
  4534. if (r)
  4535. return r;
  4536. }
  4537. r = gfx_v8_0_cp_gfx_resume(adev);
  4538. if (r)
  4539. return r;
  4540. r = gfx_v8_0_kiq_resume(adev);
  4541. if (r)
  4542. return r;
  4543. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  4544. return 0;
  4545. }
  4546. static void gfx_v8_0_cp_enable(struct amdgpu_device *adev, bool enable)
  4547. {
  4548. gfx_v8_0_cp_gfx_enable(adev, enable);
  4549. gfx_v8_0_cp_compute_enable(adev, enable);
  4550. }
  4551. static int gfx_v8_0_hw_init(void *handle)
  4552. {
  4553. int r;
  4554. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4555. gfx_v8_0_init_golden_registers(adev);
  4556. gfx_v8_0_gpu_init(adev);
  4557. r = gfx_v8_0_rlc_resume(adev);
  4558. if (r)
  4559. return r;
  4560. r = gfx_v8_0_cp_resume(adev);
  4561. return r;
  4562. }
  4563. static int gfx_v8_0_kcq_disable(struct amdgpu_ring *kiq_ring,struct amdgpu_ring *ring)
  4564. {
  4565. struct amdgpu_device *adev = kiq_ring->adev;
  4566. uint32_t scratch, tmp = 0;
  4567. int r, i;
  4568. r = amdgpu_gfx_scratch_get(adev, &scratch);
  4569. if (r) {
  4570. DRM_ERROR("Failed to get scratch reg (%d).\n", r);
  4571. return r;
  4572. }
  4573. WREG32(scratch, 0xCAFEDEAD);
  4574. r = amdgpu_ring_alloc(kiq_ring, 10);
  4575. if (r) {
  4576. DRM_ERROR("Failed to lock KIQ (%d).\n", r);
  4577. amdgpu_gfx_scratch_free(adev, scratch);
  4578. return r;
  4579. }
  4580. /* unmap queues */
  4581. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_UNMAP_QUEUES, 4));
  4582. amdgpu_ring_write(kiq_ring, /* Q_sel: 0, vmid: 0, engine: 0, num_Q: 1 */
  4583. PACKET3_UNMAP_QUEUES_ACTION(1) | /* RESET_QUEUES */
  4584. PACKET3_UNMAP_QUEUES_QUEUE_SEL(0) |
  4585. PACKET3_UNMAP_QUEUES_ENGINE_SEL(0) |
  4586. PACKET3_UNMAP_QUEUES_NUM_QUEUES(1));
  4587. amdgpu_ring_write(kiq_ring, PACKET3_UNMAP_QUEUES_DOORBELL_OFFSET0(ring->doorbell_index));
  4588. amdgpu_ring_write(kiq_ring, 0);
  4589. amdgpu_ring_write(kiq_ring, 0);
  4590. amdgpu_ring_write(kiq_ring, 0);
  4591. /* write to scratch for completion */
  4592. amdgpu_ring_write(kiq_ring, PACKET3(PACKET3_SET_UCONFIG_REG, 1));
  4593. amdgpu_ring_write(kiq_ring, (scratch - PACKET3_SET_UCONFIG_REG_START));
  4594. amdgpu_ring_write(kiq_ring, 0xDEADBEEF);
  4595. amdgpu_ring_commit(kiq_ring);
  4596. for (i = 0; i < adev->usec_timeout; i++) {
  4597. tmp = RREG32(scratch);
  4598. if (tmp == 0xDEADBEEF)
  4599. break;
  4600. DRM_UDELAY(1);
  4601. }
  4602. if (i >= adev->usec_timeout) {
  4603. DRM_ERROR("KCQ disabled failed (scratch(0x%04X)=0x%08X)\n", scratch, tmp);
  4604. r = -EINVAL;
  4605. }
  4606. amdgpu_gfx_scratch_free(adev, scratch);
  4607. return r;
  4608. }
  4609. static int gfx_v8_0_hw_fini(void *handle)
  4610. {
  4611. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4612. int i;
  4613. amdgpu_irq_put(adev, &adev->gfx.priv_reg_irq, 0);
  4614. amdgpu_irq_put(adev, &adev->gfx.priv_inst_irq, 0);
  4615. amdgpu_irq_put(adev, &adev->gfx.cp_ecc_error_irq, 0);
  4616. amdgpu_irq_put(adev, &adev->gfx.sq_irq, 0);
  4617. /* disable KCQ to avoid CPC touch memory not valid anymore */
  4618. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  4619. gfx_v8_0_kcq_disable(&adev->gfx.kiq.ring, &adev->gfx.compute_ring[i]);
  4620. if (amdgpu_sriov_vf(adev)) {
  4621. pr_debug("For SRIOV client, shouldn't do anything.\n");
  4622. return 0;
  4623. }
  4624. gfx_v8_0_cp_enable(adev, false);
  4625. gfx_v8_0_rlc_stop(adev);
  4626. amdgpu_device_ip_set_powergating_state(adev,
  4627. AMD_IP_BLOCK_TYPE_GFX,
  4628. AMD_PG_STATE_UNGATE);
  4629. return 0;
  4630. }
  4631. static int gfx_v8_0_suspend(void *handle)
  4632. {
  4633. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4634. adev->gfx.in_suspend = true;
  4635. return gfx_v8_0_hw_fini(adev);
  4636. }
  4637. static int gfx_v8_0_resume(void *handle)
  4638. {
  4639. int r;
  4640. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4641. r = gfx_v8_0_hw_init(adev);
  4642. adev->gfx.in_suspend = false;
  4643. return r;
  4644. }
  4645. static bool gfx_v8_0_is_idle(void *handle)
  4646. {
  4647. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4648. if (REG_GET_FIELD(RREG32(mmGRBM_STATUS), GRBM_STATUS, GUI_ACTIVE))
  4649. return false;
  4650. else
  4651. return true;
  4652. }
  4653. static int gfx_v8_0_wait_for_idle(void *handle)
  4654. {
  4655. unsigned i;
  4656. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4657. for (i = 0; i < adev->usec_timeout; i++) {
  4658. if (gfx_v8_0_is_idle(handle))
  4659. return 0;
  4660. udelay(1);
  4661. }
  4662. return -ETIMEDOUT;
  4663. }
  4664. static bool gfx_v8_0_check_soft_reset(void *handle)
  4665. {
  4666. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4667. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4668. u32 tmp;
  4669. /* GRBM_STATUS */
  4670. tmp = RREG32(mmGRBM_STATUS);
  4671. if (tmp & (GRBM_STATUS__PA_BUSY_MASK | GRBM_STATUS__SC_BUSY_MASK |
  4672. GRBM_STATUS__BCI_BUSY_MASK | GRBM_STATUS__SX_BUSY_MASK |
  4673. GRBM_STATUS__TA_BUSY_MASK | GRBM_STATUS__VGT_BUSY_MASK |
  4674. GRBM_STATUS__DB_BUSY_MASK | GRBM_STATUS__CB_BUSY_MASK |
  4675. GRBM_STATUS__GDS_BUSY_MASK | GRBM_STATUS__SPI_BUSY_MASK |
  4676. GRBM_STATUS__IA_BUSY_MASK | GRBM_STATUS__IA_BUSY_NO_DMA_MASK |
  4677. GRBM_STATUS__CP_BUSY_MASK | GRBM_STATUS__CP_COHERENCY_BUSY_MASK)) {
  4678. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4679. GRBM_SOFT_RESET, SOFT_RESET_CP, 1);
  4680. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4681. GRBM_SOFT_RESET, SOFT_RESET_GFX, 1);
  4682. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4683. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4684. }
  4685. /* GRBM_STATUS2 */
  4686. tmp = RREG32(mmGRBM_STATUS2);
  4687. if (REG_GET_FIELD(tmp, GRBM_STATUS2, RLC_BUSY))
  4688. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset,
  4689. GRBM_SOFT_RESET, SOFT_RESET_RLC, 1);
  4690. if (REG_GET_FIELD(tmp, GRBM_STATUS2, CPF_BUSY) ||
  4691. REG_GET_FIELD(tmp, GRBM_STATUS2, CPC_BUSY) ||
  4692. REG_GET_FIELD(tmp, GRBM_STATUS2, CPG_BUSY)) {
  4693. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4694. SOFT_RESET_CPF, 1);
  4695. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4696. SOFT_RESET_CPC, 1);
  4697. grbm_soft_reset = REG_SET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET,
  4698. SOFT_RESET_CPG, 1);
  4699. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset, SRBM_SOFT_RESET,
  4700. SOFT_RESET_GRBM, 1);
  4701. }
  4702. /* SRBM_STATUS */
  4703. tmp = RREG32(mmSRBM_STATUS);
  4704. if (REG_GET_FIELD(tmp, SRBM_STATUS, GRBM_RQ_PENDING))
  4705. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4706. SRBM_SOFT_RESET, SOFT_RESET_GRBM, 1);
  4707. if (REG_GET_FIELD(tmp, SRBM_STATUS, SEM_BUSY))
  4708. srbm_soft_reset = REG_SET_FIELD(srbm_soft_reset,
  4709. SRBM_SOFT_RESET, SOFT_RESET_SEM, 1);
  4710. if (grbm_soft_reset || srbm_soft_reset) {
  4711. adev->gfx.grbm_soft_reset = grbm_soft_reset;
  4712. adev->gfx.srbm_soft_reset = srbm_soft_reset;
  4713. return true;
  4714. } else {
  4715. adev->gfx.grbm_soft_reset = 0;
  4716. adev->gfx.srbm_soft_reset = 0;
  4717. return false;
  4718. }
  4719. }
  4720. static int gfx_v8_0_pre_soft_reset(void *handle)
  4721. {
  4722. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4723. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4724. if ((!adev->gfx.grbm_soft_reset) &&
  4725. (!adev->gfx.srbm_soft_reset))
  4726. return 0;
  4727. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4728. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4729. /* stop the rlc */
  4730. gfx_v8_0_rlc_stop(adev);
  4731. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4732. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4733. /* Disable GFX parsing/prefetching */
  4734. gfx_v8_0_cp_gfx_enable(adev, false);
  4735. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4736. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4737. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4738. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4739. int i;
  4740. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4741. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4742. mutex_lock(&adev->srbm_mutex);
  4743. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4744. gfx_v8_0_deactivate_hqd(adev, 2);
  4745. vi_srbm_select(adev, 0, 0, 0, 0);
  4746. mutex_unlock(&adev->srbm_mutex);
  4747. }
  4748. /* Disable MEC parsing/prefetching */
  4749. gfx_v8_0_cp_compute_enable(adev, false);
  4750. }
  4751. return 0;
  4752. }
  4753. static int gfx_v8_0_soft_reset(void *handle)
  4754. {
  4755. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4756. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4757. u32 tmp;
  4758. if ((!adev->gfx.grbm_soft_reset) &&
  4759. (!adev->gfx.srbm_soft_reset))
  4760. return 0;
  4761. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4762. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4763. if (grbm_soft_reset || srbm_soft_reset) {
  4764. tmp = RREG32(mmGMCON_DEBUG);
  4765. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 1);
  4766. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 1);
  4767. WREG32(mmGMCON_DEBUG, tmp);
  4768. udelay(50);
  4769. }
  4770. if (grbm_soft_reset) {
  4771. tmp = RREG32(mmGRBM_SOFT_RESET);
  4772. tmp |= grbm_soft_reset;
  4773. dev_info(adev->dev, "GRBM_SOFT_RESET=0x%08X\n", tmp);
  4774. WREG32(mmGRBM_SOFT_RESET, tmp);
  4775. tmp = RREG32(mmGRBM_SOFT_RESET);
  4776. udelay(50);
  4777. tmp &= ~grbm_soft_reset;
  4778. WREG32(mmGRBM_SOFT_RESET, tmp);
  4779. tmp = RREG32(mmGRBM_SOFT_RESET);
  4780. }
  4781. if (srbm_soft_reset) {
  4782. tmp = RREG32(mmSRBM_SOFT_RESET);
  4783. tmp |= srbm_soft_reset;
  4784. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  4785. WREG32(mmSRBM_SOFT_RESET, tmp);
  4786. tmp = RREG32(mmSRBM_SOFT_RESET);
  4787. udelay(50);
  4788. tmp &= ~srbm_soft_reset;
  4789. WREG32(mmSRBM_SOFT_RESET, tmp);
  4790. tmp = RREG32(mmSRBM_SOFT_RESET);
  4791. }
  4792. if (grbm_soft_reset || srbm_soft_reset) {
  4793. tmp = RREG32(mmGMCON_DEBUG);
  4794. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_STALL, 0);
  4795. tmp = REG_SET_FIELD(tmp, GMCON_DEBUG, GFX_CLEAR, 0);
  4796. WREG32(mmGMCON_DEBUG, tmp);
  4797. }
  4798. /* Wait a little for things to settle down */
  4799. udelay(50);
  4800. return 0;
  4801. }
  4802. static int gfx_v8_0_post_soft_reset(void *handle)
  4803. {
  4804. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4805. u32 grbm_soft_reset = 0, srbm_soft_reset = 0;
  4806. if ((!adev->gfx.grbm_soft_reset) &&
  4807. (!adev->gfx.srbm_soft_reset))
  4808. return 0;
  4809. grbm_soft_reset = adev->gfx.grbm_soft_reset;
  4810. srbm_soft_reset = adev->gfx.srbm_soft_reset;
  4811. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4812. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_GFX))
  4813. gfx_v8_0_cp_gfx_resume(adev);
  4814. if (REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CP) ||
  4815. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPF) ||
  4816. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPC) ||
  4817. REG_GET_FIELD(grbm_soft_reset, GRBM_SOFT_RESET, SOFT_RESET_CPG)) {
  4818. int i;
  4819. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  4820. struct amdgpu_ring *ring = &adev->gfx.compute_ring[i];
  4821. mutex_lock(&adev->srbm_mutex);
  4822. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  4823. gfx_v8_0_deactivate_hqd(adev, 2);
  4824. vi_srbm_select(adev, 0, 0, 0, 0);
  4825. mutex_unlock(&adev->srbm_mutex);
  4826. }
  4827. gfx_v8_0_kiq_resume(adev);
  4828. }
  4829. gfx_v8_0_rlc_start(adev);
  4830. return 0;
  4831. }
  4832. /**
  4833. * gfx_v8_0_get_gpu_clock_counter - return GPU clock counter snapshot
  4834. *
  4835. * @adev: amdgpu_device pointer
  4836. *
  4837. * Fetches a GPU clock counter snapshot.
  4838. * Returns the 64 bit clock counter snapshot.
  4839. */
  4840. static uint64_t gfx_v8_0_get_gpu_clock_counter(struct amdgpu_device *adev)
  4841. {
  4842. uint64_t clock;
  4843. mutex_lock(&adev->gfx.gpu_clock_mutex);
  4844. WREG32(mmRLC_CAPTURE_GPU_CLOCK_COUNT, 1);
  4845. clock = (uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_LSB) |
  4846. ((uint64_t)RREG32(mmRLC_GPU_CLOCK_COUNT_MSB) << 32ULL);
  4847. mutex_unlock(&adev->gfx.gpu_clock_mutex);
  4848. return clock;
  4849. }
  4850. static void gfx_v8_0_ring_emit_gds_switch(struct amdgpu_ring *ring,
  4851. uint32_t vmid,
  4852. uint32_t gds_base, uint32_t gds_size,
  4853. uint32_t gws_base, uint32_t gws_size,
  4854. uint32_t oa_base, uint32_t oa_size)
  4855. {
  4856. gds_base = gds_base >> AMDGPU_GDS_SHIFT;
  4857. gds_size = gds_size >> AMDGPU_GDS_SHIFT;
  4858. gws_base = gws_base >> AMDGPU_GWS_SHIFT;
  4859. gws_size = gws_size >> AMDGPU_GWS_SHIFT;
  4860. oa_base = oa_base >> AMDGPU_OA_SHIFT;
  4861. oa_size = oa_size >> AMDGPU_OA_SHIFT;
  4862. /* GDS Base */
  4863. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4864. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4865. WRITE_DATA_DST_SEL(0)));
  4866. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_base);
  4867. amdgpu_ring_write(ring, 0);
  4868. amdgpu_ring_write(ring, gds_base);
  4869. /* GDS Size */
  4870. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4871. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4872. WRITE_DATA_DST_SEL(0)));
  4873. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].mem_size);
  4874. amdgpu_ring_write(ring, 0);
  4875. amdgpu_ring_write(ring, gds_size);
  4876. /* GWS */
  4877. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4878. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4879. WRITE_DATA_DST_SEL(0)));
  4880. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].gws);
  4881. amdgpu_ring_write(ring, 0);
  4882. amdgpu_ring_write(ring, gws_size << GDS_GWS_VMID0__SIZE__SHIFT | gws_base);
  4883. /* OA */
  4884. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  4885. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  4886. WRITE_DATA_DST_SEL(0)));
  4887. amdgpu_ring_write(ring, amdgpu_gds_reg_offset[vmid].oa);
  4888. amdgpu_ring_write(ring, 0);
  4889. amdgpu_ring_write(ring, (1 << (oa_size + oa_base)) - (1 << oa_base));
  4890. }
  4891. static uint32_t wave_read_ind(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t address)
  4892. {
  4893. WREG32(mmSQ_IND_INDEX,
  4894. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4895. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4896. (address << SQ_IND_INDEX__INDEX__SHIFT) |
  4897. (SQ_IND_INDEX__FORCE_READ_MASK));
  4898. return RREG32(mmSQ_IND_DATA);
  4899. }
  4900. static void wave_read_regs(struct amdgpu_device *adev, uint32_t simd,
  4901. uint32_t wave, uint32_t thread,
  4902. uint32_t regno, uint32_t num, uint32_t *out)
  4903. {
  4904. WREG32(mmSQ_IND_INDEX,
  4905. (wave << SQ_IND_INDEX__WAVE_ID__SHIFT) |
  4906. (simd << SQ_IND_INDEX__SIMD_ID__SHIFT) |
  4907. (regno << SQ_IND_INDEX__INDEX__SHIFT) |
  4908. (thread << SQ_IND_INDEX__THREAD_ID__SHIFT) |
  4909. (SQ_IND_INDEX__FORCE_READ_MASK) |
  4910. (SQ_IND_INDEX__AUTO_INCR_MASK));
  4911. while (num--)
  4912. *(out++) = RREG32(mmSQ_IND_DATA);
  4913. }
  4914. static void gfx_v8_0_read_wave_data(struct amdgpu_device *adev, uint32_t simd, uint32_t wave, uint32_t *dst, int *no_fields)
  4915. {
  4916. /* type 0 wave data */
  4917. dst[(*no_fields)++] = 0;
  4918. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_STATUS);
  4919. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_LO);
  4920. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_PC_HI);
  4921. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_LO);
  4922. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_EXEC_HI);
  4923. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_HW_ID);
  4924. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW0);
  4925. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_INST_DW1);
  4926. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_GPR_ALLOC);
  4927. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_LDS_ALLOC);
  4928. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TRAPSTS);
  4929. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_STS);
  4930. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_LO);
  4931. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TBA_HI);
  4932. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_LO);
  4933. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_TMA_HI);
  4934. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_IB_DBG0);
  4935. dst[(*no_fields)++] = wave_read_ind(adev, simd, wave, ixSQ_WAVE_M0);
  4936. }
  4937. static void gfx_v8_0_read_wave_sgprs(struct amdgpu_device *adev, uint32_t simd,
  4938. uint32_t wave, uint32_t start,
  4939. uint32_t size, uint32_t *dst)
  4940. {
  4941. wave_read_regs(
  4942. adev, simd, wave, 0,
  4943. start + SQIND_WAVE_SGPRS_OFFSET, size, dst);
  4944. }
  4945. static const struct amdgpu_gfx_funcs gfx_v8_0_gfx_funcs = {
  4946. .get_gpu_clock_counter = &gfx_v8_0_get_gpu_clock_counter,
  4947. .select_se_sh = &gfx_v8_0_select_se_sh,
  4948. .read_wave_data = &gfx_v8_0_read_wave_data,
  4949. .read_wave_sgprs = &gfx_v8_0_read_wave_sgprs,
  4950. .select_me_pipe_q = &gfx_v8_0_select_me_pipe_q
  4951. };
  4952. static int gfx_v8_0_early_init(void *handle)
  4953. {
  4954. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4955. adev->gfx.num_gfx_rings = GFX8_NUM_GFX_RINGS;
  4956. adev->gfx.num_compute_rings = AMDGPU_MAX_COMPUTE_RINGS;
  4957. adev->gfx.funcs = &gfx_v8_0_gfx_funcs;
  4958. gfx_v8_0_set_ring_funcs(adev);
  4959. gfx_v8_0_set_irq_funcs(adev);
  4960. gfx_v8_0_set_gds_init(adev);
  4961. gfx_v8_0_set_rlc_funcs(adev);
  4962. return 0;
  4963. }
  4964. static int gfx_v8_0_late_init(void *handle)
  4965. {
  4966. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  4967. int r;
  4968. r = amdgpu_irq_get(adev, &adev->gfx.priv_reg_irq, 0);
  4969. if (r)
  4970. return r;
  4971. r = amdgpu_irq_get(adev, &adev->gfx.priv_inst_irq, 0);
  4972. if (r)
  4973. return r;
  4974. /* requires IBs so do in late init after IB pool is initialized */
  4975. r = gfx_v8_0_do_edc_gpr_workarounds(adev);
  4976. if (r)
  4977. return r;
  4978. r = amdgpu_irq_get(adev, &adev->gfx.cp_ecc_error_irq, 0);
  4979. if (r) {
  4980. DRM_ERROR("amdgpu_irq_get() failed to get IRQ for EDC, r: %d.\n", r);
  4981. return r;
  4982. }
  4983. r = amdgpu_irq_get(adev, &adev->gfx.sq_irq, 0);
  4984. if (r) {
  4985. DRM_ERROR(
  4986. "amdgpu_irq_get() failed to get IRQ for SQ, r: %d.\n",
  4987. r);
  4988. return r;
  4989. }
  4990. return 0;
  4991. }
  4992. static void gfx_v8_0_enable_gfx_static_mg_power_gating(struct amdgpu_device *adev,
  4993. bool enable)
  4994. {
  4995. if (((adev->asic_type == CHIP_POLARIS11) ||
  4996. (adev->asic_type == CHIP_POLARIS12) ||
  4997. (adev->asic_type == CHIP_VEGAM)) &&
  4998. adev->powerplay.pp_funcs->set_powergating_by_smu)
  4999. /* Send msg to SMU via Powerplay */
  5000. amdgpu_dpm_set_powergating_by_smu(adev, AMD_IP_BLOCK_TYPE_GFX, enable);
  5001. WREG32_FIELD(RLC_PG_CNTL, STATIC_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5002. }
  5003. static void gfx_v8_0_enable_gfx_dynamic_mg_power_gating(struct amdgpu_device *adev,
  5004. bool enable)
  5005. {
  5006. WREG32_FIELD(RLC_PG_CNTL, DYN_PER_CU_PG_ENABLE, enable ? 1 : 0);
  5007. }
  5008. static void polaris11_enable_gfx_quick_mg_power_gating(struct amdgpu_device *adev,
  5009. bool enable)
  5010. {
  5011. WREG32_FIELD(RLC_PG_CNTL, QUICK_PG_ENABLE, enable ? 1 : 0);
  5012. }
  5013. static void cz_enable_gfx_cg_power_gating(struct amdgpu_device *adev,
  5014. bool enable)
  5015. {
  5016. WREG32_FIELD(RLC_PG_CNTL, GFX_POWER_GATING_ENABLE, enable ? 1 : 0);
  5017. }
  5018. static void cz_enable_gfx_pipeline_power_gating(struct amdgpu_device *adev,
  5019. bool enable)
  5020. {
  5021. WREG32_FIELD(RLC_PG_CNTL, GFX_PIPELINE_PG_ENABLE, enable ? 1 : 0);
  5022. /* Read any GFX register to wake up GFX. */
  5023. if (!enable)
  5024. RREG32(mmDB_RENDER_CONTROL);
  5025. }
  5026. static void cz_update_gfx_cg_power_gating(struct amdgpu_device *adev,
  5027. bool enable)
  5028. {
  5029. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_PG) && enable) {
  5030. cz_enable_gfx_cg_power_gating(adev, true);
  5031. if (adev->pg_flags & AMD_PG_SUPPORT_GFX_PIPELINE)
  5032. cz_enable_gfx_pipeline_power_gating(adev, true);
  5033. } else {
  5034. cz_enable_gfx_cg_power_gating(adev, false);
  5035. cz_enable_gfx_pipeline_power_gating(adev, false);
  5036. }
  5037. }
  5038. static int gfx_v8_0_set_powergating_state(void *handle,
  5039. enum amd_powergating_state state)
  5040. {
  5041. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5042. bool enable = (state == AMD_PG_STATE_GATE);
  5043. if (amdgpu_sriov_vf(adev))
  5044. return 0;
  5045. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_SMG |
  5046. AMD_PG_SUPPORT_RLC_SMU_HS |
  5047. AMD_PG_SUPPORT_CP |
  5048. AMD_PG_SUPPORT_GFX_DMG))
  5049. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5050. switch (adev->asic_type) {
  5051. case CHIP_CARRIZO:
  5052. case CHIP_STONEY:
  5053. if (adev->pg_flags & AMD_PG_SUPPORT_RLC_SMU_HS) {
  5054. cz_enable_sck_slow_down_on_power_up(adev, true);
  5055. cz_enable_sck_slow_down_on_power_down(adev, true);
  5056. } else {
  5057. cz_enable_sck_slow_down_on_power_up(adev, false);
  5058. cz_enable_sck_slow_down_on_power_down(adev, false);
  5059. }
  5060. if (adev->pg_flags & AMD_PG_SUPPORT_CP)
  5061. cz_enable_cp_power_gating(adev, true);
  5062. else
  5063. cz_enable_cp_power_gating(adev, false);
  5064. cz_update_gfx_cg_power_gating(adev, enable);
  5065. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5066. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5067. else
  5068. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5069. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5070. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5071. else
  5072. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5073. break;
  5074. case CHIP_POLARIS11:
  5075. case CHIP_POLARIS12:
  5076. case CHIP_VEGAM:
  5077. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_SMG) && enable)
  5078. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, true);
  5079. else
  5080. gfx_v8_0_enable_gfx_static_mg_power_gating(adev, false);
  5081. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_DMG) && enable)
  5082. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, true);
  5083. else
  5084. gfx_v8_0_enable_gfx_dynamic_mg_power_gating(adev, false);
  5085. if ((adev->pg_flags & AMD_PG_SUPPORT_GFX_QUICK_MG) && enable)
  5086. polaris11_enable_gfx_quick_mg_power_gating(adev, true);
  5087. else
  5088. polaris11_enable_gfx_quick_mg_power_gating(adev, false);
  5089. break;
  5090. default:
  5091. break;
  5092. }
  5093. if (adev->pg_flags & (AMD_PG_SUPPORT_GFX_SMG |
  5094. AMD_PG_SUPPORT_RLC_SMU_HS |
  5095. AMD_PG_SUPPORT_CP |
  5096. AMD_PG_SUPPORT_GFX_DMG))
  5097. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5098. return 0;
  5099. }
  5100. static void gfx_v8_0_get_clockgating_state(void *handle, u32 *flags)
  5101. {
  5102. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5103. int data;
  5104. if (amdgpu_sriov_vf(adev))
  5105. *flags = 0;
  5106. /* AMD_CG_SUPPORT_GFX_MGCG */
  5107. data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5108. if (!(data & RLC_CGTT_MGCG_OVERRIDE__CPF_MASK))
  5109. *flags |= AMD_CG_SUPPORT_GFX_MGCG;
  5110. /* AMD_CG_SUPPORT_GFX_CGLG */
  5111. data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5112. if (data & RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK)
  5113. *flags |= AMD_CG_SUPPORT_GFX_CGCG;
  5114. /* AMD_CG_SUPPORT_GFX_CGLS */
  5115. if (data & RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK)
  5116. *flags |= AMD_CG_SUPPORT_GFX_CGLS;
  5117. /* AMD_CG_SUPPORT_GFX_CGTS */
  5118. data = RREG32(mmCGTS_SM_CTRL_REG);
  5119. if (!(data & CGTS_SM_CTRL_REG__OVERRIDE_MASK))
  5120. *flags |= AMD_CG_SUPPORT_GFX_CGTS;
  5121. /* AMD_CG_SUPPORT_GFX_CGTS_LS */
  5122. if (!(data & CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK))
  5123. *flags |= AMD_CG_SUPPORT_GFX_CGTS_LS;
  5124. /* AMD_CG_SUPPORT_GFX_RLC_LS */
  5125. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5126. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK)
  5127. *flags |= AMD_CG_SUPPORT_GFX_RLC_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5128. /* AMD_CG_SUPPORT_GFX_CP_LS */
  5129. data = RREG32(mmCP_MEM_SLP_CNTL);
  5130. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK)
  5131. *flags |= AMD_CG_SUPPORT_GFX_CP_LS | AMD_CG_SUPPORT_GFX_MGLS;
  5132. }
  5133. static void gfx_v8_0_send_serdes_cmd(struct amdgpu_device *adev,
  5134. uint32_t reg_addr, uint32_t cmd)
  5135. {
  5136. uint32_t data;
  5137. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  5138. WREG32(mmRLC_SERDES_WR_CU_MASTER_MASK, 0xffffffff);
  5139. WREG32(mmRLC_SERDES_WR_NONCU_MASTER_MASK, 0xffffffff);
  5140. data = RREG32(mmRLC_SERDES_WR_CTRL);
  5141. if (adev->asic_type == CHIP_STONEY)
  5142. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5143. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5144. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5145. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5146. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5147. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5148. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5149. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5150. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5151. else
  5152. data &= ~(RLC_SERDES_WR_CTRL__WRITE_COMMAND_MASK |
  5153. RLC_SERDES_WR_CTRL__READ_COMMAND_MASK |
  5154. RLC_SERDES_WR_CTRL__P1_SELECT_MASK |
  5155. RLC_SERDES_WR_CTRL__P2_SELECT_MASK |
  5156. RLC_SERDES_WR_CTRL__RDDATA_RESET_MASK |
  5157. RLC_SERDES_WR_CTRL__POWER_DOWN_MASK |
  5158. RLC_SERDES_WR_CTRL__POWER_UP_MASK |
  5159. RLC_SERDES_WR_CTRL__SHORT_FORMAT_MASK |
  5160. RLC_SERDES_WR_CTRL__BPM_DATA_MASK |
  5161. RLC_SERDES_WR_CTRL__REG_ADDR_MASK |
  5162. RLC_SERDES_WR_CTRL__SRBM_OVERRIDE_MASK);
  5163. data |= (RLC_SERDES_WR_CTRL__RSVD_BPM_ADDR_MASK |
  5164. (cmd << RLC_SERDES_WR_CTRL__BPM_DATA__SHIFT) |
  5165. (reg_addr << RLC_SERDES_WR_CTRL__REG_ADDR__SHIFT) |
  5166. (0xff << RLC_SERDES_WR_CTRL__BPM_ADDR__SHIFT));
  5167. WREG32(mmRLC_SERDES_WR_CTRL, data);
  5168. }
  5169. #define MSG_ENTER_RLC_SAFE_MODE 1
  5170. #define MSG_EXIT_RLC_SAFE_MODE 0
  5171. #define RLC_GPR_REG2__REQ_MASK 0x00000001
  5172. #define RLC_GPR_REG2__REQ__SHIFT 0
  5173. #define RLC_GPR_REG2__MESSAGE__SHIFT 0x00000001
  5174. #define RLC_GPR_REG2__MESSAGE_MASK 0x0000001e
  5175. static void iceland_enter_rlc_safe_mode(struct amdgpu_device *adev)
  5176. {
  5177. u32 data;
  5178. unsigned i;
  5179. data = RREG32(mmRLC_CNTL);
  5180. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5181. return;
  5182. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5183. data |= RLC_SAFE_MODE__CMD_MASK;
  5184. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5185. data |= (1 << RLC_SAFE_MODE__MESSAGE__SHIFT);
  5186. WREG32(mmRLC_SAFE_MODE, data);
  5187. for (i = 0; i < adev->usec_timeout; i++) {
  5188. if ((RREG32(mmRLC_GPM_STAT) &
  5189. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5190. RLC_GPM_STAT__GFX_POWER_STATUS_MASK)) ==
  5191. (RLC_GPM_STAT__GFX_CLOCK_STATUS_MASK |
  5192. RLC_GPM_STAT__GFX_POWER_STATUS_MASK))
  5193. break;
  5194. udelay(1);
  5195. }
  5196. for (i = 0; i < adev->usec_timeout; i++) {
  5197. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5198. break;
  5199. udelay(1);
  5200. }
  5201. adev->gfx.rlc.in_safe_mode = true;
  5202. }
  5203. }
  5204. static void iceland_exit_rlc_safe_mode(struct amdgpu_device *adev)
  5205. {
  5206. u32 data = 0;
  5207. unsigned i;
  5208. data = RREG32(mmRLC_CNTL);
  5209. if (!(data & RLC_CNTL__RLC_ENABLE_F32_MASK))
  5210. return;
  5211. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_MGCG)) {
  5212. if (adev->gfx.rlc.in_safe_mode) {
  5213. data |= RLC_SAFE_MODE__CMD_MASK;
  5214. data &= ~RLC_SAFE_MODE__MESSAGE_MASK;
  5215. WREG32(mmRLC_SAFE_MODE, data);
  5216. adev->gfx.rlc.in_safe_mode = false;
  5217. }
  5218. }
  5219. for (i = 0; i < adev->usec_timeout; i++) {
  5220. if (!REG_GET_FIELD(RREG32(mmRLC_SAFE_MODE), RLC_SAFE_MODE, CMD))
  5221. break;
  5222. udelay(1);
  5223. }
  5224. }
  5225. static const struct amdgpu_rlc_funcs iceland_rlc_funcs = {
  5226. .enter_safe_mode = iceland_enter_rlc_safe_mode,
  5227. .exit_safe_mode = iceland_exit_rlc_safe_mode
  5228. };
  5229. static void gfx_v8_0_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  5230. bool enable)
  5231. {
  5232. uint32_t temp, data;
  5233. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5234. /* It is disabled by HW by default */
  5235. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG)) {
  5236. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5237. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS)
  5238. /* 1 - RLC memory Light sleep */
  5239. WREG32_FIELD(RLC_MEM_SLP_CNTL, RLC_MEM_LS_EN, 1);
  5240. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS)
  5241. WREG32_FIELD(CP_MEM_SLP_CNTL, CP_MEM_LS_EN, 1);
  5242. }
  5243. /* 3 - RLC_CGTT_MGCG_OVERRIDE */
  5244. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5245. if (adev->flags & AMD_IS_APU)
  5246. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5247. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5248. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK);
  5249. else
  5250. data &= ~(RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5251. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5252. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5253. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5254. if (temp != data)
  5255. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5256. /* 4 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5257. gfx_v8_0_wait_for_rlc_serdes(adev);
  5258. /* 5 - clear mgcg override */
  5259. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5260. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS) {
  5261. /* 6 - Enable CGTS(Tree Shade) MGCG /MGLS */
  5262. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5263. data &= ~(CGTS_SM_CTRL_REG__SM_MODE_MASK);
  5264. data |= (0x2 << CGTS_SM_CTRL_REG__SM_MODE__SHIFT);
  5265. data |= CGTS_SM_CTRL_REG__SM_MODE_ENABLE_MASK;
  5266. data &= ~CGTS_SM_CTRL_REG__OVERRIDE_MASK;
  5267. if ((adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) &&
  5268. (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGTS_LS))
  5269. data &= ~CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK;
  5270. data |= CGTS_SM_CTRL_REG__ON_MONITOR_ADD_EN_MASK;
  5271. data |= (0x96 << CGTS_SM_CTRL_REG__ON_MONITOR_ADD__SHIFT);
  5272. if (temp != data)
  5273. WREG32(mmCGTS_SM_CTRL_REG, data);
  5274. }
  5275. udelay(50);
  5276. /* 7 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5277. gfx_v8_0_wait_for_rlc_serdes(adev);
  5278. } else {
  5279. /* 1 - MGCG_OVERRIDE[0] for CP and MGCG_OVERRIDE[1] for RLC */
  5280. temp = data = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5281. data |= (RLC_CGTT_MGCG_OVERRIDE__CPF_MASK |
  5282. RLC_CGTT_MGCG_OVERRIDE__RLC_MASK |
  5283. RLC_CGTT_MGCG_OVERRIDE__MGCG_MASK |
  5284. RLC_CGTT_MGCG_OVERRIDE__GRBM_MASK);
  5285. if (temp != data)
  5286. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data);
  5287. /* 2 - disable MGLS in RLC */
  5288. data = RREG32(mmRLC_MEM_SLP_CNTL);
  5289. if (data & RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK) {
  5290. data &= ~RLC_MEM_SLP_CNTL__RLC_MEM_LS_EN_MASK;
  5291. WREG32(mmRLC_MEM_SLP_CNTL, data);
  5292. }
  5293. /* 3 - disable MGLS in CP */
  5294. data = RREG32(mmCP_MEM_SLP_CNTL);
  5295. if (data & CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK) {
  5296. data &= ~CP_MEM_SLP_CNTL__CP_MEM_LS_EN_MASK;
  5297. WREG32(mmCP_MEM_SLP_CNTL, data);
  5298. }
  5299. /* 4 - Disable CGTS(Tree Shade) MGCG and MGLS */
  5300. temp = data = RREG32(mmCGTS_SM_CTRL_REG);
  5301. data |= (CGTS_SM_CTRL_REG__OVERRIDE_MASK |
  5302. CGTS_SM_CTRL_REG__LS_OVERRIDE_MASK);
  5303. if (temp != data)
  5304. WREG32(mmCGTS_SM_CTRL_REG, data);
  5305. /* 5 - wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5306. gfx_v8_0_wait_for_rlc_serdes(adev);
  5307. /* 6 - set mgcg override */
  5308. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_MGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5309. udelay(50);
  5310. /* 7- wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5311. gfx_v8_0_wait_for_rlc_serdes(adev);
  5312. }
  5313. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5314. }
  5315. static void gfx_v8_0_update_coarse_grain_clock_gating(struct amdgpu_device *adev,
  5316. bool enable)
  5317. {
  5318. uint32_t temp, temp1, data, data1;
  5319. temp = data = RREG32(mmRLC_CGCG_CGLS_CTRL);
  5320. adev->gfx.rlc.funcs->enter_safe_mode(adev);
  5321. if (enable && (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG)) {
  5322. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5323. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK;
  5324. if (temp1 != data1)
  5325. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5326. /* : wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5327. gfx_v8_0_wait_for_rlc_serdes(adev);
  5328. /* 2 - clear cgcg override */
  5329. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, CLE_BPM_SERDES_CMD);
  5330. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5331. gfx_v8_0_wait_for_rlc_serdes(adev);
  5332. /* 3 - write cmd to set CGLS */
  5333. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, SET_BPM_SERDES_CMD);
  5334. /* 4 - enable cgcg */
  5335. data |= RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK;
  5336. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5337. /* enable cgls*/
  5338. data |= RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5339. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5340. data1 &= ~RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK;
  5341. if (temp1 != data1)
  5342. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5343. } else {
  5344. data &= ~RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK;
  5345. }
  5346. if (temp != data)
  5347. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5348. /* 5 enable cntx_empty_int_enable/cntx_busy_int_enable/
  5349. * Cmp_busy/GFX_Idle interrupts
  5350. */
  5351. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5352. } else {
  5353. /* disable cntx_empty_int_enable & GFX Idle interrupt */
  5354. gfx_v8_0_enable_gui_idle_interrupt(adev, false);
  5355. /* TEST CGCG */
  5356. temp1 = data1 = RREG32(mmRLC_CGTT_MGCG_OVERRIDE);
  5357. data1 |= (RLC_CGTT_MGCG_OVERRIDE__CGCG_MASK |
  5358. RLC_CGTT_MGCG_OVERRIDE__CGLS_MASK);
  5359. if (temp1 != data1)
  5360. WREG32(mmRLC_CGTT_MGCG_OVERRIDE, data1);
  5361. /* read gfx register to wake up cgcg */
  5362. RREG32(mmCB_CGTT_SCLK_CTRL);
  5363. RREG32(mmCB_CGTT_SCLK_CTRL);
  5364. RREG32(mmCB_CGTT_SCLK_CTRL);
  5365. RREG32(mmCB_CGTT_SCLK_CTRL);
  5366. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5367. gfx_v8_0_wait_for_rlc_serdes(adev);
  5368. /* write cmd to Set CGCG Overrride */
  5369. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGCG_OVERRIDE, SET_BPM_SERDES_CMD);
  5370. /* wait for RLC_SERDES_CU_MASTER & RLC_SERDES_NONCU_MASTER idle */
  5371. gfx_v8_0_wait_for_rlc_serdes(adev);
  5372. /* write cmd to Clear CGLS */
  5373. gfx_v8_0_send_serdes_cmd(adev, BPM_REG_CGLS_EN, CLE_BPM_SERDES_CMD);
  5374. /* disable cgcg, cgls should be disabled too. */
  5375. data &= ~(RLC_CGCG_CGLS_CTRL__CGCG_EN_MASK |
  5376. RLC_CGCG_CGLS_CTRL__CGLS_EN_MASK);
  5377. if (temp != data)
  5378. WREG32(mmRLC_CGCG_CGLS_CTRL, data);
  5379. /* enable interrupts again for PG */
  5380. gfx_v8_0_enable_gui_idle_interrupt(adev, true);
  5381. }
  5382. gfx_v8_0_wait_for_rlc_serdes(adev);
  5383. adev->gfx.rlc.funcs->exit_safe_mode(adev);
  5384. }
  5385. static int gfx_v8_0_update_gfx_clock_gating(struct amdgpu_device *adev,
  5386. bool enable)
  5387. {
  5388. if (enable) {
  5389. /* CGCG/CGLS should be enabled after MGCG/MGLS/TS(CG/LS)
  5390. * === MGCG + MGLS + TS(CG/LS) ===
  5391. */
  5392. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5393. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5394. } else {
  5395. /* CGCG/CGLS should be disabled before MGCG/MGLS/TS(CG/LS)
  5396. * === CGCG + CGLS ===
  5397. */
  5398. gfx_v8_0_update_coarse_grain_clock_gating(adev, enable);
  5399. gfx_v8_0_update_medium_grain_clock_gating(adev, enable);
  5400. }
  5401. return 0;
  5402. }
  5403. static int gfx_v8_0_tonga_update_gfx_clock_gating(struct amdgpu_device *adev,
  5404. enum amd_clockgating_state state)
  5405. {
  5406. uint32_t msg_id, pp_state = 0;
  5407. uint32_t pp_support_state = 0;
  5408. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5409. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5410. pp_support_state = PP_STATE_SUPPORT_LS;
  5411. pp_state = PP_STATE_LS;
  5412. }
  5413. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5414. pp_support_state |= PP_STATE_SUPPORT_CG;
  5415. pp_state |= PP_STATE_CG;
  5416. }
  5417. if (state == AMD_CG_STATE_UNGATE)
  5418. pp_state = 0;
  5419. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5420. PP_BLOCK_GFX_CG,
  5421. pp_support_state,
  5422. pp_state);
  5423. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5424. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5425. }
  5426. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5427. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5428. pp_support_state = PP_STATE_SUPPORT_LS;
  5429. pp_state = PP_STATE_LS;
  5430. }
  5431. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5432. pp_support_state |= PP_STATE_SUPPORT_CG;
  5433. pp_state |= PP_STATE_CG;
  5434. }
  5435. if (state == AMD_CG_STATE_UNGATE)
  5436. pp_state = 0;
  5437. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5438. PP_BLOCK_GFX_MG,
  5439. pp_support_state,
  5440. pp_state);
  5441. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5442. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5443. }
  5444. return 0;
  5445. }
  5446. static int gfx_v8_0_polaris_update_gfx_clock_gating(struct amdgpu_device *adev,
  5447. enum amd_clockgating_state state)
  5448. {
  5449. uint32_t msg_id, pp_state = 0;
  5450. uint32_t pp_support_state = 0;
  5451. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_CGCG | AMD_CG_SUPPORT_GFX_CGLS)) {
  5452. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGLS) {
  5453. pp_support_state = PP_STATE_SUPPORT_LS;
  5454. pp_state = PP_STATE_LS;
  5455. }
  5456. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CGCG) {
  5457. pp_support_state |= PP_STATE_SUPPORT_CG;
  5458. pp_state |= PP_STATE_CG;
  5459. }
  5460. if (state == AMD_CG_STATE_UNGATE)
  5461. pp_state = 0;
  5462. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5463. PP_BLOCK_GFX_CG,
  5464. pp_support_state,
  5465. pp_state);
  5466. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5467. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5468. }
  5469. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_3D_CGCG | AMD_CG_SUPPORT_GFX_3D_CGLS)) {
  5470. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGLS) {
  5471. pp_support_state = PP_STATE_SUPPORT_LS;
  5472. pp_state = PP_STATE_LS;
  5473. }
  5474. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_3D_CGCG) {
  5475. pp_support_state |= PP_STATE_SUPPORT_CG;
  5476. pp_state |= PP_STATE_CG;
  5477. }
  5478. if (state == AMD_CG_STATE_UNGATE)
  5479. pp_state = 0;
  5480. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5481. PP_BLOCK_GFX_3D,
  5482. pp_support_state,
  5483. pp_state);
  5484. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5485. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5486. }
  5487. if (adev->cg_flags & (AMD_CG_SUPPORT_GFX_MGCG | AMD_CG_SUPPORT_GFX_MGLS)) {
  5488. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGLS) {
  5489. pp_support_state = PP_STATE_SUPPORT_LS;
  5490. pp_state = PP_STATE_LS;
  5491. }
  5492. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_MGCG) {
  5493. pp_support_state |= PP_STATE_SUPPORT_CG;
  5494. pp_state |= PP_STATE_CG;
  5495. }
  5496. if (state == AMD_CG_STATE_UNGATE)
  5497. pp_state = 0;
  5498. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5499. PP_BLOCK_GFX_MG,
  5500. pp_support_state,
  5501. pp_state);
  5502. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5503. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5504. }
  5505. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_RLC_LS) {
  5506. pp_support_state = PP_STATE_SUPPORT_LS;
  5507. if (state == AMD_CG_STATE_UNGATE)
  5508. pp_state = 0;
  5509. else
  5510. pp_state = PP_STATE_LS;
  5511. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5512. PP_BLOCK_GFX_RLC,
  5513. pp_support_state,
  5514. pp_state);
  5515. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5516. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5517. }
  5518. if (adev->cg_flags & AMD_CG_SUPPORT_GFX_CP_LS) {
  5519. pp_support_state = PP_STATE_SUPPORT_LS;
  5520. if (state == AMD_CG_STATE_UNGATE)
  5521. pp_state = 0;
  5522. else
  5523. pp_state = PP_STATE_LS;
  5524. msg_id = PP_CG_MSG_ID(PP_GROUP_GFX,
  5525. PP_BLOCK_GFX_CP,
  5526. pp_support_state,
  5527. pp_state);
  5528. if (adev->powerplay.pp_funcs->set_clockgating_by_smu)
  5529. amdgpu_dpm_set_clockgating_by_smu(adev, msg_id);
  5530. }
  5531. return 0;
  5532. }
  5533. static int gfx_v8_0_set_clockgating_state(void *handle,
  5534. enum amd_clockgating_state state)
  5535. {
  5536. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  5537. if (amdgpu_sriov_vf(adev))
  5538. return 0;
  5539. switch (adev->asic_type) {
  5540. case CHIP_FIJI:
  5541. case CHIP_CARRIZO:
  5542. case CHIP_STONEY:
  5543. gfx_v8_0_update_gfx_clock_gating(adev,
  5544. state == AMD_CG_STATE_GATE);
  5545. break;
  5546. case CHIP_TONGA:
  5547. gfx_v8_0_tonga_update_gfx_clock_gating(adev, state);
  5548. break;
  5549. case CHIP_POLARIS10:
  5550. case CHIP_POLARIS11:
  5551. case CHIP_POLARIS12:
  5552. case CHIP_VEGAM:
  5553. gfx_v8_0_polaris_update_gfx_clock_gating(adev, state);
  5554. break;
  5555. default:
  5556. break;
  5557. }
  5558. return 0;
  5559. }
  5560. static u64 gfx_v8_0_ring_get_rptr(struct amdgpu_ring *ring)
  5561. {
  5562. return ring->adev->wb.wb[ring->rptr_offs];
  5563. }
  5564. static u64 gfx_v8_0_ring_get_wptr_gfx(struct amdgpu_ring *ring)
  5565. {
  5566. struct amdgpu_device *adev = ring->adev;
  5567. if (ring->use_doorbell)
  5568. /* XXX check if swapping is necessary on BE */
  5569. return ring->adev->wb.wb[ring->wptr_offs];
  5570. else
  5571. return RREG32(mmCP_RB0_WPTR);
  5572. }
  5573. static void gfx_v8_0_ring_set_wptr_gfx(struct amdgpu_ring *ring)
  5574. {
  5575. struct amdgpu_device *adev = ring->adev;
  5576. if (ring->use_doorbell) {
  5577. /* XXX check if swapping is necessary on BE */
  5578. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5579. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5580. } else {
  5581. WREG32(mmCP_RB0_WPTR, lower_32_bits(ring->wptr));
  5582. (void)RREG32(mmCP_RB0_WPTR);
  5583. }
  5584. }
  5585. static void gfx_v8_0_ring_emit_hdp_flush(struct amdgpu_ring *ring)
  5586. {
  5587. u32 ref_and_mask, reg_mem_engine;
  5588. if ((ring->funcs->type == AMDGPU_RING_TYPE_COMPUTE) ||
  5589. (ring->funcs->type == AMDGPU_RING_TYPE_KIQ)) {
  5590. switch (ring->me) {
  5591. case 1:
  5592. ref_and_mask = GPU_HDP_FLUSH_DONE__CP2_MASK << ring->pipe;
  5593. break;
  5594. case 2:
  5595. ref_and_mask = GPU_HDP_FLUSH_DONE__CP6_MASK << ring->pipe;
  5596. break;
  5597. default:
  5598. return;
  5599. }
  5600. reg_mem_engine = 0;
  5601. } else {
  5602. ref_and_mask = GPU_HDP_FLUSH_DONE__CP0_MASK;
  5603. reg_mem_engine = WAIT_REG_MEM_ENGINE(1); /* pfp */
  5604. }
  5605. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5606. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(1) | /* write, wait, write */
  5607. WAIT_REG_MEM_FUNCTION(3) | /* == */
  5608. reg_mem_engine));
  5609. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_REQ);
  5610. amdgpu_ring_write(ring, mmGPU_HDP_FLUSH_DONE);
  5611. amdgpu_ring_write(ring, ref_and_mask);
  5612. amdgpu_ring_write(ring, ref_and_mask);
  5613. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5614. }
  5615. static void gfx_v8_0_ring_emit_vgt_flush(struct amdgpu_ring *ring)
  5616. {
  5617. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5618. amdgpu_ring_write(ring, EVENT_TYPE(VS_PARTIAL_FLUSH) |
  5619. EVENT_INDEX(4));
  5620. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE, 0));
  5621. amdgpu_ring_write(ring, EVENT_TYPE(VGT_FLUSH) |
  5622. EVENT_INDEX(0));
  5623. }
  5624. static void gfx_v8_0_ring_emit_ib_gfx(struct amdgpu_ring *ring,
  5625. struct amdgpu_ib *ib,
  5626. unsigned vmid, bool ctx_switch)
  5627. {
  5628. u32 header, control = 0;
  5629. if (ib->flags & AMDGPU_IB_FLAG_CE)
  5630. header = PACKET3(PACKET3_INDIRECT_BUFFER_CONST, 2);
  5631. else
  5632. header = PACKET3(PACKET3_INDIRECT_BUFFER, 2);
  5633. control |= ib->length_dw | (vmid << 24);
  5634. if (amdgpu_sriov_vf(ring->adev) && (ib->flags & AMDGPU_IB_FLAG_PREEMPT)) {
  5635. control |= INDIRECT_BUFFER_PRE_ENB(1);
  5636. if (!(ib->flags & AMDGPU_IB_FLAG_CE))
  5637. gfx_v8_0_ring_emit_de_meta(ring);
  5638. }
  5639. amdgpu_ring_write(ring, header);
  5640. amdgpu_ring_write(ring,
  5641. #ifdef __BIG_ENDIAN
  5642. (2 << 0) |
  5643. #endif
  5644. (ib->gpu_addr & 0xFFFFFFFC));
  5645. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5646. amdgpu_ring_write(ring, control);
  5647. }
  5648. static void gfx_v8_0_ring_emit_ib_compute(struct amdgpu_ring *ring,
  5649. struct amdgpu_ib *ib,
  5650. unsigned vmid, bool ctx_switch)
  5651. {
  5652. u32 control = INDIRECT_BUFFER_VALID | ib->length_dw | (vmid << 24);
  5653. amdgpu_ring_write(ring, PACKET3(PACKET3_INDIRECT_BUFFER, 2));
  5654. amdgpu_ring_write(ring,
  5655. #ifdef __BIG_ENDIAN
  5656. (2 << 0) |
  5657. #endif
  5658. (ib->gpu_addr & 0xFFFFFFFC));
  5659. amdgpu_ring_write(ring, upper_32_bits(ib->gpu_addr) & 0xFFFF);
  5660. amdgpu_ring_write(ring, control);
  5661. }
  5662. static void gfx_v8_0_ring_emit_fence_gfx(struct amdgpu_ring *ring, u64 addr,
  5663. u64 seq, unsigned flags)
  5664. {
  5665. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5666. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5667. /* Workaround for cache flush problems. First send a dummy EOP
  5668. * event down the pipe with seq one below.
  5669. */
  5670. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5671. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5672. EOP_TC_ACTION_EN |
  5673. EOP_TC_WB_ACTION_EN |
  5674. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5675. EVENT_INDEX(5)));
  5676. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5677. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5678. DATA_SEL(1) | INT_SEL(0));
  5679. amdgpu_ring_write(ring, lower_32_bits(seq - 1));
  5680. amdgpu_ring_write(ring, upper_32_bits(seq - 1));
  5681. /* Then send the real EOP event down the pipe:
  5682. * EVENT_WRITE_EOP - flush caches, send int */
  5683. amdgpu_ring_write(ring, PACKET3(PACKET3_EVENT_WRITE_EOP, 4));
  5684. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5685. EOP_TC_ACTION_EN |
  5686. EOP_TC_WB_ACTION_EN |
  5687. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5688. EVENT_INDEX(5)));
  5689. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5690. amdgpu_ring_write(ring, (upper_32_bits(addr) & 0xffff) |
  5691. DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5692. amdgpu_ring_write(ring, lower_32_bits(seq));
  5693. amdgpu_ring_write(ring, upper_32_bits(seq));
  5694. }
  5695. static void gfx_v8_0_ring_emit_pipeline_sync(struct amdgpu_ring *ring)
  5696. {
  5697. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5698. uint32_t seq = ring->fence_drv.sync_seq;
  5699. uint64_t addr = ring->fence_drv.gpu_addr;
  5700. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5701. amdgpu_ring_write(ring, (WAIT_REG_MEM_MEM_SPACE(1) | /* memory */
  5702. WAIT_REG_MEM_FUNCTION(3) | /* equal */
  5703. WAIT_REG_MEM_ENGINE(usepfp))); /* pfp or me */
  5704. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5705. amdgpu_ring_write(ring, upper_32_bits(addr) & 0xffffffff);
  5706. amdgpu_ring_write(ring, seq);
  5707. amdgpu_ring_write(ring, 0xffffffff);
  5708. amdgpu_ring_write(ring, 4); /* poll interval */
  5709. }
  5710. static void gfx_v8_0_ring_emit_vm_flush(struct amdgpu_ring *ring,
  5711. unsigned vmid, uint64_t pd_addr)
  5712. {
  5713. int usepfp = (ring->funcs->type == AMDGPU_RING_TYPE_GFX);
  5714. amdgpu_gmc_emit_flush_gpu_tlb(ring, vmid, pd_addr);
  5715. /* wait for the invalidate to complete */
  5716. amdgpu_ring_write(ring, PACKET3(PACKET3_WAIT_REG_MEM, 5));
  5717. amdgpu_ring_write(ring, (WAIT_REG_MEM_OPERATION(0) | /* wait */
  5718. WAIT_REG_MEM_FUNCTION(0) | /* always */
  5719. WAIT_REG_MEM_ENGINE(0))); /* me */
  5720. amdgpu_ring_write(ring, mmVM_INVALIDATE_REQUEST);
  5721. amdgpu_ring_write(ring, 0);
  5722. amdgpu_ring_write(ring, 0); /* ref */
  5723. amdgpu_ring_write(ring, 0); /* mask */
  5724. amdgpu_ring_write(ring, 0x20); /* poll interval */
  5725. /* compute doesn't have PFP */
  5726. if (usepfp) {
  5727. /* sync PFP to ME, otherwise we might get invalid PFP reads */
  5728. amdgpu_ring_write(ring, PACKET3(PACKET3_PFP_SYNC_ME, 0));
  5729. amdgpu_ring_write(ring, 0x0);
  5730. }
  5731. }
  5732. static u64 gfx_v8_0_ring_get_wptr_compute(struct amdgpu_ring *ring)
  5733. {
  5734. return ring->adev->wb.wb[ring->wptr_offs];
  5735. }
  5736. static void gfx_v8_0_ring_set_wptr_compute(struct amdgpu_ring *ring)
  5737. {
  5738. struct amdgpu_device *adev = ring->adev;
  5739. /* XXX check if swapping is necessary on BE */
  5740. adev->wb.wb[ring->wptr_offs] = lower_32_bits(ring->wptr);
  5741. WDOORBELL32(ring->doorbell_index, lower_32_bits(ring->wptr));
  5742. }
  5743. static void gfx_v8_0_ring_set_pipe_percent(struct amdgpu_ring *ring,
  5744. bool acquire)
  5745. {
  5746. struct amdgpu_device *adev = ring->adev;
  5747. int pipe_num, tmp, reg;
  5748. int pipe_percent = acquire ? SPI_WCL_PIPE_PERCENT_GFX__VALUE_MASK : 0x1;
  5749. pipe_num = ring->me * adev->gfx.mec.num_pipe_per_mec + ring->pipe;
  5750. /* first me only has 2 entries, GFX and HP3D */
  5751. if (ring->me > 0)
  5752. pipe_num -= 2;
  5753. reg = mmSPI_WCL_PIPE_PERCENT_GFX + pipe_num;
  5754. tmp = RREG32(reg);
  5755. tmp = REG_SET_FIELD(tmp, SPI_WCL_PIPE_PERCENT_GFX, VALUE, pipe_percent);
  5756. WREG32(reg, tmp);
  5757. }
  5758. static void gfx_v8_0_pipe_reserve_resources(struct amdgpu_device *adev,
  5759. struct amdgpu_ring *ring,
  5760. bool acquire)
  5761. {
  5762. int i, pipe;
  5763. bool reserve;
  5764. struct amdgpu_ring *iring;
  5765. mutex_lock(&adev->gfx.pipe_reserve_mutex);
  5766. pipe = amdgpu_gfx_queue_to_bit(adev, ring->me, ring->pipe, 0);
  5767. if (acquire)
  5768. set_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5769. else
  5770. clear_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5771. if (!bitmap_weight(adev->gfx.pipe_reserve_bitmap, AMDGPU_MAX_COMPUTE_QUEUES)) {
  5772. /* Clear all reservations - everyone reacquires all resources */
  5773. for (i = 0; i < adev->gfx.num_gfx_rings; ++i)
  5774. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.gfx_ring[i],
  5775. true);
  5776. for (i = 0; i < adev->gfx.num_compute_rings; ++i)
  5777. gfx_v8_0_ring_set_pipe_percent(&adev->gfx.compute_ring[i],
  5778. true);
  5779. } else {
  5780. /* Lower all pipes without a current reservation */
  5781. for (i = 0; i < adev->gfx.num_gfx_rings; ++i) {
  5782. iring = &adev->gfx.gfx_ring[i];
  5783. pipe = amdgpu_gfx_queue_to_bit(adev,
  5784. iring->me,
  5785. iring->pipe,
  5786. 0);
  5787. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5788. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5789. }
  5790. for (i = 0; i < adev->gfx.num_compute_rings; ++i) {
  5791. iring = &adev->gfx.compute_ring[i];
  5792. pipe = amdgpu_gfx_queue_to_bit(adev,
  5793. iring->me,
  5794. iring->pipe,
  5795. 0);
  5796. reserve = test_bit(pipe, adev->gfx.pipe_reserve_bitmap);
  5797. gfx_v8_0_ring_set_pipe_percent(iring, reserve);
  5798. }
  5799. }
  5800. mutex_unlock(&adev->gfx.pipe_reserve_mutex);
  5801. }
  5802. static void gfx_v8_0_hqd_set_priority(struct amdgpu_device *adev,
  5803. struct amdgpu_ring *ring,
  5804. bool acquire)
  5805. {
  5806. uint32_t pipe_priority = acquire ? 0x2 : 0x0;
  5807. uint32_t queue_priority = acquire ? 0xf : 0x0;
  5808. mutex_lock(&adev->srbm_mutex);
  5809. vi_srbm_select(adev, ring->me, ring->pipe, ring->queue, 0);
  5810. WREG32(mmCP_HQD_PIPE_PRIORITY, pipe_priority);
  5811. WREG32(mmCP_HQD_QUEUE_PRIORITY, queue_priority);
  5812. vi_srbm_select(adev, 0, 0, 0, 0);
  5813. mutex_unlock(&adev->srbm_mutex);
  5814. }
  5815. static void gfx_v8_0_ring_set_priority_compute(struct amdgpu_ring *ring,
  5816. enum drm_sched_priority priority)
  5817. {
  5818. struct amdgpu_device *adev = ring->adev;
  5819. bool acquire = priority == DRM_SCHED_PRIORITY_HIGH_HW;
  5820. if (ring->funcs->type != AMDGPU_RING_TYPE_COMPUTE)
  5821. return;
  5822. gfx_v8_0_hqd_set_priority(adev, ring, acquire);
  5823. gfx_v8_0_pipe_reserve_resources(adev, ring, acquire);
  5824. }
  5825. static void gfx_v8_0_ring_emit_fence_compute(struct amdgpu_ring *ring,
  5826. u64 addr, u64 seq,
  5827. unsigned flags)
  5828. {
  5829. bool write64bit = flags & AMDGPU_FENCE_FLAG_64BIT;
  5830. bool int_sel = flags & AMDGPU_FENCE_FLAG_INT;
  5831. /* RELEASE_MEM - flush caches, send int */
  5832. amdgpu_ring_write(ring, PACKET3(PACKET3_RELEASE_MEM, 5));
  5833. amdgpu_ring_write(ring, (EOP_TCL1_ACTION_EN |
  5834. EOP_TC_ACTION_EN |
  5835. EOP_TC_WB_ACTION_EN |
  5836. EVENT_TYPE(CACHE_FLUSH_AND_INV_TS_EVENT) |
  5837. EVENT_INDEX(5)));
  5838. amdgpu_ring_write(ring, DATA_SEL(write64bit ? 2 : 1) | INT_SEL(int_sel ? 2 : 0));
  5839. amdgpu_ring_write(ring, addr & 0xfffffffc);
  5840. amdgpu_ring_write(ring, upper_32_bits(addr));
  5841. amdgpu_ring_write(ring, lower_32_bits(seq));
  5842. amdgpu_ring_write(ring, upper_32_bits(seq));
  5843. }
  5844. static void gfx_v8_0_ring_emit_fence_kiq(struct amdgpu_ring *ring, u64 addr,
  5845. u64 seq, unsigned int flags)
  5846. {
  5847. /* we only allocate 32bit for each seq wb address */
  5848. BUG_ON(flags & AMDGPU_FENCE_FLAG_64BIT);
  5849. /* write fence seq to the "addr" */
  5850. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5851. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5852. WRITE_DATA_DST_SEL(5) | WR_CONFIRM));
  5853. amdgpu_ring_write(ring, lower_32_bits(addr));
  5854. amdgpu_ring_write(ring, upper_32_bits(addr));
  5855. amdgpu_ring_write(ring, lower_32_bits(seq));
  5856. if (flags & AMDGPU_FENCE_FLAG_INT) {
  5857. /* set register to trigger INT */
  5858. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5859. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(0) |
  5860. WRITE_DATA_DST_SEL(0) | WR_CONFIRM));
  5861. amdgpu_ring_write(ring, mmCPC_INT_STATUS);
  5862. amdgpu_ring_write(ring, 0);
  5863. amdgpu_ring_write(ring, 0x20000000); /* src_id is 178 */
  5864. }
  5865. }
  5866. static void gfx_v8_ring_emit_sb(struct amdgpu_ring *ring)
  5867. {
  5868. amdgpu_ring_write(ring, PACKET3(PACKET3_SWITCH_BUFFER, 0));
  5869. amdgpu_ring_write(ring, 0);
  5870. }
  5871. static void gfx_v8_ring_emit_cntxcntl(struct amdgpu_ring *ring, uint32_t flags)
  5872. {
  5873. uint32_t dw2 = 0;
  5874. if (amdgpu_sriov_vf(ring->adev))
  5875. gfx_v8_0_ring_emit_ce_meta(ring);
  5876. dw2 |= 0x80000000; /* set load_enable otherwise this package is just NOPs */
  5877. if (flags & AMDGPU_HAVE_CTX_SWITCH) {
  5878. gfx_v8_0_ring_emit_vgt_flush(ring);
  5879. /* set load_global_config & load_global_uconfig */
  5880. dw2 |= 0x8001;
  5881. /* set load_cs_sh_regs */
  5882. dw2 |= 0x01000000;
  5883. /* set load_per_context_state & load_gfx_sh_regs for GFX */
  5884. dw2 |= 0x10002;
  5885. /* set load_ce_ram if preamble presented */
  5886. if (AMDGPU_PREAMBLE_IB_PRESENT & flags)
  5887. dw2 |= 0x10000000;
  5888. } else {
  5889. /* still load_ce_ram if this is the first time preamble presented
  5890. * although there is no context switch happens.
  5891. */
  5892. if (AMDGPU_PREAMBLE_IB_PRESENT_FIRST & flags)
  5893. dw2 |= 0x10000000;
  5894. }
  5895. amdgpu_ring_write(ring, PACKET3(PACKET3_CONTEXT_CONTROL, 1));
  5896. amdgpu_ring_write(ring, dw2);
  5897. amdgpu_ring_write(ring, 0);
  5898. }
  5899. static unsigned gfx_v8_0_ring_emit_init_cond_exec(struct amdgpu_ring *ring)
  5900. {
  5901. unsigned ret;
  5902. amdgpu_ring_write(ring, PACKET3(PACKET3_COND_EXEC, 3));
  5903. amdgpu_ring_write(ring, lower_32_bits(ring->cond_exe_gpu_addr));
  5904. amdgpu_ring_write(ring, upper_32_bits(ring->cond_exe_gpu_addr));
  5905. amdgpu_ring_write(ring, 0); /* discard following DWs if *cond_exec_gpu_addr==0 */
  5906. ret = ring->wptr & ring->buf_mask;
  5907. amdgpu_ring_write(ring, 0x55aa55aa); /* patch dummy value later */
  5908. return ret;
  5909. }
  5910. static void gfx_v8_0_ring_emit_patch_cond_exec(struct amdgpu_ring *ring, unsigned offset)
  5911. {
  5912. unsigned cur;
  5913. BUG_ON(offset > ring->buf_mask);
  5914. BUG_ON(ring->ring[offset] != 0x55aa55aa);
  5915. cur = (ring->wptr & ring->buf_mask) - 1;
  5916. if (likely(cur > offset))
  5917. ring->ring[offset] = cur - offset;
  5918. else
  5919. ring->ring[offset] = (ring->ring_size >> 2) - offset + cur;
  5920. }
  5921. static void gfx_v8_0_ring_emit_rreg(struct amdgpu_ring *ring, uint32_t reg)
  5922. {
  5923. struct amdgpu_device *adev = ring->adev;
  5924. amdgpu_ring_write(ring, PACKET3(PACKET3_COPY_DATA, 4));
  5925. amdgpu_ring_write(ring, 0 | /* src: register*/
  5926. (5 << 8) | /* dst: memory */
  5927. (1 << 20)); /* write confirm */
  5928. amdgpu_ring_write(ring, reg);
  5929. amdgpu_ring_write(ring, 0);
  5930. amdgpu_ring_write(ring, lower_32_bits(adev->wb.gpu_addr +
  5931. adev->virt.reg_val_offs * 4));
  5932. amdgpu_ring_write(ring, upper_32_bits(adev->wb.gpu_addr +
  5933. adev->virt.reg_val_offs * 4));
  5934. }
  5935. static void gfx_v8_0_ring_emit_wreg(struct amdgpu_ring *ring, uint32_t reg,
  5936. uint32_t val)
  5937. {
  5938. uint32_t cmd;
  5939. switch (ring->funcs->type) {
  5940. case AMDGPU_RING_TYPE_GFX:
  5941. cmd = WRITE_DATA_ENGINE_SEL(1) | WR_CONFIRM;
  5942. break;
  5943. case AMDGPU_RING_TYPE_KIQ:
  5944. cmd = 1 << 16; /* no inc addr */
  5945. break;
  5946. default:
  5947. cmd = WR_CONFIRM;
  5948. break;
  5949. }
  5950. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, 3));
  5951. amdgpu_ring_write(ring, cmd);
  5952. amdgpu_ring_write(ring, reg);
  5953. amdgpu_ring_write(ring, 0);
  5954. amdgpu_ring_write(ring, val);
  5955. }
  5956. static void gfx_v8_0_set_gfx_eop_interrupt_state(struct amdgpu_device *adev,
  5957. enum amdgpu_interrupt_state state)
  5958. {
  5959. WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE,
  5960. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  5961. }
  5962. static void gfx_v8_0_set_compute_eop_interrupt_state(struct amdgpu_device *adev,
  5963. int me, int pipe,
  5964. enum amdgpu_interrupt_state state)
  5965. {
  5966. u32 mec_int_cntl, mec_int_cntl_reg;
  5967. /*
  5968. * amdgpu controls only the first MEC. That's why this function only
  5969. * handles the setting of interrupts for this specific MEC. All other
  5970. * pipes' interrupts are set by amdkfd.
  5971. */
  5972. if (me == 1) {
  5973. switch (pipe) {
  5974. case 0:
  5975. mec_int_cntl_reg = mmCP_ME1_PIPE0_INT_CNTL;
  5976. break;
  5977. case 1:
  5978. mec_int_cntl_reg = mmCP_ME1_PIPE1_INT_CNTL;
  5979. break;
  5980. case 2:
  5981. mec_int_cntl_reg = mmCP_ME1_PIPE2_INT_CNTL;
  5982. break;
  5983. case 3:
  5984. mec_int_cntl_reg = mmCP_ME1_PIPE3_INT_CNTL;
  5985. break;
  5986. default:
  5987. DRM_DEBUG("invalid pipe %d\n", pipe);
  5988. return;
  5989. }
  5990. } else {
  5991. DRM_DEBUG("invalid me %d\n", me);
  5992. return;
  5993. }
  5994. switch (state) {
  5995. case AMDGPU_IRQ_STATE_DISABLE:
  5996. mec_int_cntl = RREG32(mec_int_cntl_reg);
  5997. mec_int_cntl &= ~CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  5998. WREG32(mec_int_cntl_reg, mec_int_cntl);
  5999. break;
  6000. case AMDGPU_IRQ_STATE_ENABLE:
  6001. mec_int_cntl = RREG32(mec_int_cntl_reg);
  6002. mec_int_cntl |= CP_INT_CNTL_RING0__TIME_STAMP_INT_ENABLE_MASK;
  6003. WREG32(mec_int_cntl_reg, mec_int_cntl);
  6004. break;
  6005. default:
  6006. break;
  6007. }
  6008. }
  6009. static int gfx_v8_0_set_priv_reg_fault_state(struct amdgpu_device *adev,
  6010. struct amdgpu_irq_src *source,
  6011. unsigned type,
  6012. enum amdgpu_interrupt_state state)
  6013. {
  6014. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_REG_INT_ENABLE,
  6015. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6016. return 0;
  6017. }
  6018. static int gfx_v8_0_set_priv_inst_fault_state(struct amdgpu_device *adev,
  6019. struct amdgpu_irq_src *source,
  6020. unsigned type,
  6021. enum amdgpu_interrupt_state state)
  6022. {
  6023. WREG32_FIELD(CP_INT_CNTL_RING0, PRIV_INSTR_INT_ENABLE,
  6024. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6025. return 0;
  6026. }
  6027. static int gfx_v8_0_set_eop_interrupt_state(struct amdgpu_device *adev,
  6028. struct amdgpu_irq_src *src,
  6029. unsigned type,
  6030. enum amdgpu_interrupt_state state)
  6031. {
  6032. switch (type) {
  6033. case AMDGPU_CP_IRQ_GFX_EOP:
  6034. gfx_v8_0_set_gfx_eop_interrupt_state(adev, state);
  6035. break;
  6036. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE0_EOP:
  6037. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 0, state);
  6038. break;
  6039. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE1_EOP:
  6040. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 1, state);
  6041. break;
  6042. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE2_EOP:
  6043. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 2, state);
  6044. break;
  6045. case AMDGPU_CP_IRQ_COMPUTE_MEC1_PIPE3_EOP:
  6046. gfx_v8_0_set_compute_eop_interrupt_state(adev, 1, 3, state);
  6047. break;
  6048. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE0_EOP:
  6049. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 0, state);
  6050. break;
  6051. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE1_EOP:
  6052. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 1, state);
  6053. break;
  6054. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE2_EOP:
  6055. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 2, state);
  6056. break;
  6057. case AMDGPU_CP_IRQ_COMPUTE_MEC2_PIPE3_EOP:
  6058. gfx_v8_0_set_compute_eop_interrupt_state(adev, 2, 3, state);
  6059. break;
  6060. default:
  6061. break;
  6062. }
  6063. return 0;
  6064. }
  6065. static int gfx_v8_0_set_cp_ecc_int_state(struct amdgpu_device *adev,
  6066. struct amdgpu_irq_src *source,
  6067. unsigned int type,
  6068. enum amdgpu_interrupt_state state)
  6069. {
  6070. int enable_flag;
  6071. switch (state) {
  6072. case AMDGPU_IRQ_STATE_DISABLE:
  6073. enable_flag = 0;
  6074. break;
  6075. case AMDGPU_IRQ_STATE_ENABLE:
  6076. enable_flag = 1;
  6077. break;
  6078. default:
  6079. return -EINVAL;
  6080. }
  6081. WREG32_FIELD(CP_INT_CNTL, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  6082. WREG32_FIELD(CP_INT_CNTL_RING0, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  6083. WREG32_FIELD(CP_INT_CNTL_RING1, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  6084. WREG32_FIELD(CP_INT_CNTL_RING2, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  6085. WREG32_FIELD(CPC_INT_CNTL, CP_ECC_ERROR_INT_ENABLE, enable_flag);
  6086. WREG32_FIELD(CP_ME1_PIPE0_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6087. enable_flag);
  6088. WREG32_FIELD(CP_ME1_PIPE1_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6089. enable_flag);
  6090. WREG32_FIELD(CP_ME1_PIPE2_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6091. enable_flag);
  6092. WREG32_FIELD(CP_ME1_PIPE3_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6093. enable_flag);
  6094. WREG32_FIELD(CP_ME2_PIPE0_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6095. enable_flag);
  6096. WREG32_FIELD(CP_ME2_PIPE1_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6097. enable_flag);
  6098. WREG32_FIELD(CP_ME2_PIPE2_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6099. enable_flag);
  6100. WREG32_FIELD(CP_ME2_PIPE3_INT_CNTL, CP_ECC_ERROR_INT_ENABLE,
  6101. enable_flag);
  6102. return 0;
  6103. }
  6104. static int gfx_v8_0_set_sq_int_state(struct amdgpu_device *adev,
  6105. struct amdgpu_irq_src *source,
  6106. unsigned int type,
  6107. enum amdgpu_interrupt_state state)
  6108. {
  6109. int enable_flag;
  6110. switch (state) {
  6111. case AMDGPU_IRQ_STATE_DISABLE:
  6112. enable_flag = 1;
  6113. break;
  6114. case AMDGPU_IRQ_STATE_ENABLE:
  6115. enable_flag = 0;
  6116. break;
  6117. default:
  6118. return -EINVAL;
  6119. }
  6120. WREG32_FIELD(SQ_INTERRUPT_MSG_CTRL, STALL,
  6121. enable_flag);
  6122. return 0;
  6123. }
  6124. static int gfx_v8_0_eop_irq(struct amdgpu_device *adev,
  6125. struct amdgpu_irq_src *source,
  6126. struct amdgpu_iv_entry *entry)
  6127. {
  6128. int i;
  6129. u8 me_id, pipe_id, queue_id;
  6130. struct amdgpu_ring *ring;
  6131. DRM_DEBUG("IH: CP EOP\n");
  6132. me_id = (entry->ring_id & 0x0c) >> 2;
  6133. pipe_id = (entry->ring_id & 0x03) >> 0;
  6134. queue_id = (entry->ring_id & 0x70) >> 4;
  6135. switch (me_id) {
  6136. case 0:
  6137. amdgpu_fence_process(&adev->gfx.gfx_ring[0]);
  6138. break;
  6139. case 1:
  6140. case 2:
  6141. for (i = 0; i < adev->gfx.num_compute_rings; i++) {
  6142. ring = &adev->gfx.compute_ring[i];
  6143. /* Per-queue interrupt is supported for MEC starting from VI.
  6144. * The interrupt can only be enabled/disabled per pipe instead of per queue.
  6145. */
  6146. if ((ring->me == me_id) && (ring->pipe == pipe_id) && (ring->queue == queue_id))
  6147. amdgpu_fence_process(ring);
  6148. }
  6149. break;
  6150. }
  6151. return 0;
  6152. }
  6153. static int gfx_v8_0_priv_reg_irq(struct amdgpu_device *adev,
  6154. struct amdgpu_irq_src *source,
  6155. struct amdgpu_iv_entry *entry)
  6156. {
  6157. DRM_ERROR("Illegal register access in command stream\n");
  6158. schedule_work(&adev->reset_work);
  6159. return 0;
  6160. }
  6161. static int gfx_v8_0_priv_inst_irq(struct amdgpu_device *adev,
  6162. struct amdgpu_irq_src *source,
  6163. struct amdgpu_iv_entry *entry)
  6164. {
  6165. DRM_ERROR("Illegal instruction in command stream\n");
  6166. schedule_work(&adev->reset_work);
  6167. return 0;
  6168. }
  6169. static int gfx_v8_0_cp_ecc_error_irq(struct amdgpu_device *adev,
  6170. struct amdgpu_irq_src *source,
  6171. struct amdgpu_iv_entry *entry)
  6172. {
  6173. DRM_ERROR("CP EDC/ECC error detected.");
  6174. return 0;
  6175. }
  6176. static void gfx_v8_0_parse_sq_irq(struct amdgpu_device *adev, unsigned ih_data)
  6177. {
  6178. u32 enc, se_id, sh_id, cu_id;
  6179. char type[20];
  6180. int sq_edc_source = -1;
  6181. enc = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_CMN, ENCODING);
  6182. se_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_CMN, SE_ID);
  6183. switch (enc) {
  6184. case 0:
  6185. DRM_INFO("SQ general purpose intr detected:"
  6186. "se_id %d, immed_overflow %d, host_reg_overflow %d,"
  6187. "host_cmd_overflow %d, cmd_timestamp %d,"
  6188. "reg_timestamp %d, thread_trace_buff_full %d,"
  6189. "wlt %d, thread_trace %d.\n",
  6190. se_id,
  6191. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, IMMED_OVERFLOW),
  6192. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, HOST_REG_OVERFLOW),
  6193. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, HOST_CMD_OVERFLOW),
  6194. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, CMD_TIMESTAMP),
  6195. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, REG_TIMESTAMP),
  6196. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, THREAD_TRACE_BUF_FULL),
  6197. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, WLT),
  6198. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_AUTO, THREAD_TRACE)
  6199. );
  6200. break;
  6201. case 1:
  6202. case 2:
  6203. cu_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, CU_ID);
  6204. sh_id = REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, SH_ID);
  6205. /*
  6206. * This function can be called either directly from ISR
  6207. * or from BH in which case we can access SQ_EDC_INFO
  6208. * instance
  6209. */
  6210. if (in_task()) {
  6211. mutex_lock(&adev->grbm_idx_mutex);
  6212. gfx_v8_0_select_se_sh(adev, se_id, sh_id, cu_id);
  6213. sq_edc_source = REG_GET_FIELD(RREG32(mmSQ_EDC_INFO), SQ_EDC_INFO, SOURCE);
  6214. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6215. mutex_unlock(&adev->grbm_idx_mutex);
  6216. }
  6217. if (enc == 1)
  6218. sprintf(type, "instruction intr");
  6219. else
  6220. sprintf(type, "EDC/ECC error");
  6221. DRM_INFO(
  6222. "SQ %s detected: "
  6223. "se_id %d, sh_id %d, cu_id %d, simd_id %d, wave_id %d, vm_id %d "
  6224. "trap %s, sq_ed_info.source %s.\n",
  6225. type, se_id, sh_id, cu_id,
  6226. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, SIMD_ID),
  6227. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, WAVE_ID),
  6228. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, VM_ID),
  6229. REG_GET_FIELD(ih_data, SQ_INTERRUPT_WORD_WAVE, PRIV) ? "true" : "false",
  6230. (sq_edc_source != -1) ? sq_edc_source_names[sq_edc_source] : "unavailable"
  6231. );
  6232. break;
  6233. default:
  6234. DRM_ERROR("SQ invalid encoding type\n.");
  6235. }
  6236. }
  6237. static void gfx_v8_0_sq_irq_work_func(struct work_struct *work)
  6238. {
  6239. struct amdgpu_device *adev = container_of(work, struct amdgpu_device, gfx.sq_work.work);
  6240. struct sq_work *sq_work = container_of(work, struct sq_work, work);
  6241. gfx_v8_0_parse_sq_irq(adev, sq_work->ih_data);
  6242. }
  6243. static int gfx_v8_0_sq_irq(struct amdgpu_device *adev,
  6244. struct amdgpu_irq_src *source,
  6245. struct amdgpu_iv_entry *entry)
  6246. {
  6247. unsigned ih_data = entry->src_data[0];
  6248. /*
  6249. * Try to submit work so SQ_EDC_INFO can be accessed from
  6250. * BH. If previous work submission hasn't finished yet
  6251. * just print whatever info is possible directly from the ISR.
  6252. */
  6253. if (work_pending(&adev->gfx.sq_work.work)) {
  6254. gfx_v8_0_parse_sq_irq(adev, ih_data);
  6255. } else {
  6256. adev->gfx.sq_work.ih_data = ih_data;
  6257. schedule_work(&adev->gfx.sq_work.work);
  6258. }
  6259. return 0;
  6260. }
  6261. static int gfx_v8_0_kiq_set_interrupt_state(struct amdgpu_device *adev,
  6262. struct amdgpu_irq_src *src,
  6263. unsigned int type,
  6264. enum amdgpu_interrupt_state state)
  6265. {
  6266. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6267. switch (type) {
  6268. case AMDGPU_CP_KIQ_IRQ_DRIVER0:
  6269. WREG32_FIELD(CPC_INT_CNTL, GENERIC2_INT_ENABLE,
  6270. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6271. if (ring->me == 1)
  6272. WREG32_FIELD_OFFSET(CP_ME1_PIPE0_INT_CNTL,
  6273. ring->pipe,
  6274. GENERIC2_INT_ENABLE,
  6275. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6276. else
  6277. WREG32_FIELD_OFFSET(CP_ME2_PIPE0_INT_CNTL,
  6278. ring->pipe,
  6279. GENERIC2_INT_ENABLE,
  6280. state == AMDGPU_IRQ_STATE_DISABLE ? 0 : 1);
  6281. break;
  6282. default:
  6283. BUG(); /* kiq only support GENERIC2_INT now */
  6284. break;
  6285. }
  6286. return 0;
  6287. }
  6288. static int gfx_v8_0_kiq_irq(struct amdgpu_device *adev,
  6289. struct amdgpu_irq_src *source,
  6290. struct amdgpu_iv_entry *entry)
  6291. {
  6292. u8 me_id, pipe_id, queue_id;
  6293. struct amdgpu_ring *ring = &(adev->gfx.kiq.ring);
  6294. me_id = (entry->ring_id & 0x0c) >> 2;
  6295. pipe_id = (entry->ring_id & 0x03) >> 0;
  6296. queue_id = (entry->ring_id & 0x70) >> 4;
  6297. DRM_DEBUG("IH: CPC GENERIC2_INT, me:%d, pipe:%d, queue:%d\n",
  6298. me_id, pipe_id, queue_id);
  6299. amdgpu_fence_process(ring);
  6300. return 0;
  6301. }
  6302. static const struct amd_ip_funcs gfx_v8_0_ip_funcs = {
  6303. .name = "gfx_v8_0",
  6304. .early_init = gfx_v8_0_early_init,
  6305. .late_init = gfx_v8_0_late_init,
  6306. .sw_init = gfx_v8_0_sw_init,
  6307. .sw_fini = gfx_v8_0_sw_fini,
  6308. .hw_init = gfx_v8_0_hw_init,
  6309. .hw_fini = gfx_v8_0_hw_fini,
  6310. .suspend = gfx_v8_0_suspend,
  6311. .resume = gfx_v8_0_resume,
  6312. .is_idle = gfx_v8_0_is_idle,
  6313. .wait_for_idle = gfx_v8_0_wait_for_idle,
  6314. .check_soft_reset = gfx_v8_0_check_soft_reset,
  6315. .pre_soft_reset = gfx_v8_0_pre_soft_reset,
  6316. .soft_reset = gfx_v8_0_soft_reset,
  6317. .post_soft_reset = gfx_v8_0_post_soft_reset,
  6318. .set_clockgating_state = gfx_v8_0_set_clockgating_state,
  6319. .set_powergating_state = gfx_v8_0_set_powergating_state,
  6320. .get_clockgating_state = gfx_v8_0_get_clockgating_state,
  6321. };
  6322. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_gfx = {
  6323. .type = AMDGPU_RING_TYPE_GFX,
  6324. .align_mask = 0xff,
  6325. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6326. .support_64bit_ptrs = false,
  6327. .get_rptr = gfx_v8_0_ring_get_rptr,
  6328. .get_wptr = gfx_v8_0_ring_get_wptr_gfx,
  6329. .set_wptr = gfx_v8_0_ring_set_wptr_gfx,
  6330. .emit_frame_size = /* maximum 215dw if count 16 IBs in */
  6331. 5 + /* COND_EXEC */
  6332. 7 + /* PIPELINE_SYNC */
  6333. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 9 + /* VM_FLUSH */
  6334. 12 + /* FENCE for VM_FLUSH */
  6335. 20 + /* GDS switch */
  6336. 4 + /* double SWITCH_BUFFER,
  6337. the first COND_EXEC jump to the place just
  6338. prior to this double SWITCH_BUFFER */
  6339. 5 + /* COND_EXEC */
  6340. 7 + /* HDP_flush */
  6341. 4 + /* VGT_flush */
  6342. 14 + /* CE_META */
  6343. 31 + /* DE_META */
  6344. 3 + /* CNTX_CTRL */
  6345. 5 + /* HDP_INVL */
  6346. 12 + 12 + /* FENCE x2 */
  6347. 2, /* SWITCH_BUFFER */
  6348. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_gfx */
  6349. .emit_ib = gfx_v8_0_ring_emit_ib_gfx,
  6350. .emit_fence = gfx_v8_0_ring_emit_fence_gfx,
  6351. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6352. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6353. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6354. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6355. .test_ring = gfx_v8_0_ring_test_ring,
  6356. .test_ib = gfx_v8_0_ring_test_ib,
  6357. .insert_nop = amdgpu_ring_insert_nop,
  6358. .pad_ib = amdgpu_ring_generic_pad_ib,
  6359. .emit_switch_buffer = gfx_v8_ring_emit_sb,
  6360. .emit_cntxcntl = gfx_v8_ring_emit_cntxcntl,
  6361. .init_cond_exec = gfx_v8_0_ring_emit_init_cond_exec,
  6362. .patch_cond_exec = gfx_v8_0_ring_emit_patch_cond_exec,
  6363. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6364. };
  6365. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_compute = {
  6366. .type = AMDGPU_RING_TYPE_COMPUTE,
  6367. .align_mask = 0xff,
  6368. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6369. .support_64bit_ptrs = false,
  6370. .get_rptr = gfx_v8_0_ring_get_rptr,
  6371. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6372. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6373. .emit_frame_size =
  6374. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6375. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6376. 5 + /* hdp_invalidate */
  6377. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6378. VI_FLUSH_GPU_TLB_NUM_WREG * 5 + 7 + /* gfx_v8_0_ring_emit_vm_flush */
  6379. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_compute x3 for user fence, vm fence */
  6380. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6381. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6382. .emit_fence = gfx_v8_0_ring_emit_fence_compute,
  6383. .emit_pipeline_sync = gfx_v8_0_ring_emit_pipeline_sync,
  6384. .emit_vm_flush = gfx_v8_0_ring_emit_vm_flush,
  6385. .emit_gds_switch = gfx_v8_0_ring_emit_gds_switch,
  6386. .emit_hdp_flush = gfx_v8_0_ring_emit_hdp_flush,
  6387. .test_ring = gfx_v8_0_ring_test_ring,
  6388. .test_ib = gfx_v8_0_ring_test_ib,
  6389. .insert_nop = amdgpu_ring_insert_nop,
  6390. .pad_ib = amdgpu_ring_generic_pad_ib,
  6391. .set_priority = gfx_v8_0_ring_set_priority_compute,
  6392. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6393. };
  6394. static const struct amdgpu_ring_funcs gfx_v8_0_ring_funcs_kiq = {
  6395. .type = AMDGPU_RING_TYPE_KIQ,
  6396. .align_mask = 0xff,
  6397. .nop = PACKET3(PACKET3_NOP, 0x3FFF),
  6398. .support_64bit_ptrs = false,
  6399. .get_rptr = gfx_v8_0_ring_get_rptr,
  6400. .get_wptr = gfx_v8_0_ring_get_wptr_compute,
  6401. .set_wptr = gfx_v8_0_ring_set_wptr_compute,
  6402. .emit_frame_size =
  6403. 20 + /* gfx_v8_0_ring_emit_gds_switch */
  6404. 7 + /* gfx_v8_0_ring_emit_hdp_flush */
  6405. 5 + /* hdp_invalidate */
  6406. 7 + /* gfx_v8_0_ring_emit_pipeline_sync */
  6407. 17 + /* gfx_v8_0_ring_emit_vm_flush */
  6408. 7 + 7 + 7, /* gfx_v8_0_ring_emit_fence_kiq x3 for user fence, vm fence */
  6409. .emit_ib_size = 4, /* gfx_v8_0_ring_emit_ib_compute */
  6410. .emit_ib = gfx_v8_0_ring_emit_ib_compute,
  6411. .emit_fence = gfx_v8_0_ring_emit_fence_kiq,
  6412. .test_ring = gfx_v8_0_ring_test_ring,
  6413. .test_ib = gfx_v8_0_ring_test_ib,
  6414. .insert_nop = amdgpu_ring_insert_nop,
  6415. .pad_ib = amdgpu_ring_generic_pad_ib,
  6416. .emit_rreg = gfx_v8_0_ring_emit_rreg,
  6417. .emit_wreg = gfx_v8_0_ring_emit_wreg,
  6418. };
  6419. static void gfx_v8_0_set_ring_funcs(struct amdgpu_device *adev)
  6420. {
  6421. int i;
  6422. adev->gfx.kiq.ring.funcs = &gfx_v8_0_ring_funcs_kiq;
  6423. for (i = 0; i < adev->gfx.num_gfx_rings; i++)
  6424. adev->gfx.gfx_ring[i].funcs = &gfx_v8_0_ring_funcs_gfx;
  6425. for (i = 0; i < adev->gfx.num_compute_rings; i++)
  6426. adev->gfx.compute_ring[i].funcs = &gfx_v8_0_ring_funcs_compute;
  6427. }
  6428. static const struct amdgpu_irq_src_funcs gfx_v8_0_eop_irq_funcs = {
  6429. .set = gfx_v8_0_set_eop_interrupt_state,
  6430. .process = gfx_v8_0_eop_irq,
  6431. };
  6432. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_reg_irq_funcs = {
  6433. .set = gfx_v8_0_set_priv_reg_fault_state,
  6434. .process = gfx_v8_0_priv_reg_irq,
  6435. };
  6436. static const struct amdgpu_irq_src_funcs gfx_v8_0_priv_inst_irq_funcs = {
  6437. .set = gfx_v8_0_set_priv_inst_fault_state,
  6438. .process = gfx_v8_0_priv_inst_irq,
  6439. };
  6440. static const struct amdgpu_irq_src_funcs gfx_v8_0_kiq_irq_funcs = {
  6441. .set = gfx_v8_0_kiq_set_interrupt_state,
  6442. .process = gfx_v8_0_kiq_irq,
  6443. };
  6444. static const struct amdgpu_irq_src_funcs gfx_v8_0_cp_ecc_error_irq_funcs = {
  6445. .set = gfx_v8_0_set_cp_ecc_int_state,
  6446. .process = gfx_v8_0_cp_ecc_error_irq,
  6447. };
  6448. static const struct amdgpu_irq_src_funcs gfx_v8_0_sq_irq_funcs = {
  6449. .set = gfx_v8_0_set_sq_int_state,
  6450. .process = gfx_v8_0_sq_irq,
  6451. };
  6452. static void gfx_v8_0_set_irq_funcs(struct amdgpu_device *adev)
  6453. {
  6454. adev->gfx.eop_irq.num_types = AMDGPU_CP_IRQ_LAST;
  6455. adev->gfx.eop_irq.funcs = &gfx_v8_0_eop_irq_funcs;
  6456. adev->gfx.priv_reg_irq.num_types = 1;
  6457. adev->gfx.priv_reg_irq.funcs = &gfx_v8_0_priv_reg_irq_funcs;
  6458. adev->gfx.priv_inst_irq.num_types = 1;
  6459. adev->gfx.priv_inst_irq.funcs = &gfx_v8_0_priv_inst_irq_funcs;
  6460. adev->gfx.kiq.irq.num_types = AMDGPU_CP_KIQ_IRQ_LAST;
  6461. adev->gfx.kiq.irq.funcs = &gfx_v8_0_kiq_irq_funcs;
  6462. adev->gfx.cp_ecc_error_irq.num_types = 1;
  6463. adev->gfx.cp_ecc_error_irq.funcs = &gfx_v8_0_cp_ecc_error_irq_funcs;
  6464. adev->gfx.sq_irq.num_types = 1;
  6465. adev->gfx.sq_irq.funcs = &gfx_v8_0_sq_irq_funcs;
  6466. }
  6467. static void gfx_v8_0_set_rlc_funcs(struct amdgpu_device *adev)
  6468. {
  6469. adev->gfx.rlc.funcs = &iceland_rlc_funcs;
  6470. }
  6471. static void gfx_v8_0_set_gds_init(struct amdgpu_device *adev)
  6472. {
  6473. /* init asci gds info */
  6474. adev->gds.mem.total_size = RREG32(mmGDS_VMID0_SIZE);
  6475. adev->gds.gws.total_size = 64;
  6476. adev->gds.oa.total_size = 16;
  6477. if (adev->gds.mem.total_size == 64 * 1024) {
  6478. adev->gds.mem.gfx_partition_size = 4096;
  6479. adev->gds.mem.cs_partition_size = 4096;
  6480. adev->gds.gws.gfx_partition_size = 4;
  6481. adev->gds.gws.cs_partition_size = 4;
  6482. adev->gds.oa.gfx_partition_size = 4;
  6483. adev->gds.oa.cs_partition_size = 1;
  6484. } else {
  6485. adev->gds.mem.gfx_partition_size = 1024;
  6486. adev->gds.mem.cs_partition_size = 1024;
  6487. adev->gds.gws.gfx_partition_size = 16;
  6488. adev->gds.gws.cs_partition_size = 16;
  6489. adev->gds.oa.gfx_partition_size = 4;
  6490. adev->gds.oa.cs_partition_size = 4;
  6491. }
  6492. }
  6493. static void gfx_v8_0_set_user_cu_inactive_bitmap(struct amdgpu_device *adev,
  6494. u32 bitmap)
  6495. {
  6496. u32 data;
  6497. if (!bitmap)
  6498. return;
  6499. data = bitmap << GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS__SHIFT;
  6500. data &= GC_USER_SHADER_ARRAY_CONFIG__INACTIVE_CUS_MASK;
  6501. WREG32(mmGC_USER_SHADER_ARRAY_CONFIG, data);
  6502. }
  6503. static u32 gfx_v8_0_get_cu_active_bitmap(struct amdgpu_device *adev)
  6504. {
  6505. u32 data, mask;
  6506. data = RREG32(mmCC_GC_SHADER_ARRAY_CONFIG) |
  6507. RREG32(mmGC_USER_SHADER_ARRAY_CONFIG);
  6508. mask = amdgpu_gfx_create_bitmask(adev->gfx.config.max_cu_per_sh);
  6509. return ~REG_GET_FIELD(data, CC_GC_SHADER_ARRAY_CONFIG, INACTIVE_CUS) & mask;
  6510. }
  6511. static void gfx_v8_0_get_cu_info(struct amdgpu_device *adev)
  6512. {
  6513. int i, j, k, counter, active_cu_number = 0;
  6514. u32 mask, bitmap, ao_bitmap, ao_cu_mask = 0;
  6515. struct amdgpu_cu_info *cu_info = &adev->gfx.cu_info;
  6516. unsigned disable_masks[4 * 2];
  6517. u32 ao_cu_num;
  6518. memset(cu_info, 0, sizeof(*cu_info));
  6519. if (adev->flags & AMD_IS_APU)
  6520. ao_cu_num = 2;
  6521. else
  6522. ao_cu_num = adev->gfx.config.max_cu_per_sh;
  6523. amdgpu_gfx_parse_disable_cu(disable_masks, 4, 2);
  6524. mutex_lock(&adev->grbm_idx_mutex);
  6525. for (i = 0; i < adev->gfx.config.max_shader_engines; i++) {
  6526. for (j = 0; j < adev->gfx.config.max_sh_per_se; j++) {
  6527. mask = 1;
  6528. ao_bitmap = 0;
  6529. counter = 0;
  6530. gfx_v8_0_select_se_sh(adev, i, j, 0xffffffff);
  6531. if (i < 4 && j < 2)
  6532. gfx_v8_0_set_user_cu_inactive_bitmap(
  6533. adev, disable_masks[i * 2 + j]);
  6534. bitmap = gfx_v8_0_get_cu_active_bitmap(adev);
  6535. cu_info->bitmap[i][j] = bitmap;
  6536. for (k = 0; k < adev->gfx.config.max_cu_per_sh; k ++) {
  6537. if (bitmap & mask) {
  6538. if (counter < ao_cu_num)
  6539. ao_bitmap |= mask;
  6540. counter ++;
  6541. }
  6542. mask <<= 1;
  6543. }
  6544. active_cu_number += counter;
  6545. if (i < 2 && j < 2)
  6546. ao_cu_mask |= (ao_bitmap << (i * 16 + j * 8));
  6547. cu_info->ao_cu_bitmap[i][j] = ao_bitmap;
  6548. }
  6549. }
  6550. gfx_v8_0_select_se_sh(adev, 0xffffffff, 0xffffffff, 0xffffffff);
  6551. mutex_unlock(&adev->grbm_idx_mutex);
  6552. cu_info->number = active_cu_number;
  6553. cu_info->ao_cu_mask = ao_cu_mask;
  6554. cu_info->simd_per_cu = NUM_SIMD_PER_CU;
  6555. cu_info->max_waves_per_simd = 10;
  6556. cu_info->max_scratch_slots_per_cu = 32;
  6557. cu_info->wave_front_size = 64;
  6558. cu_info->lds_size = 64;
  6559. }
  6560. const struct amdgpu_ip_block_version gfx_v8_0_ip_block =
  6561. {
  6562. .type = AMD_IP_BLOCK_TYPE_GFX,
  6563. .major = 8,
  6564. .minor = 0,
  6565. .rev = 0,
  6566. .funcs = &gfx_v8_0_ip_funcs,
  6567. };
  6568. const struct amdgpu_ip_block_version gfx_v8_1_ip_block =
  6569. {
  6570. .type = AMD_IP_BLOCK_TYPE_GFX,
  6571. .major = 8,
  6572. .minor = 1,
  6573. .rev = 0,
  6574. .funcs = &gfx_v8_0_ip_funcs,
  6575. };
  6576. static void gfx_v8_0_ring_emit_ce_meta(struct amdgpu_ring *ring)
  6577. {
  6578. uint64_t ce_payload_addr;
  6579. int cnt_ce;
  6580. union {
  6581. struct vi_ce_ib_state regular;
  6582. struct vi_ce_ib_state_chained_ib chained;
  6583. } ce_payload = {};
  6584. if (ring->adev->virt.chained_ib_support) {
  6585. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6586. offsetof(struct vi_gfx_meta_data_chained_ib, ce_payload);
  6587. cnt_ce = (sizeof(ce_payload.chained) >> 2) + 4 - 2;
  6588. } else {
  6589. ce_payload_addr = amdgpu_csa_vaddr(ring->adev) +
  6590. offsetof(struct vi_gfx_meta_data, ce_payload);
  6591. cnt_ce = (sizeof(ce_payload.regular) >> 2) + 4 - 2;
  6592. }
  6593. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_ce));
  6594. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(2) |
  6595. WRITE_DATA_DST_SEL(8) |
  6596. WR_CONFIRM) |
  6597. WRITE_DATA_CACHE_POLICY(0));
  6598. amdgpu_ring_write(ring, lower_32_bits(ce_payload_addr));
  6599. amdgpu_ring_write(ring, upper_32_bits(ce_payload_addr));
  6600. amdgpu_ring_write_multiple(ring, (void *)&ce_payload, cnt_ce - 2);
  6601. }
  6602. static void gfx_v8_0_ring_emit_de_meta(struct amdgpu_ring *ring)
  6603. {
  6604. uint64_t de_payload_addr, gds_addr, csa_addr;
  6605. int cnt_de;
  6606. union {
  6607. struct vi_de_ib_state regular;
  6608. struct vi_de_ib_state_chained_ib chained;
  6609. } de_payload = {};
  6610. csa_addr = amdgpu_csa_vaddr(ring->adev);
  6611. gds_addr = csa_addr + 4096;
  6612. if (ring->adev->virt.chained_ib_support) {
  6613. de_payload.chained.gds_backup_addrlo = lower_32_bits(gds_addr);
  6614. de_payload.chained.gds_backup_addrhi = upper_32_bits(gds_addr);
  6615. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data_chained_ib, de_payload);
  6616. cnt_de = (sizeof(de_payload.chained) >> 2) + 4 - 2;
  6617. } else {
  6618. de_payload.regular.gds_backup_addrlo = lower_32_bits(gds_addr);
  6619. de_payload.regular.gds_backup_addrhi = upper_32_bits(gds_addr);
  6620. de_payload_addr = csa_addr + offsetof(struct vi_gfx_meta_data, de_payload);
  6621. cnt_de = (sizeof(de_payload.regular) >> 2) + 4 - 2;
  6622. }
  6623. amdgpu_ring_write(ring, PACKET3(PACKET3_WRITE_DATA, cnt_de));
  6624. amdgpu_ring_write(ring, (WRITE_DATA_ENGINE_SEL(1) |
  6625. WRITE_DATA_DST_SEL(8) |
  6626. WR_CONFIRM) |
  6627. WRITE_DATA_CACHE_POLICY(0));
  6628. amdgpu_ring_write(ring, lower_32_bits(de_payload_addr));
  6629. amdgpu_ring_write(ring, upper_32_bits(de_payload_addr));
  6630. amdgpu_ring_write_multiple(ring, (void *)&de_payload, cnt_de - 2);
  6631. }