df_v3_6.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123
  1. /*
  2. * Copyright 2018 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include "amdgpu.h"
  24. #include "df_v3_6.h"
  25. #include "df/df_3_6_default.h"
  26. #include "df/df_3_6_offset.h"
  27. #include "df/df_3_6_sh_mask.h"
  28. static u32 df_v3_6_channel_number[] = {1, 2, 0, 4, 0, 8, 0,
  29. 16, 32, 0, 0, 0, 2, 4, 8};
  30. static void df_v3_6_init(struct amdgpu_device *adev)
  31. {
  32. }
  33. static void df_v3_6_enable_broadcast_mode(struct amdgpu_device *adev,
  34. bool enable)
  35. {
  36. u32 tmp;
  37. if (enable) {
  38. tmp = RREG32_SOC15(DF, 0, mmFabricConfigAccessControl);
  39. tmp &= ~FabricConfigAccessControl__CfgRegInstAccEn_MASK;
  40. WREG32_SOC15(DF, 0, mmFabricConfigAccessControl, tmp);
  41. } else
  42. WREG32_SOC15(DF, 0, mmFabricConfigAccessControl,
  43. mmFabricConfigAccessControl_DEFAULT);
  44. }
  45. static u32 df_v3_6_get_fb_channel_number(struct amdgpu_device *adev)
  46. {
  47. u32 tmp;
  48. tmp = RREG32_SOC15(DF, 0, mmDF_CS_UMC_AON0_DramBaseAddress0);
  49. tmp &= DF_CS_UMC_AON0_DramBaseAddress0__IntLvNumChan_MASK;
  50. tmp >>= DF_CS_UMC_AON0_DramBaseAddress0__IntLvNumChan__SHIFT;
  51. return tmp;
  52. }
  53. static u32 df_v3_6_get_hbm_channel_number(struct amdgpu_device *adev)
  54. {
  55. int fb_channel_number;
  56. fb_channel_number = adev->df_funcs->get_fb_channel_number(adev);
  57. if (fb_channel_number >= ARRAY_SIZE(df_v3_6_channel_number))
  58. fb_channel_number = 0;
  59. return df_v3_6_channel_number[fb_channel_number];
  60. }
  61. static void df_v3_6_update_medium_grain_clock_gating(struct amdgpu_device *adev,
  62. bool enable)
  63. {
  64. u32 tmp;
  65. if (adev->cg_flags & AMD_CG_SUPPORT_DF_MGCG) {
  66. /* Put DF on broadcast mode */
  67. adev->df_funcs->enable_broadcast_mode(adev, true);
  68. if (enable) {
  69. tmp = RREG32_SOC15(DF, 0,
  70. mmDF_PIE_AON0_DfGlobalClkGater);
  71. tmp &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  72. tmp |= DF_V3_6_MGCG_ENABLE_15_CYCLE_DELAY;
  73. WREG32_SOC15(DF, 0,
  74. mmDF_PIE_AON0_DfGlobalClkGater, tmp);
  75. } else {
  76. tmp = RREG32_SOC15(DF, 0,
  77. mmDF_PIE_AON0_DfGlobalClkGater);
  78. tmp &= ~DF_PIE_AON0_DfGlobalClkGater__MGCGMode_MASK;
  79. tmp |= DF_V3_6_MGCG_DISABLE;
  80. WREG32_SOC15(DF, 0,
  81. mmDF_PIE_AON0_DfGlobalClkGater, tmp);
  82. }
  83. /* Exit broadcast mode */
  84. adev->df_funcs->enable_broadcast_mode(adev, false);
  85. }
  86. }
  87. static void df_v3_6_get_clockgating_state(struct amdgpu_device *adev,
  88. u32 *flags)
  89. {
  90. u32 tmp;
  91. /* AMD_CG_SUPPORT_DF_MGCG */
  92. tmp = RREG32_SOC15(DF, 0, mmDF_PIE_AON0_DfGlobalClkGater);
  93. if (tmp & DF_V3_6_MGCG_ENABLE_15_CYCLE_DELAY)
  94. *flags |= AMD_CG_SUPPORT_DF_MGCG;
  95. }
  96. const struct amdgpu_df_funcs df_v3_6_funcs = {
  97. .init = df_v3_6_init,
  98. .enable_broadcast_mode = df_v3_6_enable_broadcast_mode,
  99. .get_fb_channel_number = df_v3_6_get_fb_channel_number,
  100. .get_hbm_channel_number = df_v3_6_get_hbm_channel_number,
  101. .update_medium_grain_clock_gating =
  102. df_v3_6_update_medium_grain_clock_gating,
  103. .get_clockgating_state = df_v3_6_get_clockgating_state,
  104. };