dce_virtual.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "atom.h"
  28. #include "amdgpu_pll.h"
  29. #include "amdgpu_connectors.h"
  30. #ifdef CONFIG_DRM_AMDGPU_SI
  31. #include "dce_v6_0.h"
  32. #endif
  33. #ifdef CONFIG_DRM_AMDGPU_CIK
  34. #include "dce_v8_0.h"
  35. #endif
  36. #include "dce_v10_0.h"
  37. #include "dce_v11_0.h"
  38. #include "dce_virtual.h"
  39. #include "ivsrcid/ivsrcid_vislands30.h"
  40. #define DCE_VIRTUAL_VBLANK_PERIOD 16666666
  41. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev);
  42. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev);
  43. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  44. int index);
  45. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  46. int crtc,
  47. enum amdgpu_interrupt_state state);
  48. static u32 dce_virtual_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  49. {
  50. return 0;
  51. }
  52. static void dce_virtual_page_flip(struct amdgpu_device *adev,
  53. int crtc_id, u64 crtc_base, bool async)
  54. {
  55. return;
  56. }
  57. static int dce_virtual_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  58. u32 *vbl, u32 *position)
  59. {
  60. *vbl = 0;
  61. *position = 0;
  62. return -EINVAL;
  63. }
  64. static bool dce_virtual_hpd_sense(struct amdgpu_device *adev,
  65. enum amdgpu_hpd_id hpd)
  66. {
  67. return true;
  68. }
  69. static void dce_virtual_hpd_set_polarity(struct amdgpu_device *adev,
  70. enum amdgpu_hpd_id hpd)
  71. {
  72. return;
  73. }
  74. static u32 dce_virtual_hpd_get_gpio_reg(struct amdgpu_device *adev)
  75. {
  76. return 0;
  77. }
  78. /**
  79. * dce_virtual_bandwidth_update - program display watermarks
  80. *
  81. * @adev: amdgpu_device pointer
  82. *
  83. * Calculate and program the display watermarks and line
  84. * buffer allocation (CIK).
  85. */
  86. static void dce_virtual_bandwidth_update(struct amdgpu_device *adev)
  87. {
  88. return;
  89. }
  90. static int dce_virtual_crtc_gamma_set(struct drm_crtc *crtc, u16 *red,
  91. u16 *green, u16 *blue, uint32_t size,
  92. struct drm_modeset_acquire_ctx *ctx)
  93. {
  94. return 0;
  95. }
  96. static void dce_virtual_crtc_destroy(struct drm_crtc *crtc)
  97. {
  98. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  99. drm_crtc_cleanup(crtc);
  100. kfree(amdgpu_crtc);
  101. }
  102. static const struct drm_crtc_funcs dce_virtual_crtc_funcs = {
  103. .cursor_set2 = NULL,
  104. .cursor_move = NULL,
  105. .gamma_set = dce_virtual_crtc_gamma_set,
  106. .set_config = amdgpu_display_crtc_set_config,
  107. .destroy = dce_virtual_crtc_destroy,
  108. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  109. };
  110. static void dce_virtual_crtc_dpms(struct drm_crtc *crtc, int mode)
  111. {
  112. struct drm_device *dev = crtc->dev;
  113. struct amdgpu_device *adev = dev->dev_private;
  114. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  115. unsigned type;
  116. if (amdgpu_sriov_vf(adev))
  117. return;
  118. switch (mode) {
  119. case DRM_MODE_DPMS_ON:
  120. amdgpu_crtc->enabled = true;
  121. /* Make sure VBLANK interrupts are still enabled */
  122. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  123. amdgpu_crtc->crtc_id);
  124. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  125. drm_crtc_vblank_on(crtc);
  126. break;
  127. case DRM_MODE_DPMS_STANDBY:
  128. case DRM_MODE_DPMS_SUSPEND:
  129. case DRM_MODE_DPMS_OFF:
  130. drm_crtc_vblank_off(crtc);
  131. amdgpu_crtc->enabled = false;
  132. break;
  133. }
  134. }
  135. static void dce_virtual_crtc_prepare(struct drm_crtc *crtc)
  136. {
  137. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  138. }
  139. static void dce_virtual_crtc_commit(struct drm_crtc *crtc)
  140. {
  141. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  142. }
  143. static void dce_virtual_crtc_disable(struct drm_crtc *crtc)
  144. {
  145. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  146. dce_virtual_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  147. if (crtc->primary->fb) {
  148. int r;
  149. struct amdgpu_bo *abo;
  150. abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
  151. r = amdgpu_bo_reserve(abo, true);
  152. if (unlikely(r))
  153. DRM_ERROR("failed to reserve abo before unpin\n");
  154. else {
  155. amdgpu_bo_unpin(abo);
  156. amdgpu_bo_unreserve(abo);
  157. }
  158. }
  159. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  160. amdgpu_crtc->encoder = NULL;
  161. amdgpu_crtc->connector = NULL;
  162. }
  163. static int dce_virtual_crtc_mode_set(struct drm_crtc *crtc,
  164. struct drm_display_mode *mode,
  165. struct drm_display_mode *adjusted_mode,
  166. int x, int y, struct drm_framebuffer *old_fb)
  167. {
  168. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  169. /* update the hw version fpr dpm */
  170. amdgpu_crtc->hw_mode = *adjusted_mode;
  171. return 0;
  172. }
  173. static bool dce_virtual_crtc_mode_fixup(struct drm_crtc *crtc,
  174. const struct drm_display_mode *mode,
  175. struct drm_display_mode *adjusted_mode)
  176. {
  177. return true;
  178. }
  179. static int dce_virtual_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  180. struct drm_framebuffer *old_fb)
  181. {
  182. return 0;
  183. }
  184. static int dce_virtual_crtc_set_base_atomic(struct drm_crtc *crtc,
  185. struct drm_framebuffer *fb,
  186. int x, int y, enum mode_set_atomic state)
  187. {
  188. return 0;
  189. }
  190. static const struct drm_crtc_helper_funcs dce_virtual_crtc_helper_funcs = {
  191. .dpms = dce_virtual_crtc_dpms,
  192. .mode_fixup = dce_virtual_crtc_mode_fixup,
  193. .mode_set = dce_virtual_crtc_mode_set,
  194. .mode_set_base = dce_virtual_crtc_set_base,
  195. .mode_set_base_atomic = dce_virtual_crtc_set_base_atomic,
  196. .prepare = dce_virtual_crtc_prepare,
  197. .commit = dce_virtual_crtc_commit,
  198. .disable = dce_virtual_crtc_disable,
  199. };
  200. static int dce_virtual_crtc_init(struct amdgpu_device *adev, int index)
  201. {
  202. struct amdgpu_crtc *amdgpu_crtc;
  203. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  204. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  205. if (amdgpu_crtc == NULL)
  206. return -ENOMEM;
  207. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_virtual_crtc_funcs);
  208. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  209. amdgpu_crtc->crtc_id = index;
  210. adev->mode_info.crtcs[index] = amdgpu_crtc;
  211. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  212. amdgpu_crtc->encoder = NULL;
  213. amdgpu_crtc->connector = NULL;
  214. amdgpu_crtc->vsync_timer_enabled = AMDGPU_IRQ_STATE_DISABLE;
  215. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_virtual_crtc_helper_funcs);
  216. return 0;
  217. }
  218. static int dce_virtual_early_init(void *handle)
  219. {
  220. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  221. dce_virtual_set_display_funcs(adev);
  222. dce_virtual_set_irq_funcs(adev);
  223. adev->mode_info.num_hpd = 1;
  224. adev->mode_info.num_dig = 1;
  225. return 0;
  226. }
  227. static struct drm_encoder *
  228. dce_virtual_encoder(struct drm_connector *connector)
  229. {
  230. struct drm_encoder *encoder;
  231. int i;
  232. drm_connector_for_each_possible_encoder(connector, encoder, i) {
  233. if (encoder->encoder_type == DRM_MODE_ENCODER_VIRTUAL)
  234. return encoder;
  235. }
  236. /* pick the first one */
  237. drm_connector_for_each_possible_encoder(connector, encoder, i)
  238. return encoder;
  239. return NULL;
  240. }
  241. static int dce_virtual_get_modes(struct drm_connector *connector)
  242. {
  243. struct drm_device *dev = connector->dev;
  244. struct drm_display_mode *mode = NULL;
  245. unsigned i;
  246. static const struct mode_size {
  247. int w;
  248. int h;
  249. } common_modes[17] = {
  250. { 640, 480},
  251. { 720, 480},
  252. { 800, 600},
  253. { 848, 480},
  254. {1024, 768},
  255. {1152, 768},
  256. {1280, 720},
  257. {1280, 800},
  258. {1280, 854},
  259. {1280, 960},
  260. {1280, 1024},
  261. {1440, 900},
  262. {1400, 1050},
  263. {1680, 1050},
  264. {1600, 1200},
  265. {1920, 1080},
  266. {1920, 1200}
  267. };
  268. for (i = 0; i < 17; i++) {
  269. mode = drm_cvt_mode(dev, common_modes[i].w, common_modes[i].h, 60, false, false, false);
  270. drm_mode_probed_add(connector, mode);
  271. }
  272. return 0;
  273. }
  274. static enum drm_mode_status dce_virtual_mode_valid(struct drm_connector *connector,
  275. struct drm_display_mode *mode)
  276. {
  277. return MODE_OK;
  278. }
  279. static int
  280. dce_virtual_dpms(struct drm_connector *connector, int mode)
  281. {
  282. return 0;
  283. }
  284. static int
  285. dce_virtual_set_property(struct drm_connector *connector,
  286. struct drm_property *property,
  287. uint64_t val)
  288. {
  289. return 0;
  290. }
  291. static void dce_virtual_destroy(struct drm_connector *connector)
  292. {
  293. drm_connector_unregister(connector);
  294. drm_connector_cleanup(connector);
  295. kfree(connector);
  296. }
  297. static void dce_virtual_force(struct drm_connector *connector)
  298. {
  299. return;
  300. }
  301. static const struct drm_connector_helper_funcs dce_virtual_connector_helper_funcs = {
  302. .get_modes = dce_virtual_get_modes,
  303. .mode_valid = dce_virtual_mode_valid,
  304. .best_encoder = dce_virtual_encoder,
  305. };
  306. static const struct drm_connector_funcs dce_virtual_connector_funcs = {
  307. .dpms = dce_virtual_dpms,
  308. .fill_modes = drm_helper_probe_single_connector_modes,
  309. .set_property = dce_virtual_set_property,
  310. .destroy = dce_virtual_destroy,
  311. .force = dce_virtual_force,
  312. };
  313. static int dce_virtual_sw_init(void *handle)
  314. {
  315. int r, i;
  316. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  317. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_SMU_DISP_TIMER2_TRIGGER, &adev->crtc_irq);
  318. if (r)
  319. return r;
  320. adev->ddev->max_vblank_count = 0;
  321. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  322. adev->ddev->mode_config.max_width = 16384;
  323. adev->ddev->mode_config.max_height = 16384;
  324. adev->ddev->mode_config.preferred_depth = 24;
  325. adev->ddev->mode_config.prefer_shadow = 1;
  326. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  327. r = amdgpu_display_modeset_create_props(adev);
  328. if (r)
  329. return r;
  330. adev->ddev->mode_config.max_width = 16384;
  331. adev->ddev->mode_config.max_height = 16384;
  332. /* allocate crtcs, encoders, connectors */
  333. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  334. r = dce_virtual_crtc_init(adev, i);
  335. if (r)
  336. return r;
  337. r = dce_virtual_connector_encoder_init(adev, i);
  338. if (r)
  339. return r;
  340. }
  341. drm_kms_helper_poll_init(adev->ddev);
  342. adev->mode_info.mode_config_initialized = true;
  343. return 0;
  344. }
  345. static int dce_virtual_sw_fini(void *handle)
  346. {
  347. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  348. kfree(adev->mode_info.bios_hardcoded_edid);
  349. drm_kms_helper_poll_fini(adev->ddev);
  350. drm_mode_config_cleanup(adev->ddev);
  351. /* clear crtcs pointer to avoid dce irq finish routine access freed data */
  352. memset(adev->mode_info.crtcs, 0, sizeof(adev->mode_info.crtcs[0]) * AMDGPU_MAX_CRTCS);
  353. adev->mode_info.mode_config_initialized = false;
  354. return 0;
  355. }
  356. static int dce_virtual_hw_init(void *handle)
  357. {
  358. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  359. switch (adev->asic_type) {
  360. #ifdef CONFIG_DRM_AMDGPU_SI
  361. case CHIP_TAHITI:
  362. case CHIP_PITCAIRN:
  363. case CHIP_VERDE:
  364. case CHIP_OLAND:
  365. dce_v6_0_disable_dce(adev);
  366. break;
  367. #endif
  368. #ifdef CONFIG_DRM_AMDGPU_CIK
  369. case CHIP_BONAIRE:
  370. case CHIP_HAWAII:
  371. case CHIP_KAVERI:
  372. case CHIP_KABINI:
  373. case CHIP_MULLINS:
  374. dce_v8_0_disable_dce(adev);
  375. break;
  376. #endif
  377. case CHIP_FIJI:
  378. case CHIP_TONGA:
  379. dce_v10_0_disable_dce(adev);
  380. break;
  381. case CHIP_CARRIZO:
  382. case CHIP_STONEY:
  383. case CHIP_POLARIS10:
  384. case CHIP_POLARIS11:
  385. case CHIP_VEGAM:
  386. dce_v11_0_disable_dce(adev);
  387. break;
  388. case CHIP_TOPAZ:
  389. #ifdef CONFIG_DRM_AMDGPU_SI
  390. case CHIP_HAINAN:
  391. #endif
  392. /* no DCE */
  393. break;
  394. case CHIP_VEGA10:
  395. case CHIP_VEGA12:
  396. case CHIP_VEGA20:
  397. break;
  398. default:
  399. DRM_ERROR("Virtual display unsupported ASIC type: 0x%X\n", adev->asic_type);
  400. }
  401. return 0;
  402. }
  403. static int dce_virtual_hw_fini(void *handle)
  404. {
  405. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  406. int i = 0;
  407. for (i = 0; i<adev->mode_info.num_crtc; i++)
  408. if (adev->mode_info.crtcs[i])
  409. dce_virtual_set_crtc_vblank_interrupt_state(adev, i, AMDGPU_IRQ_STATE_DISABLE);
  410. return 0;
  411. }
  412. static int dce_virtual_suspend(void *handle)
  413. {
  414. return dce_virtual_hw_fini(handle);
  415. }
  416. static int dce_virtual_resume(void *handle)
  417. {
  418. return dce_virtual_hw_init(handle);
  419. }
  420. static bool dce_virtual_is_idle(void *handle)
  421. {
  422. return true;
  423. }
  424. static int dce_virtual_wait_for_idle(void *handle)
  425. {
  426. return 0;
  427. }
  428. static int dce_virtual_soft_reset(void *handle)
  429. {
  430. return 0;
  431. }
  432. static int dce_virtual_set_clockgating_state(void *handle,
  433. enum amd_clockgating_state state)
  434. {
  435. return 0;
  436. }
  437. static int dce_virtual_set_powergating_state(void *handle,
  438. enum amd_powergating_state state)
  439. {
  440. return 0;
  441. }
  442. static const struct amd_ip_funcs dce_virtual_ip_funcs = {
  443. .name = "dce_virtual",
  444. .early_init = dce_virtual_early_init,
  445. .late_init = NULL,
  446. .sw_init = dce_virtual_sw_init,
  447. .sw_fini = dce_virtual_sw_fini,
  448. .hw_init = dce_virtual_hw_init,
  449. .hw_fini = dce_virtual_hw_fini,
  450. .suspend = dce_virtual_suspend,
  451. .resume = dce_virtual_resume,
  452. .is_idle = dce_virtual_is_idle,
  453. .wait_for_idle = dce_virtual_wait_for_idle,
  454. .soft_reset = dce_virtual_soft_reset,
  455. .set_clockgating_state = dce_virtual_set_clockgating_state,
  456. .set_powergating_state = dce_virtual_set_powergating_state,
  457. };
  458. /* these are handled by the primary encoders */
  459. static void dce_virtual_encoder_prepare(struct drm_encoder *encoder)
  460. {
  461. return;
  462. }
  463. static void dce_virtual_encoder_commit(struct drm_encoder *encoder)
  464. {
  465. return;
  466. }
  467. static void
  468. dce_virtual_encoder_mode_set(struct drm_encoder *encoder,
  469. struct drm_display_mode *mode,
  470. struct drm_display_mode *adjusted_mode)
  471. {
  472. return;
  473. }
  474. static void dce_virtual_encoder_disable(struct drm_encoder *encoder)
  475. {
  476. return;
  477. }
  478. static void
  479. dce_virtual_encoder_dpms(struct drm_encoder *encoder, int mode)
  480. {
  481. return;
  482. }
  483. static bool dce_virtual_encoder_mode_fixup(struct drm_encoder *encoder,
  484. const struct drm_display_mode *mode,
  485. struct drm_display_mode *adjusted_mode)
  486. {
  487. return true;
  488. }
  489. static const struct drm_encoder_helper_funcs dce_virtual_encoder_helper_funcs = {
  490. .dpms = dce_virtual_encoder_dpms,
  491. .mode_fixup = dce_virtual_encoder_mode_fixup,
  492. .prepare = dce_virtual_encoder_prepare,
  493. .mode_set = dce_virtual_encoder_mode_set,
  494. .commit = dce_virtual_encoder_commit,
  495. .disable = dce_virtual_encoder_disable,
  496. };
  497. static void dce_virtual_encoder_destroy(struct drm_encoder *encoder)
  498. {
  499. drm_encoder_cleanup(encoder);
  500. kfree(encoder);
  501. }
  502. static const struct drm_encoder_funcs dce_virtual_encoder_funcs = {
  503. .destroy = dce_virtual_encoder_destroy,
  504. };
  505. static int dce_virtual_connector_encoder_init(struct amdgpu_device *adev,
  506. int index)
  507. {
  508. struct drm_encoder *encoder;
  509. struct drm_connector *connector;
  510. /* add a new encoder */
  511. encoder = kzalloc(sizeof(struct drm_encoder), GFP_KERNEL);
  512. if (!encoder)
  513. return -ENOMEM;
  514. encoder->possible_crtcs = 1 << index;
  515. drm_encoder_init(adev->ddev, encoder, &dce_virtual_encoder_funcs,
  516. DRM_MODE_ENCODER_VIRTUAL, NULL);
  517. drm_encoder_helper_add(encoder, &dce_virtual_encoder_helper_funcs);
  518. connector = kzalloc(sizeof(struct drm_connector), GFP_KERNEL);
  519. if (!connector) {
  520. kfree(encoder);
  521. return -ENOMEM;
  522. }
  523. /* add a new connector */
  524. drm_connector_init(adev->ddev, connector, &dce_virtual_connector_funcs,
  525. DRM_MODE_CONNECTOR_VIRTUAL);
  526. drm_connector_helper_add(connector, &dce_virtual_connector_helper_funcs);
  527. connector->display_info.subpixel_order = SubPixelHorizontalRGB;
  528. connector->interlace_allowed = false;
  529. connector->doublescan_allowed = false;
  530. drm_connector_register(connector);
  531. /* link them */
  532. drm_connector_attach_encoder(connector, encoder);
  533. return 0;
  534. }
  535. static const struct amdgpu_display_funcs dce_virtual_display_funcs = {
  536. .bandwidth_update = &dce_virtual_bandwidth_update,
  537. .vblank_get_counter = &dce_virtual_vblank_get_counter,
  538. .backlight_set_level = NULL,
  539. .backlight_get_level = NULL,
  540. .hpd_sense = &dce_virtual_hpd_sense,
  541. .hpd_set_polarity = &dce_virtual_hpd_set_polarity,
  542. .hpd_get_gpio_reg = &dce_virtual_hpd_get_gpio_reg,
  543. .page_flip = &dce_virtual_page_flip,
  544. .page_flip_get_scanoutpos = &dce_virtual_crtc_get_scanoutpos,
  545. .add_encoder = NULL,
  546. .add_connector = NULL,
  547. };
  548. static void dce_virtual_set_display_funcs(struct amdgpu_device *adev)
  549. {
  550. if (adev->mode_info.funcs == NULL)
  551. adev->mode_info.funcs = &dce_virtual_display_funcs;
  552. }
  553. static int dce_virtual_pageflip(struct amdgpu_device *adev,
  554. unsigned crtc_id)
  555. {
  556. unsigned long flags;
  557. struct amdgpu_crtc *amdgpu_crtc;
  558. struct amdgpu_flip_work *works;
  559. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  560. if (crtc_id >= adev->mode_info.num_crtc) {
  561. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  562. return -EINVAL;
  563. }
  564. /* IRQ could occur when in initial stage */
  565. if (amdgpu_crtc == NULL)
  566. return 0;
  567. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  568. works = amdgpu_crtc->pflip_works;
  569. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  570. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  571. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  572. amdgpu_crtc->pflip_status,
  573. AMDGPU_FLIP_SUBMITTED);
  574. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  575. return 0;
  576. }
  577. /* page flip completed. clean up */
  578. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  579. amdgpu_crtc->pflip_works = NULL;
  580. /* wakeup usersapce */
  581. if (works->event)
  582. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  583. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  584. drm_crtc_vblank_put(&amdgpu_crtc->base);
  585. schedule_work(&works->unpin_work);
  586. return 0;
  587. }
  588. static enum hrtimer_restart dce_virtual_vblank_timer_handle(struct hrtimer *vblank_timer)
  589. {
  590. struct amdgpu_crtc *amdgpu_crtc = container_of(vblank_timer,
  591. struct amdgpu_crtc, vblank_timer);
  592. struct drm_device *ddev = amdgpu_crtc->base.dev;
  593. struct amdgpu_device *adev = ddev->dev_private;
  594. drm_handle_vblank(ddev, amdgpu_crtc->crtc_id);
  595. dce_virtual_pageflip(adev, amdgpu_crtc->crtc_id);
  596. hrtimer_start(vblank_timer, DCE_VIRTUAL_VBLANK_PERIOD,
  597. HRTIMER_MODE_REL);
  598. return HRTIMER_NORESTART;
  599. }
  600. static void dce_virtual_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  601. int crtc,
  602. enum amdgpu_interrupt_state state)
  603. {
  604. if (crtc >= adev->mode_info.num_crtc || !adev->mode_info.crtcs[crtc]) {
  605. DRM_DEBUG("invalid crtc %d\n", crtc);
  606. return;
  607. }
  608. if (state && !adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  609. DRM_DEBUG("Enable software vsync timer\n");
  610. hrtimer_init(&adev->mode_info.crtcs[crtc]->vblank_timer,
  611. CLOCK_MONOTONIC, HRTIMER_MODE_REL);
  612. hrtimer_set_expires(&adev->mode_info.crtcs[crtc]->vblank_timer,
  613. DCE_VIRTUAL_VBLANK_PERIOD);
  614. adev->mode_info.crtcs[crtc]->vblank_timer.function =
  615. dce_virtual_vblank_timer_handle;
  616. hrtimer_start(&adev->mode_info.crtcs[crtc]->vblank_timer,
  617. DCE_VIRTUAL_VBLANK_PERIOD, HRTIMER_MODE_REL);
  618. } else if (!state && adev->mode_info.crtcs[crtc]->vsync_timer_enabled) {
  619. DRM_DEBUG("Disable software vsync timer\n");
  620. hrtimer_cancel(&adev->mode_info.crtcs[crtc]->vblank_timer);
  621. }
  622. adev->mode_info.crtcs[crtc]->vsync_timer_enabled = state;
  623. DRM_DEBUG("[FM]set crtc %d vblank interrupt state %d\n", crtc, state);
  624. }
  625. static int dce_virtual_set_crtc_irq_state(struct amdgpu_device *adev,
  626. struct amdgpu_irq_src *source,
  627. unsigned type,
  628. enum amdgpu_interrupt_state state)
  629. {
  630. if (type > AMDGPU_CRTC_IRQ_VBLANK6)
  631. return -EINVAL;
  632. dce_virtual_set_crtc_vblank_interrupt_state(adev, type, state);
  633. return 0;
  634. }
  635. static const struct amdgpu_irq_src_funcs dce_virtual_crtc_irq_funcs = {
  636. .set = dce_virtual_set_crtc_irq_state,
  637. .process = NULL,
  638. };
  639. static void dce_virtual_set_irq_funcs(struct amdgpu_device *adev)
  640. {
  641. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VBLANK6 + 1;
  642. adev->crtc_irq.funcs = &dce_virtual_crtc_irq_funcs;
  643. }
  644. const struct amdgpu_ip_block_version dce_virtual_ip_block =
  645. {
  646. .type = AMD_IP_BLOCK_TYPE_DCE,
  647. .major = 1,
  648. .minor = 0,
  649. .rev = 0,
  650. .funcs = &dce_virtual_ip_funcs,
  651. };