dce_v10_0.c 111 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612
  1. /*
  2. * Copyright 2014 Advanced Micro Devices, Inc.
  3. *
  4. * Permission is hereby granted, free of charge, to any person obtaining a
  5. * copy of this software and associated documentation files (the "Software"),
  6. * to deal in the Software without restriction, including without limitation
  7. * the rights to use, copy, modify, merge, publish, distribute, sublicense,
  8. * and/or sell copies of the Software, and to permit persons to whom the
  9. * Software is furnished to do so, subject to the following conditions:
  10. *
  11. * The above copyright notice and this permission notice shall be included in
  12. * all copies or substantial portions of the Software.
  13. *
  14. * THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND, EXPRESS OR
  15. * IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF MERCHANTABILITY,
  16. * FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT. IN NO EVENT SHALL
  17. * THE COPYRIGHT HOLDER(S) OR AUTHOR(S) BE LIABLE FOR ANY CLAIM, DAMAGES OR
  18. * OTHER LIABILITY, WHETHER IN AN ACTION OF CONTRACT, TORT OR OTHERWISE,
  19. * ARISING FROM, OUT OF OR IN CONNECTION WITH THE SOFTWARE OR THE USE OR
  20. * OTHER DEALINGS IN THE SOFTWARE.
  21. *
  22. */
  23. #include <drm/drmP.h>
  24. #include "amdgpu.h"
  25. #include "amdgpu_pm.h"
  26. #include "amdgpu_i2c.h"
  27. #include "vid.h"
  28. #include "atom.h"
  29. #include "amdgpu_atombios.h"
  30. #include "atombios_crtc.h"
  31. #include "atombios_encoders.h"
  32. #include "amdgpu_pll.h"
  33. #include "amdgpu_connectors.h"
  34. #include "dce_v10_0.h"
  35. #include "dce/dce_10_0_d.h"
  36. #include "dce/dce_10_0_sh_mask.h"
  37. #include "dce/dce_10_0_enum.h"
  38. #include "oss/oss_3_0_d.h"
  39. #include "oss/oss_3_0_sh_mask.h"
  40. #include "gmc/gmc_8_1_d.h"
  41. #include "gmc/gmc_8_1_sh_mask.h"
  42. #include "ivsrcid/ivsrcid_vislands30.h"
  43. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev);
  44. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev);
  45. static const u32 crtc_offsets[] =
  46. {
  47. CRTC0_REGISTER_OFFSET,
  48. CRTC1_REGISTER_OFFSET,
  49. CRTC2_REGISTER_OFFSET,
  50. CRTC3_REGISTER_OFFSET,
  51. CRTC4_REGISTER_OFFSET,
  52. CRTC5_REGISTER_OFFSET,
  53. CRTC6_REGISTER_OFFSET
  54. };
  55. static const u32 hpd_offsets[] =
  56. {
  57. HPD0_REGISTER_OFFSET,
  58. HPD1_REGISTER_OFFSET,
  59. HPD2_REGISTER_OFFSET,
  60. HPD3_REGISTER_OFFSET,
  61. HPD4_REGISTER_OFFSET,
  62. HPD5_REGISTER_OFFSET
  63. };
  64. static const uint32_t dig_offsets[] = {
  65. DIG0_REGISTER_OFFSET,
  66. DIG1_REGISTER_OFFSET,
  67. DIG2_REGISTER_OFFSET,
  68. DIG3_REGISTER_OFFSET,
  69. DIG4_REGISTER_OFFSET,
  70. DIG5_REGISTER_OFFSET,
  71. DIG6_REGISTER_OFFSET
  72. };
  73. static const struct {
  74. uint32_t reg;
  75. uint32_t vblank;
  76. uint32_t vline;
  77. uint32_t hpd;
  78. } interrupt_status_offsets[] = { {
  79. .reg = mmDISP_INTERRUPT_STATUS,
  80. .vblank = DISP_INTERRUPT_STATUS__LB_D1_VBLANK_INTERRUPT_MASK,
  81. .vline = DISP_INTERRUPT_STATUS__LB_D1_VLINE_INTERRUPT_MASK,
  82. .hpd = DISP_INTERRUPT_STATUS__DC_HPD1_INTERRUPT_MASK
  83. }, {
  84. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE,
  85. .vblank = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VBLANK_INTERRUPT_MASK,
  86. .vline = DISP_INTERRUPT_STATUS_CONTINUE__LB_D2_VLINE_INTERRUPT_MASK,
  87. .hpd = DISP_INTERRUPT_STATUS_CONTINUE__DC_HPD2_INTERRUPT_MASK
  88. }, {
  89. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE2,
  90. .vblank = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VBLANK_INTERRUPT_MASK,
  91. .vline = DISP_INTERRUPT_STATUS_CONTINUE2__LB_D3_VLINE_INTERRUPT_MASK,
  92. .hpd = DISP_INTERRUPT_STATUS_CONTINUE2__DC_HPD3_INTERRUPT_MASK
  93. }, {
  94. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE3,
  95. .vblank = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VBLANK_INTERRUPT_MASK,
  96. .vline = DISP_INTERRUPT_STATUS_CONTINUE3__LB_D4_VLINE_INTERRUPT_MASK,
  97. .hpd = DISP_INTERRUPT_STATUS_CONTINUE3__DC_HPD4_INTERRUPT_MASK
  98. }, {
  99. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE4,
  100. .vblank = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VBLANK_INTERRUPT_MASK,
  101. .vline = DISP_INTERRUPT_STATUS_CONTINUE4__LB_D5_VLINE_INTERRUPT_MASK,
  102. .hpd = DISP_INTERRUPT_STATUS_CONTINUE4__DC_HPD5_INTERRUPT_MASK
  103. }, {
  104. .reg = mmDISP_INTERRUPT_STATUS_CONTINUE5,
  105. .vblank = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VBLANK_INTERRUPT_MASK,
  106. .vline = DISP_INTERRUPT_STATUS_CONTINUE5__LB_D6_VLINE_INTERRUPT_MASK,
  107. .hpd = DISP_INTERRUPT_STATUS_CONTINUE5__DC_HPD6_INTERRUPT_MASK
  108. } };
  109. static const u32 golden_settings_tonga_a11[] =
  110. {
  111. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  112. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  113. mmFBC_MISC, 0x1f311fff, 0x12300000,
  114. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  115. };
  116. static const u32 tonga_mgcg_cgcg_init[] =
  117. {
  118. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  119. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  120. };
  121. static const u32 golden_settings_fiji_a10[] =
  122. {
  123. mmDCI_CLK_CNTL, 0x00000080, 0x00000000,
  124. mmFBC_DEBUG_COMP, 0x000000f0, 0x00000070,
  125. mmFBC_MISC, 0x1f311fff, 0x12300000,
  126. mmHDMI_CONTROL, 0x31000111, 0x00000011,
  127. };
  128. static const u32 fiji_mgcg_cgcg_init[] =
  129. {
  130. mmXDMA_CLOCK_GATING_CNTL, 0xffffffff, 0x00000100,
  131. mmXDMA_MEM_POWER_CNTL, 0x00000101, 0x00000000,
  132. };
  133. static void dce_v10_0_init_golden_registers(struct amdgpu_device *adev)
  134. {
  135. switch (adev->asic_type) {
  136. case CHIP_FIJI:
  137. amdgpu_device_program_register_sequence(adev,
  138. fiji_mgcg_cgcg_init,
  139. ARRAY_SIZE(fiji_mgcg_cgcg_init));
  140. amdgpu_device_program_register_sequence(adev,
  141. golden_settings_fiji_a10,
  142. ARRAY_SIZE(golden_settings_fiji_a10));
  143. break;
  144. case CHIP_TONGA:
  145. amdgpu_device_program_register_sequence(adev,
  146. tonga_mgcg_cgcg_init,
  147. ARRAY_SIZE(tonga_mgcg_cgcg_init));
  148. amdgpu_device_program_register_sequence(adev,
  149. golden_settings_tonga_a11,
  150. ARRAY_SIZE(golden_settings_tonga_a11));
  151. break;
  152. default:
  153. break;
  154. }
  155. }
  156. static u32 dce_v10_0_audio_endpt_rreg(struct amdgpu_device *adev,
  157. u32 block_offset, u32 reg)
  158. {
  159. unsigned long flags;
  160. u32 r;
  161. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  162. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  163. r = RREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset);
  164. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  165. return r;
  166. }
  167. static void dce_v10_0_audio_endpt_wreg(struct amdgpu_device *adev,
  168. u32 block_offset, u32 reg, u32 v)
  169. {
  170. unsigned long flags;
  171. spin_lock_irqsave(&adev->audio_endpt_idx_lock, flags);
  172. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_INDEX + block_offset, reg);
  173. WREG32(mmAZALIA_F0_CODEC_ENDPOINT_DATA + block_offset, v);
  174. spin_unlock_irqrestore(&adev->audio_endpt_idx_lock, flags);
  175. }
  176. static u32 dce_v10_0_vblank_get_counter(struct amdgpu_device *adev, int crtc)
  177. {
  178. if (crtc >= adev->mode_info.num_crtc)
  179. return 0;
  180. else
  181. return RREG32(mmCRTC_STATUS_FRAME_COUNT + crtc_offsets[crtc]);
  182. }
  183. static void dce_v10_0_pageflip_interrupt_init(struct amdgpu_device *adev)
  184. {
  185. unsigned i;
  186. /* Enable pflip interrupts */
  187. for (i = 0; i < adev->mode_info.num_crtc; i++)
  188. amdgpu_irq_get(adev, &adev->pageflip_irq, i);
  189. }
  190. static void dce_v10_0_pageflip_interrupt_fini(struct amdgpu_device *adev)
  191. {
  192. unsigned i;
  193. /* Disable pflip interrupts */
  194. for (i = 0; i < adev->mode_info.num_crtc; i++)
  195. amdgpu_irq_put(adev, &adev->pageflip_irq, i);
  196. }
  197. /**
  198. * dce_v10_0_page_flip - pageflip callback.
  199. *
  200. * @adev: amdgpu_device pointer
  201. * @crtc_id: crtc to cleanup pageflip on
  202. * @crtc_base: new address of the crtc (GPU MC address)
  203. *
  204. * Triggers the actual pageflip by updating the primary
  205. * surface base address.
  206. */
  207. static void dce_v10_0_page_flip(struct amdgpu_device *adev,
  208. int crtc_id, u64 crtc_base, bool async)
  209. {
  210. struct amdgpu_crtc *amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  211. u32 tmp;
  212. /* flip at hsync for async, default is vsync */
  213. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  214. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  215. GRPH_SURFACE_UPDATE_H_RETRACE_EN, async ? 1 : 0);
  216. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  217. /* update the primary scanout address */
  218. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  219. upper_32_bits(crtc_base));
  220. /* writing to the low address triggers the update */
  221. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  222. lower_32_bits(crtc_base));
  223. /* post the write */
  224. RREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset);
  225. }
  226. static int dce_v10_0_crtc_get_scanoutpos(struct amdgpu_device *adev, int crtc,
  227. u32 *vbl, u32 *position)
  228. {
  229. if ((crtc < 0) || (crtc >= adev->mode_info.num_crtc))
  230. return -EINVAL;
  231. *vbl = RREG32(mmCRTC_V_BLANK_START_END + crtc_offsets[crtc]);
  232. *position = RREG32(mmCRTC_STATUS_POSITION + crtc_offsets[crtc]);
  233. return 0;
  234. }
  235. /**
  236. * dce_v10_0_hpd_sense - hpd sense callback.
  237. *
  238. * @adev: amdgpu_device pointer
  239. * @hpd: hpd (hotplug detect) pin
  240. *
  241. * Checks if a digital monitor is connected (evergreen+).
  242. * Returns true if connected, false if not connected.
  243. */
  244. static bool dce_v10_0_hpd_sense(struct amdgpu_device *adev,
  245. enum amdgpu_hpd_id hpd)
  246. {
  247. bool connected = false;
  248. if (hpd >= adev->mode_info.num_hpd)
  249. return connected;
  250. if (RREG32(mmDC_HPD_INT_STATUS + hpd_offsets[hpd]) &
  251. DC_HPD_INT_STATUS__DC_HPD_SENSE_MASK)
  252. connected = true;
  253. return connected;
  254. }
  255. /**
  256. * dce_v10_0_hpd_set_polarity - hpd set polarity callback.
  257. *
  258. * @adev: amdgpu_device pointer
  259. * @hpd: hpd (hotplug detect) pin
  260. *
  261. * Set the polarity of the hpd pin (evergreen+).
  262. */
  263. static void dce_v10_0_hpd_set_polarity(struct amdgpu_device *adev,
  264. enum amdgpu_hpd_id hpd)
  265. {
  266. u32 tmp;
  267. bool connected = dce_v10_0_hpd_sense(adev, hpd);
  268. if (hpd >= adev->mode_info.num_hpd)
  269. return;
  270. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  271. if (connected)
  272. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 0);
  273. else
  274. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_POLARITY, 1);
  275. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  276. }
  277. /**
  278. * dce_v10_0_hpd_init - hpd setup callback.
  279. *
  280. * @adev: amdgpu_device pointer
  281. *
  282. * Setup the hpd pins used by the card (evergreen+).
  283. * Enable the pin, set the polarity, and enable the hpd interrupts.
  284. */
  285. static void dce_v10_0_hpd_init(struct amdgpu_device *adev)
  286. {
  287. struct drm_device *dev = adev->ddev;
  288. struct drm_connector *connector;
  289. u32 tmp;
  290. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  291. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  292. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  293. continue;
  294. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP ||
  295. connector->connector_type == DRM_MODE_CONNECTOR_LVDS) {
  296. /* don't try to enable hpd on eDP or LVDS avoid breaking the
  297. * aux dp channel on imac and help (but not completely fix)
  298. * https://bugzilla.redhat.com/show_bug.cgi?id=726143
  299. * also avoid interrupt storms during dpms.
  300. */
  301. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  302. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  303. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  304. continue;
  305. }
  306. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  307. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 1);
  308. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  309. tmp = RREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  310. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  311. DC_HPD_CONNECT_INT_DELAY,
  312. AMDGPU_HPD_CONNECT_INT_DELAY_IN_MS);
  313. tmp = REG_SET_FIELD(tmp, DC_HPD_TOGGLE_FILT_CNTL,
  314. DC_HPD_DISCONNECT_INT_DELAY,
  315. AMDGPU_HPD_DISCONNECT_INT_DELAY_IN_MS);
  316. WREG32(mmDC_HPD_TOGGLE_FILT_CNTL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  317. dce_v10_0_hpd_set_polarity(adev, amdgpu_connector->hpd.hpd);
  318. amdgpu_irq_get(adev, &adev->hpd_irq,
  319. amdgpu_connector->hpd.hpd);
  320. }
  321. }
  322. /**
  323. * dce_v10_0_hpd_fini - hpd tear down callback.
  324. *
  325. * @adev: amdgpu_device pointer
  326. *
  327. * Tear down the hpd pins used by the card (evergreen+).
  328. * Disable the hpd interrupts.
  329. */
  330. static void dce_v10_0_hpd_fini(struct amdgpu_device *adev)
  331. {
  332. struct drm_device *dev = adev->ddev;
  333. struct drm_connector *connector;
  334. u32 tmp;
  335. list_for_each_entry(connector, &dev->mode_config.connector_list, head) {
  336. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  337. if (amdgpu_connector->hpd.hpd >= adev->mode_info.num_hpd)
  338. continue;
  339. tmp = RREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd]);
  340. tmp = REG_SET_FIELD(tmp, DC_HPD_CONTROL, DC_HPD_EN, 0);
  341. WREG32(mmDC_HPD_CONTROL + hpd_offsets[amdgpu_connector->hpd.hpd], tmp);
  342. amdgpu_irq_put(adev, &adev->hpd_irq,
  343. amdgpu_connector->hpd.hpd);
  344. }
  345. }
  346. static u32 dce_v10_0_hpd_get_gpio_reg(struct amdgpu_device *adev)
  347. {
  348. return mmDC_GPIO_HPD_A;
  349. }
  350. static bool dce_v10_0_is_display_hung(struct amdgpu_device *adev)
  351. {
  352. u32 crtc_hung = 0;
  353. u32 crtc_status[6];
  354. u32 i, j, tmp;
  355. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  356. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  357. if (REG_GET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN)) {
  358. crtc_status[i] = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  359. crtc_hung |= (1 << i);
  360. }
  361. }
  362. for (j = 0; j < 10; j++) {
  363. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  364. if (crtc_hung & (1 << i)) {
  365. tmp = RREG32(mmCRTC_STATUS_HV_COUNT + crtc_offsets[i]);
  366. if (tmp != crtc_status[i])
  367. crtc_hung &= ~(1 << i);
  368. }
  369. }
  370. if (crtc_hung == 0)
  371. return false;
  372. udelay(100);
  373. }
  374. return true;
  375. }
  376. static void dce_v10_0_set_vga_render_state(struct amdgpu_device *adev,
  377. bool render)
  378. {
  379. u32 tmp;
  380. /* Lockout access through VGA aperture*/
  381. tmp = RREG32(mmVGA_HDP_CONTROL);
  382. if (render)
  383. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 0);
  384. else
  385. tmp = REG_SET_FIELD(tmp, VGA_HDP_CONTROL, VGA_MEMORY_DISABLE, 1);
  386. WREG32(mmVGA_HDP_CONTROL, tmp);
  387. /* disable VGA render */
  388. tmp = RREG32(mmVGA_RENDER_CONTROL);
  389. if (render)
  390. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 1);
  391. else
  392. tmp = REG_SET_FIELD(tmp, VGA_RENDER_CONTROL, VGA_VSTATUS_CNTL, 0);
  393. WREG32(mmVGA_RENDER_CONTROL, tmp);
  394. }
  395. static int dce_v10_0_get_num_crtc(struct amdgpu_device *adev)
  396. {
  397. int num_crtc = 0;
  398. switch (adev->asic_type) {
  399. case CHIP_FIJI:
  400. case CHIP_TONGA:
  401. num_crtc = 6;
  402. break;
  403. default:
  404. num_crtc = 0;
  405. }
  406. return num_crtc;
  407. }
  408. void dce_v10_0_disable_dce(struct amdgpu_device *adev)
  409. {
  410. /*Disable VGA render and enabled crtc, if has DCE engine*/
  411. if (amdgpu_atombios_has_dce_engine_info(adev)) {
  412. u32 tmp;
  413. int crtc_enabled, i;
  414. dce_v10_0_set_vga_render_state(adev, false);
  415. /*Disable crtc*/
  416. for (i = 0; i < dce_v10_0_get_num_crtc(adev); i++) {
  417. crtc_enabled = REG_GET_FIELD(RREG32(mmCRTC_CONTROL + crtc_offsets[i]),
  418. CRTC_CONTROL, CRTC_MASTER_EN);
  419. if (crtc_enabled) {
  420. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 1);
  421. tmp = RREG32(mmCRTC_CONTROL + crtc_offsets[i]);
  422. tmp = REG_SET_FIELD(tmp, CRTC_CONTROL, CRTC_MASTER_EN, 0);
  423. WREG32(mmCRTC_CONTROL + crtc_offsets[i], tmp);
  424. WREG32(mmCRTC_UPDATE_LOCK + crtc_offsets[i], 0);
  425. }
  426. }
  427. }
  428. }
  429. static void dce_v10_0_program_fmt(struct drm_encoder *encoder)
  430. {
  431. struct drm_device *dev = encoder->dev;
  432. struct amdgpu_device *adev = dev->dev_private;
  433. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  434. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  435. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  436. int bpc = 0;
  437. u32 tmp = 0;
  438. enum amdgpu_connector_dither dither = AMDGPU_FMT_DITHER_DISABLE;
  439. if (connector) {
  440. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  441. bpc = amdgpu_connector_get_monitor_bpc(connector);
  442. dither = amdgpu_connector->dither;
  443. }
  444. /* LVDS/eDP FMT is set up by atom */
  445. if (amdgpu_encoder->devices & ATOM_DEVICE_LCD_SUPPORT)
  446. return;
  447. /* not needed for analog */
  448. if ((amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1) ||
  449. (amdgpu_encoder->encoder_id == ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2))
  450. return;
  451. if (bpc == 0)
  452. return;
  453. switch (bpc) {
  454. case 6:
  455. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  456. /* XXX sort out optimal dither settings */
  457. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  458. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  459. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  460. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 0);
  461. } else {
  462. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  463. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 0);
  464. }
  465. break;
  466. case 8:
  467. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  468. /* XXX sort out optimal dither settings */
  469. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  470. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  471. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  472. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  473. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 1);
  474. } else {
  475. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  476. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 1);
  477. }
  478. break;
  479. case 10:
  480. if (dither == AMDGPU_FMT_DITHER_ENABLE) {
  481. /* XXX sort out optimal dither settings */
  482. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_FRAME_RANDOM_ENABLE, 1);
  483. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_HIGHPASS_RANDOM_ENABLE, 1);
  484. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_RGB_RANDOM_ENABLE, 1);
  485. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_EN, 1);
  486. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_SPATIAL_DITHER_DEPTH, 2);
  487. } else {
  488. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_EN, 1);
  489. tmp = REG_SET_FIELD(tmp, FMT_BIT_DEPTH_CONTROL, FMT_TRUNCATE_DEPTH, 2);
  490. }
  491. break;
  492. default:
  493. /* not needed */
  494. break;
  495. }
  496. WREG32(mmFMT_BIT_DEPTH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  497. }
  498. /* display watermark setup */
  499. /**
  500. * dce_v10_0_line_buffer_adjust - Set up the line buffer
  501. *
  502. * @adev: amdgpu_device pointer
  503. * @amdgpu_crtc: the selected display controller
  504. * @mode: the current display mode on the selected display
  505. * controller
  506. *
  507. * Setup up the line buffer allocation for
  508. * the selected display controller (CIK).
  509. * Returns the line buffer size in pixels.
  510. */
  511. static u32 dce_v10_0_line_buffer_adjust(struct amdgpu_device *adev,
  512. struct amdgpu_crtc *amdgpu_crtc,
  513. struct drm_display_mode *mode)
  514. {
  515. u32 tmp, buffer_alloc, i, mem_cfg;
  516. u32 pipe_offset = amdgpu_crtc->crtc_id;
  517. /*
  518. * Line Buffer Setup
  519. * There are 6 line buffers, one for each display controllers.
  520. * There are 3 partitions per LB. Select the number of partitions
  521. * to enable based on the display width. For display widths larger
  522. * than 4096, you need use to use 2 display controllers and combine
  523. * them using the stereo blender.
  524. */
  525. if (amdgpu_crtc->base.enabled && mode) {
  526. if (mode->crtc_hdisplay < 1920) {
  527. mem_cfg = 1;
  528. buffer_alloc = 2;
  529. } else if (mode->crtc_hdisplay < 2560) {
  530. mem_cfg = 2;
  531. buffer_alloc = 2;
  532. } else if (mode->crtc_hdisplay < 4096) {
  533. mem_cfg = 0;
  534. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  535. } else {
  536. DRM_DEBUG_KMS("Mode too big for LB!\n");
  537. mem_cfg = 0;
  538. buffer_alloc = (adev->flags & AMD_IS_APU) ? 2 : 4;
  539. }
  540. } else {
  541. mem_cfg = 1;
  542. buffer_alloc = 0;
  543. }
  544. tmp = RREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset);
  545. tmp = REG_SET_FIELD(tmp, LB_MEMORY_CTRL, LB_MEMORY_CONFIG, mem_cfg);
  546. WREG32(mmLB_MEMORY_CTRL + amdgpu_crtc->crtc_offset, tmp);
  547. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  548. tmp = REG_SET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATED, buffer_alloc);
  549. WREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset, tmp);
  550. for (i = 0; i < adev->usec_timeout; i++) {
  551. tmp = RREG32(mmPIPE0_DMIF_BUFFER_CONTROL + pipe_offset);
  552. if (REG_GET_FIELD(tmp, PIPE0_DMIF_BUFFER_CONTROL, DMIF_BUFFERS_ALLOCATION_COMPLETED))
  553. break;
  554. udelay(1);
  555. }
  556. if (amdgpu_crtc->base.enabled && mode) {
  557. switch (mem_cfg) {
  558. case 0:
  559. default:
  560. return 4096 * 2;
  561. case 1:
  562. return 1920 * 2;
  563. case 2:
  564. return 2560 * 2;
  565. }
  566. }
  567. /* controller not enabled, so no lb used */
  568. return 0;
  569. }
  570. /**
  571. * cik_get_number_of_dram_channels - get the number of dram channels
  572. *
  573. * @adev: amdgpu_device pointer
  574. *
  575. * Look up the number of video ram channels (CIK).
  576. * Used for display watermark bandwidth calculations
  577. * Returns the number of dram channels
  578. */
  579. static u32 cik_get_number_of_dram_channels(struct amdgpu_device *adev)
  580. {
  581. u32 tmp = RREG32(mmMC_SHARED_CHMAP);
  582. switch (REG_GET_FIELD(tmp, MC_SHARED_CHMAP, NOOFCHAN)) {
  583. case 0:
  584. default:
  585. return 1;
  586. case 1:
  587. return 2;
  588. case 2:
  589. return 4;
  590. case 3:
  591. return 8;
  592. case 4:
  593. return 3;
  594. case 5:
  595. return 6;
  596. case 6:
  597. return 10;
  598. case 7:
  599. return 12;
  600. case 8:
  601. return 16;
  602. }
  603. }
  604. struct dce10_wm_params {
  605. u32 dram_channels; /* number of dram channels */
  606. u32 yclk; /* bandwidth per dram data pin in kHz */
  607. u32 sclk; /* engine clock in kHz */
  608. u32 disp_clk; /* display clock in kHz */
  609. u32 src_width; /* viewport width */
  610. u32 active_time; /* active display time in ns */
  611. u32 blank_time; /* blank time in ns */
  612. bool interlaced; /* mode is interlaced */
  613. fixed20_12 vsc; /* vertical scale ratio */
  614. u32 num_heads; /* number of active crtcs */
  615. u32 bytes_per_pixel; /* bytes per pixel display + overlay */
  616. u32 lb_size; /* line buffer allocated to pipe */
  617. u32 vtaps; /* vertical scaler taps */
  618. };
  619. /**
  620. * dce_v10_0_dram_bandwidth - get the dram bandwidth
  621. *
  622. * @wm: watermark calculation data
  623. *
  624. * Calculate the raw dram bandwidth (CIK).
  625. * Used for display watermark bandwidth calculations
  626. * Returns the dram bandwidth in MBytes/s
  627. */
  628. static u32 dce_v10_0_dram_bandwidth(struct dce10_wm_params *wm)
  629. {
  630. /* Calculate raw DRAM Bandwidth */
  631. fixed20_12 dram_efficiency; /* 0.7 */
  632. fixed20_12 yclk, dram_channels, bandwidth;
  633. fixed20_12 a;
  634. a.full = dfixed_const(1000);
  635. yclk.full = dfixed_const(wm->yclk);
  636. yclk.full = dfixed_div(yclk, a);
  637. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  638. a.full = dfixed_const(10);
  639. dram_efficiency.full = dfixed_const(7);
  640. dram_efficiency.full = dfixed_div(dram_efficiency, a);
  641. bandwidth.full = dfixed_mul(dram_channels, yclk);
  642. bandwidth.full = dfixed_mul(bandwidth, dram_efficiency);
  643. return dfixed_trunc(bandwidth);
  644. }
  645. /**
  646. * dce_v10_0_dram_bandwidth_for_display - get the dram bandwidth for display
  647. *
  648. * @wm: watermark calculation data
  649. *
  650. * Calculate the dram bandwidth used for display (CIK).
  651. * Used for display watermark bandwidth calculations
  652. * Returns the dram bandwidth for display in MBytes/s
  653. */
  654. static u32 dce_v10_0_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  655. {
  656. /* Calculate DRAM Bandwidth and the part allocated to display. */
  657. fixed20_12 disp_dram_allocation; /* 0.3 to 0.7 */
  658. fixed20_12 yclk, dram_channels, bandwidth;
  659. fixed20_12 a;
  660. a.full = dfixed_const(1000);
  661. yclk.full = dfixed_const(wm->yclk);
  662. yclk.full = dfixed_div(yclk, a);
  663. dram_channels.full = dfixed_const(wm->dram_channels * 4);
  664. a.full = dfixed_const(10);
  665. disp_dram_allocation.full = dfixed_const(3); /* XXX worse case value 0.3 */
  666. disp_dram_allocation.full = dfixed_div(disp_dram_allocation, a);
  667. bandwidth.full = dfixed_mul(dram_channels, yclk);
  668. bandwidth.full = dfixed_mul(bandwidth, disp_dram_allocation);
  669. return dfixed_trunc(bandwidth);
  670. }
  671. /**
  672. * dce_v10_0_data_return_bandwidth - get the data return bandwidth
  673. *
  674. * @wm: watermark calculation data
  675. *
  676. * Calculate the data return bandwidth used for display (CIK).
  677. * Used for display watermark bandwidth calculations
  678. * Returns the data return bandwidth in MBytes/s
  679. */
  680. static u32 dce_v10_0_data_return_bandwidth(struct dce10_wm_params *wm)
  681. {
  682. /* Calculate the display Data return Bandwidth */
  683. fixed20_12 return_efficiency; /* 0.8 */
  684. fixed20_12 sclk, bandwidth;
  685. fixed20_12 a;
  686. a.full = dfixed_const(1000);
  687. sclk.full = dfixed_const(wm->sclk);
  688. sclk.full = dfixed_div(sclk, a);
  689. a.full = dfixed_const(10);
  690. return_efficiency.full = dfixed_const(8);
  691. return_efficiency.full = dfixed_div(return_efficiency, a);
  692. a.full = dfixed_const(32);
  693. bandwidth.full = dfixed_mul(a, sclk);
  694. bandwidth.full = dfixed_mul(bandwidth, return_efficiency);
  695. return dfixed_trunc(bandwidth);
  696. }
  697. /**
  698. * dce_v10_0_dmif_request_bandwidth - get the dmif bandwidth
  699. *
  700. * @wm: watermark calculation data
  701. *
  702. * Calculate the dmif bandwidth used for display (CIK).
  703. * Used for display watermark bandwidth calculations
  704. * Returns the dmif bandwidth in MBytes/s
  705. */
  706. static u32 dce_v10_0_dmif_request_bandwidth(struct dce10_wm_params *wm)
  707. {
  708. /* Calculate the DMIF Request Bandwidth */
  709. fixed20_12 disp_clk_request_efficiency; /* 0.8 */
  710. fixed20_12 disp_clk, bandwidth;
  711. fixed20_12 a, b;
  712. a.full = dfixed_const(1000);
  713. disp_clk.full = dfixed_const(wm->disp_clk);
  714. disp_clk.full = dfixed_div(disp_clk, a);
  715. a.full = dfixed_const(32);
  716. b.full = dfixed_mul(a, disp_clk);
  717. a.full = dfixed_const(10);
  718. disp_clk_request_efficiency.full = dfixed_const(8);
  719. disp_clk_request_efficiency.full = dfixed_div(disp_clk_request_efficiency, a);
  720. bandwidth.full = dfixed_mul(b, disp_clk_request_efficiency);
  721. return dfixed_trunc(bandwidth);
  722. }
  723. /**
  724. * dce_v10_0_available_bandwidth - get the min available bandwidth
  725. *
  726. * @wm: watermark calculation data
  727. *
  728. * Calculate the min available bandwidth used for display (CIK).
  729. * Used for display watermark bandwidth calculations
  730. * Returns the min available bandwidth in MBytes/s
  731. */
  732. static u32 dce_v10_0_available_bandwidth(struct dce10_wm_params *wm)
  733. {
  734. /* Calculate the Available bandwidth. Display can use this temporarily but not in average. */
  735. u32 dram_bandwidth = dce_v10_0_dram_bandwidth(wm);
  736. u32 data_return_bandwidth = dce_v10_0_data_return_bandwidth(wm);
  737. u32 dmif_req_bandwidth = dce_v10_0_dmif_request_bandwidth(wm);
  738. return min(dram_bandwidth, min(data_return_bandwidth, dmif_req_bandwidth));
  739. }
  740. /**
  741. * dce_v10_0_average_bandwidth - get the average available bandwidth
  742. *
  743. * @wm: watermark calculation data
  744. *
  745. * Calculate the average available bandwidth used for display (CIK).
  746. * Used for display watermark bandwidth calculations
  747. * Returns the average available bandwidth in MBytes/s
  748. */
  749. static u32 dce_v10_0_average_bandwidth(struct dce10_wm_params *wm)
  750. {
  751. /* Calculate the display mode Average Bandwidth
  752. * DisplayMode should contain the source and destination dimensions,
  753. * timing, etc.
  754. */
  755. fixed20_12 bpp;
  756. fixed20_12 line_time;
  757. fixed20_12 src_width;
  758. fixed20_12 bandwidth;
  759. fixed20_12 a;
  760. a.full = dfixed_const(1000);
  761. line_time.full = dfixed_const(wm->active_time + wm->blank_time);
  762. line_time.full = dfixed_div(line_time, a);
  763. bpp.full = dfixed_const(wm->bytes_per_pixel);
  764. src_width.full = dfixed_const(wm->src_width);
  765. bandwidth.full = dfixed_mul(src_width, bpp);
  766. bandwidth.full = dfixed_mul(bandwidth, wm->vsc);
  767. bandwidth.full = dfixed_div(bandwidth, line_time);
  768. return dfixed_trunc(bandwidth);
  769. }
  770. /**
  771. * dce_v10_0_latency_watermark - get the latency watermark
  772. *
  773. * @wm: watermark calculation data
  774. *
  775. * Calculate the latency watermark (CIK).
  776. * Used for display watermark bandwidth calculations
  777. * Returns the latency watermark in ns
  778. */
  779. static u32 dce_v10_0_latency_watermark(struct dce10_wm_params *wm)
  780. {
  781. /* First calculate the latency in ns */
  782. u32 mc_latency = 2000; /* 2000 ns. */
  783. u32 available_bandwidth = dce_v10_0_available_bandwidth(wm);
  784. u32 worst_chunk_return_time = (512 * 8 * 1000) / available_bandwidth;
  785. u32 cursor_line_pair_return_time = (128 * 4 * 1000) / available_bandwidth;
  786. u32 dc_latency = 40000000 / wm->disp_clk; /* dc pipe latency */
  787. u32 other_heads_data_return_time = ((wm->num_heads + 1) * worst_chunk_return_time) +
  788. (wm->num_heads * cursor_line_pair_return_time);
  789. u32 latency = mc_latency + other_heads_data_return_time + dc_latency;
  790. u32 max_src_lines_per_dst_line, lb_fill_bw, line_fill_time;
  791. u32 tmp, dmif_size = 12288;
  792. fixed20_12 a, b, c;
  793. if (wm->num_heads == 0)
  794. return 0;
  795. a.full = dfixed_const(2);
  796. b.full = dfixed_const(1);
  797. if ((wm->vsc.full > a.full) ||
  798. ((wm->vsc.full > b.full) && (wm->vtaps >= 3)) ||
  799. (wm->vtaps >= 5) ||
  800. ((wm->vsc.full >= a.full) && wm->interlaced))
  801. max_src_lines_per_dst_line = 4;
  802. else
  803. max_src_lines_per_dst_line = 2;
  804. a.full = dfixed_const(available_bandwidth);
  805. b.full = dfixed_const(wm->num_heads);
  806. a.full = dfixed_div(a, b);
  807. tmp = div_u64((u64) dmif_size * (u64) wm->disp_clk, mc_latency + 512);
  808. tmp = min(dfixed_trunc(a), tmp);
  809. lb_fill_bw = min(tmp, wm->disp_clk * wm->bytes_per_pixel / 1000);
  810. a.full = dfixed_const(max_src_lines_per_dst_line * wm->src_width * wm->bytes_per_pixel);
  811. b.full = dfixed_const(1000);
  812. c.full = dfixed_const(lb_fill_bw);
  813. b.full = dfixed_div(c, b);
  814. a.full = dfixed_div(a, b);
  815. line_fill_time = dfixed_trunc(a);
  816. if (line_fill_time < wm->active_time)
  817. return latency;
  818. else
  819. return latency + (line_fill_time - wm->active_time);
  820. }
  821. /**
  822. * dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display - check
  823. * average and available dram bandwidth
  824. *
  825. * @wm: watermark calculation data
  826. *
  827. * Check if the display average bandwidth fits in the display
  828. * dram bandwidth (CIK).
  829. * Used for display watermark bandwidth calculations
  830. * Returns true if the display fits, false if not.
  831. */
  832. static bool dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(struct dce10_wm_params *wm)
  833. {
  834. if (dce_v10_0_average_bandwidth(wm) <=
  835. (dce_v10_0_dram_bandwidth_for_display(wm) / wm->num_heads))
  836. return true;
  837. else
  838. return false;
  839. }
  840. /**
  841. * dce_v10_0_average_bandwidth_vs_available_bandwidth - check
  842. * average and available bandwidth
  843. *
  844. * @wm: watermark calculation data
  845. *
  846. * Check if the display average bandwidth fits in the display
  847. * available bandwidth (CIK).
  848. * Used for display watermark bandwidth calculations
  849. * Returns true if the display fits, false if not.
  850. */
  851. static bool dce_v10_0_average_bandwidth_vs_available_bandwidth(struct dce10_wm_params *wm)
  852. {
  853. if (dce_v10_0_average_bandwidth(wm) <=
  854. (dce_v10_0_available_bandwidth(wm) / wm->num_heads))
  855. return true;
  856. else
  857. return false;
  858. }
  859. /**
  860. * dce_v10_0_check_latency_hiding - check latency hiding
  861. *
  862. * @wm: watermark calculation data
  863. *
  864. * Check latency hiding (CIK).
  865. * Used for display watermark bandwidth calculations
  866. * Returns true if the display fits, false if not.
  867. */
  868. static bool dce_v10_0_check_latency_hiding(struct dce10_wm_params *wm)
  869. {
  870. u32 lb_partitions = wm->lb_size / wm->src_width;
  871. u32 line_time = wm->active_time + wm->blank_time;
  872. u32 latency_tolerant_lines;
  873. u32 latency_hiding;
  874. fixed20_12 a;
  875. a.full = dfixed_const(1);
  876. if (wm->vsc.full > a.full)
  877. latency_tolerant_lines = 1;
  878. else {
  879. if (lb_partitions <= (wm->vtaps + 1))
  880. latency_tolerant_lines = 1;
  881. else
  882. latency_tolerant_lines = 2;
  883. }
  884. latency_hiding = (latency_tolerant_lines * line_time + wm->blank_time);
  885. if (dce_v10_0_latency_watermark(wm) <= latency_hiding)
  886. return true;
  887. else
  888. return false;
  889. }
  890. /**
  891. * dce_v10_0_program_watermarks - program display watermarks
  892. *
  893. * @adev: amdgpu_device pointer
  894. * @amdgpu_crtc: the selected display controller
  895. * @lb_size: line buffer size
  896. * @num_heads: number of display controllers in use
  897. *
  898. * Calculate and program the display watermarks for the
  899. * selected display controller (CIK).
  900. */
  901. static void dce_v10_0_program_watermarks(struct amdgpu_device *adev,
  902. struct amdgpu_crtc *amdgpu_crtc,
  903. u32 lb_size, u32 num_heads)
  904. {
  905. struct drm_display_mode *mode = &amdgpu_crtc->base.mode;
  906. struct dce10_wm_params wm_low, wm_high;
  907. u32 active_time;
  908. u32 line_time = 0;
  909. u32 latency_watermark_a = 0, latency_watermark_b = 0;
  910. u32 tmp, wm_mask, lb_vblank_lead_lines = 0;
  911. if (amdgpu_crtc->base.enabled && num_heads && mode) {
  912. active_time = (u32) div_u64((u64)mode->crtc_hdisplay * 1000000,
  913. (u32)mode->clock);
  914. line_time = (u32) div_u64((u64)mode->crtc_htotal * 1000000,
  915. (u32)mode->clock);
  916. line_time = min(line_time, (u32)65535);
  917. /* watermark for high clocks */
  918. if (adev->pm.dpm_enabled) {
  919. wm_high.yclk =
  920. amdgpu_dpm_get_mclk(adev, false) * 10;
  921. wm_high.sclk =
  922. amdgpu_dpm_get_sclk(adev, false) * 10;
  923. } else {
  924. wm_high.yclk = adev->pm.current_mclk * 10;
  925. wm_high.sclk = adev->pm.current_sclk * 10;
  926. }
  927. wm_high.disp_clk = mode->clock;
  928. wm_high.src_width = mode->crtc_hdisplay;
  929. wm_high.active_time = active_time;
  930. wm_high.blank_time = line_time - wm_high.active_time;
  931. wm_high.interlaced = false;
  932. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  933. wm_high.interlaced = true;
  934. wm_high.vsc = amdgpu_crtc->vsc;
  935. wm_high.vtaps = 1;
  936. if (amdgpu_crtc->rmx_type != RMX_OFF)
  937. wm_high.vtaps = 2;
  938. wm_high.bytes_per_pixel = 4; /* XXX: get this from fb config */
  939. wm_high.lb_size = lb_size;
  940. wm_high.dram_channels = cik_get_number_of_dram_channels(adev);
  941. wm_high.num_heads = num_heads;
  942. /* set for high clocks */
  943. latency_watermark_a = min(dce_v10_0_latency_watermark(&wm_high), (u32)65535);
  944. /* possibly force display priority to high */
  945. /* should really do this at mode validation time... */
  946. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_high) ||
  947. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_high) ||
  948. !dce_v10_0_check_latency_hiding(&wm_high) ||
  949. (adev->mode_info.disp_priority == 2)) {
  950. DRM_DEBUG_KMS("force priority to high\n");
  951. }
  952. /* watermark for low clocks */
  953. if (adev->pm.dpm_enabled) {
  954. wm_low.yclk =
  955. amdgpu_dpm_get_mclk(adev, true) * 10;
  956. wm_low.sclk =
  957. amdgpu_dpm_get_sclk(adev, true) * 10;
  958. } else {
  959. wm_low.yclk = adev->pm.current_mclk * 10;
  960. wm_low.sclk = adev->pm.current_sclk * 10;
  961. }
  962. wm_low.disp_clk = mode->clock;
  963. wm_low.src_width = mode->crtc_hdisplay;
  964. wm_low.active_time = active_time;
  965. wm_low.blank_time = line_time - wm_low.active_time;
  966. wm_low.interlaced = false;
  967. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  968. wm_low.interlaced = true;
  969. wm_low.vsc = amdgpu_crtc->vsc;
  970. wm_low.vtaps = 1;
  971. if (amdgpu_crtc->rmx_type != RMX_OFF)
  972. wm_low.vtaps = 2;
  973. wm_low.bytes_per_pixel = 4; /* XXX: get this from fb config */
  974. wm_low.lb_size = lb_size;
  975. wm_low.dram_channels = cik_get_number_of_dram_channels(adev);
  976. wm_low.num_heads = num_heads;
  977. /* set for low clocks */
  978. latency_watermark_b = min(dce_v10_0_latency_watermark(&wm_low), (u32)65535);
  979. /* possibly force display priority to high */
  980. /* should really do this at mode validation time... */
  981. if (!dce_v10_0_average_bandwidth_vs_dram_bandwidth_for_display(&wm_low) ||
  982. !dce_v10_0_average_bandwidth_vs_available_bandwidth(&wm_low) ||
  983. !dce_v10_0_check_latency_hiding(&wm_low) ||
  984. (adev->mode_info.disp_priority == 2)) {
  985. DRM_DEBUG_KMS("force priority to high\n");
  986. }
  987. lb_vblank_lead_lines = DIV_ROUND_UP(lb_size, mode->crtc_hdisplay);
  988. }
  989. /* select wm A */
  990. wm_mask = RREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset);
  991. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 1);
  992. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  993. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  994. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_a);
  995. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  996. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  997. /* select wm B */
  998. tmp = REG_SET_FIELD(wm_mask, DPG_WATERMARK_MASK_CONTROL, URGENCY_WATERMARK_MASK, 2);
  999. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1000. tmp = RREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset);
  1001. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_LOW_WATERMARK, latency_watermark_b);
  1002. tmp = REG_SET_FIELD(tmp, DPG_PIPE_URGENCY_CONTROL, URGENCY_HIGH_WATERMARK, line_time);
  1003. WREG32(mmDPG_PIPE_URGENCY_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1004. /* restore original selection */
  1005. WREG32(mmDPG_WATERMARK_MASK_CONTROL + amdgpu_crtc->crtc_offset, wm_mask);
  1006. /* save values for DPM */
  1007. amdgpu_crtc->line_time = line_time;
  1008. amdgpu_crtc->wm_high = latency_watermark_a;
  1009. amdgpu_crtc->wm_low = latency_watermark_b;
  1010. /* Save number of lines the linebuffer leads before the scanout */
  1011. amdgpu_crtc->lb_vblank_lead_lines = lb_vblank_lead_lines;
  1012. }
  1013. /**
  1014. * dce_v10_0_bandwidth_update - program display watermarks
  1015. *
  1016. * @adev: amdgpu_device pointer
  1017. *
  1018. * Calculate and program the display watermarks and line
  1019. * buffer allocation (CIK).
  1020. */
  1021. static void dce_v10_0_bandwidth_update(struct amdgpu_device *adev)
  1022. {
  1023. struct drm_display_mode *mode = NULL;
  1024. u32 num_heads = 0, lb_size;
  1025. int i;
  1026. amdgpu_display_update_priority(adev);
  1027. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1028. if (adev->mode_info.crtcs[i]->base.enabled)
  1029. num_heads++;
  1030. }
  1031. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  1032. mode = &adev->mode_info.crtcs[i]->base.mode;
  1033. lb_size = dce_v10_0_line_buffer_adjust(adev, adev->mode_info.crtcs[i], mode);
  1034. dce_v10_0_program_watermarks(adev, adev->mode_info.crtcs[i],
  1035. lb_size, num_heads);
  1036. }
  1037. }
  1038. static void dce_v10_0_audio_get_connected_pins(struct amdgpu_device *adev)
  1039. {
  1040. int i;
  1041. u32 offset, tmp;
  1042. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1043. offset = adev->mode_info.audio.pin[i].offset;
  1044. tmp = RREG32_AUDIO_ENDPT(offset,
  1045. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT);
  1046. if (((tmp &
  1047. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY_MASK) >>
  1048. AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_CONFIGURATION_DEFAULT__PORT_CONNECTIVITY__SHIFT) == 1)
  1049. adev->mode_info.audio.pin[i].connected = false;
  1050. else
  1051. adev->mode_info.audio.pin[i].connected = true;
  1052. }
  1053. }
  1054. static struct amdgpu_audio_pin *dce_v10_0_audio_get_pin(struct amdgpu_device *adev)
  1055. {
  1056. int i;
  1057. dce_v10_0_audio_get_connected_pins(adev);
  1058. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1059. if (adev->mode_info.audio.pin[i].connected)
  1060. return &adev->mode_info.audio.pin[i];
  1061. }
  1062. DRM_ERROR("No connected audio pins found!\n");
  1063. return NULL;
  1064. }
  1065. static void dce_v10_0_afmt_audio_select_pin(struct drm_encoder *encoder)
  1066. {
  1067. struct amdgpu_device *adev = encoder->dev->dev_private;
  1068. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1069. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1070. u32 tmp;
  1071. if (!dig || !dig->afmt || !dig->afmt->pin)
  1072. return;
  1073. tmp = RREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset);
  1074. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_SRC_CONTROL, AFMT_AUDIO_SRC_SELECT, dig->afmt->pin->id);
  1075. WREG32(mmAFMT_AUDIO_SRC_CONTROL + dig->afmt->offset, tmp);
  1076. }
  1077. static void dce_v10_0_audio_write_latency_fields(struct drm_encoder *encoder,
  1078. struct drm_display_mode *mode)
  1079. {
  1080. struct amdgpu_device *adev = encoder->dev->dev_private;
  1081. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1082. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1083. struct drm_connector *connector;
  1084. struct amdgpu_connector *amdgpu_connector = NULL;
  1085. u32 tmp;
  1086. int interlace = 0;
  1087. if (!dig || !dig->afmt || !dig->afmt->pin)
  1088. return;
  1089. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1090. if (connector->encoder == encoder) {
  1091. amdgpu_connector = to_amdgpu_connector(connector);
  1092. break;
  1093. }
  1094. }
  1095. if (!amdgpu_connector) {
  1096. DRM_ERROR("Couldn't find encoder's connector\n");
  1097. return;
  1098. }
  1099. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1100. interlace = 1;
  1101. if (connector->latency_present[interlace]) {
  1102. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1103. VIDEO_LIPSYNC, connector->video_latency[interlace]);
  1104. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1105. AUDIO_LIPSYNC, connector->audio_latency[interlace]);
  1106. } else {
  1107. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1108. VIDEO_LIPSYNC, 0);
  1109. tmp = REG_SET_FIELD(0, AZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC,
  1110. AUDIO_LIPSYNC, 0);
  1111. }
  1112. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1113. ixAZALIA_F0_CODEC_PIN_CONTROL_RESPONSE_LIPSYNC, tmp);
  1114. }
  1115. static void dce_v10_0_audio_write_speaker_allocation(struct drm_encoder *encoder)
  1116. {
  1117. struct amdgpu_device *adev = encoder->dev->dev_private;
  1118. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1119. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1120. struct drm_connector *connector;
  1121. struct amdgpu_connector *amdgpu_connector = NULL;
  1122. u32 tmp;
  1123. u8 *sadb = NULL;
  1124. int sad_count;
  1125. if (!dig || !dig->afmt || !dig->afmt->pin)
  1126. return;
  1127. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1128. if (connector->encoder == encoder) {
  1129. amdgpu_connector = to_amdgpu_connector(connector);
  1130. break;
  1131. }
  1132. }
  1133. if (!amdgpu_connector) {
  1134. DRM_ERROR("Couldn't find encoder's connector\n");
  1135. return;
  1136. }
  1137. sad_count = drm_edid_to_speaker_allocation(amdgpu_connector_edid(connector), &sadb);
  1138. if (sad_count < 0) {
  1139. DRM_ERROR("Couldn't read Speaker Allocation Data Block: %d\n", sad_count);
  1140. sad_count = 0;
  1141. }
  1142. /* program the speaker allocation */
  1143. tmp = RREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1144. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER);
  1145. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1146. DP_CONNECTION, 0);
  1147. /* set HDMI mode */
  1148. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1149. HDMI_CONNECTION, 1);
  1150. if (sad_count)
  1151. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1152. SPEAKER_ALLOCATION, sadb[0]);
  1153. else
  1154. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER,
  1155. SPEAKER_ALLOCATION, 5); /* stereo */
  1156. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset,
  1157. ixAZALIA_F0_CODEC_PIN_CONTROL_CHANNEL_SPEAKER, tmp);
  1158. kfree(sadb);
  1159. }
  1160. static void dce_v10_0_audio_write_sad_regs(struct drm_encoder *encoder)
  1161. {
  1162. struct amdgpu_device *adev = encoder->dev->dev_private;
  1163. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1164. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1165. struct drm_connector *connector;
  1166. struct amdgpu_connector *amdgpu_connector = NULL;
  1167. struct cea_sad *sads;
  1168. int i, sad_count;
  1169. static const u16 eld_reg_to_type[][2] = {
  1170. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0, HDMI_AUDIO_CODING_TYPE_PCM },
  1171. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR1, HDMI_AUDIO_CODING_TYPE_AC3 },
  1172. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR2, HDMI_AUDIO_CODING_TYPE_MPEG1 },
  1173. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR3, HDMI_AUDIO_CODING_TYPE_MP3 },
  1174. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR4, HDMI_AUDIO_CODING_TYPE_MPEG2 },
  1175. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR5, HDMI_AUDIO_CODING_TYPE_AAC_LC },
  1176. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR6, HDMI_AUDIO_CODING_TYPE_DTS },
  1177. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR7, HDMI_AUDIO_CODING_TYPE_ATRAC },
  1178. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR9, HDMI_AUDIO_CODING_TYPE_EAC3 },
  1179. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR10, HDMI_AUDIO_CODING_TYPE_DTS_HD },
  1180. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR11, HDMI_AUDIO_CODING_TYPE_MLP },
  1181. { ixAZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR13, HDMI_AUDIO_CODING_TYPE_WMA_PRO },
  1182. };
  1183. if (!dig || !dig->afmt || !dig->afmt->pin)
  1184. return;
  1185. list_for_each_entry(connector, &encoder->dev->mode_config.connector_list, head) {
  1186. if (connector->encoder == encoder) {
  1187. amdgpu_connector = to_amdgpu_connector(connector);
  1188. break;
  1189. }
  1190. }
  1191. if (!amdgpu_connector) {
  1192. DRM_ERROR("Couldn't find encoder's connector\n");
  1193. return;
  1194. }
  1195. sad_count = drm_edid_to_sad(amdgpu_connector_edid(connector), &sads);
  1196. if (sad_count <= 0) {
  1197. DRM_ERROR("Couldn't read SADs: %d\n", sad_count);
  1198. return;
  1199. }
  1200. BUG_ON(!sads);
  1201. for (i = 0; i < ARRAY_SIZE(eld_reg_to_type); i++) {
  1202. u32 tmp = 0;
  1203. u8 stereo_freqs = 0;
  1204. int max_channels = -1;
  1205. int j;
  1206. for (j = 0; j < sad_count; j++) {
  1207. struct cea_sad *sad = &sads[j];
  1208. if (sad->format == eld_reg_to_type[i][1]) {
  1209. if (sad->channels > max_channels) {
  1210. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1211. MAX_CHANNELS, sad->channels);
  1212. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1213. DESCRIPTOR_BYTE_2, sad->byte2);
  1214. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1215. SUPPORTED_FREQUENCIES, sad->freq);
  1216. max_channels = sad->channels;
  1217. }
  1218. if (sad->format == HDMI_AUDIO_CODING_TYPE_PCM)
  1219. stereo_freqs |= sad->freq;
  1220. else
  1221. break;
  1222. }
  1223. }
  1224. tmp = REG_SET_FIELD(tmp, AZALIA_F0_CODEC_PIN_CONTROL_AUDIO_DESCRIPTOR0,
  1225. SUPPORTED_FREQUENCIES_STEREO, stereo_freqs);
  1226. WREG32_AUDIO_ENDPT(dig->afmt->pin->offset, eld_reg_to_type[i][0], tmp);
  1227. }
  1228. kfree(sads);
  1229. }
  1230. static void dce_v10_0_audio_enable(struct amdgpu_device *adev,
  1231. struct amdgpu_audio_pin *pin,
  1232. bool enable)
  1233. {
  1234. if (!pin)
  1235. return;
  1236. WREG32_AUDIO_ENDPT(pin->offset, ixAZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL,
  1237. enable ? AZALIA_F0_CODEC_PIN_CONTROL_HOT_PLUG_CONTROL__AUDIO_ENABLED_MASK : 0);
  1238. }
  1239. static const u32 pin_offsets[] =
  1240. {
  1241. AUD0_REGISTER_OFFSET,
  1242. AUD1_REGISTER_OFFSET,
  1243. AUD2_REGISTER_OFFSET,
  1244. AUD3_REGISTER_OFFSET,
  1245. AUD4_REGISTER_OFFSET,
  1246. AUD5_REGISTER_OFFSET,
  1247. AUD6_REGISTER_OFFSET,
  1248. };
  1249. static int dce_v10_0_audio_init(struct amdgpu_device *adev)
  1250. {
  1251. int i;
  1252. if (!amdgpu_audio)
  1253. return 0;
  1254. adev->mode_info.audio.enabled = true;
  1255. adev->mode_info.audio.num_pins = 7;
  1256. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  1257. adev->mode_info.audio.pin[i].channels = -1;
  1258. adev->mode_info.audio.pin[i].rate = -1;
  1259. adev->mode_info.audio.pin[i].bits_per_sample = -1;
  1260. adev->mode_info.audio.pin[i].status_bits = 0;
  1261. adev->mode_info.audio.pin[i].category_code = 0;
  1262. adev->mode_info.audio.pin[i].connected = false;
  1263. adev->mode_info.audio.pin[i].offset = pin_offsets[i];
  1264. adev->mode_info.audio.pin[i].id = i;
  1265. /* disable audio. it will be set up later */
  1266. /* XXX remove once we switch to ip funcs */
  1267. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1268. }
  1269. return 0;
  1270. }
  1271. static void dce_v10_0_audio_fini(struct amdgpu_device *adev)
  1272. {
  1273. int i;
  1274. if (!amdgpu_audio)
  1275. return;
  1276. if (!adev->mode_info.audio.enabled)
  1277. return;
  1278. for (i = 0; i < adev->mode_info.audio.num_pins; i++)
  1279. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  1280. adev->mode_info.audio.enabled = false;
  1281. }
  1282. /*
  1283. * update the N and CTS parameters for a given pixel clock rate
  1284. */
  1285. static void dce_v10_0_afmt_update_ACR(struct drm_encoder *encoder, uint32_t clock)
  1286. {
  1287. struct drm_device *dev = encoder->dev;
  1288. struct amdgpu_device *adev = dev->dev_private;
  1289. struct amdgpu_afmt_acr acr = amdgpu_afmt_acr(clock);
  1290. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1291. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1292. u32 tmp;
  1293. tmp = RREG32(mmHDMI_ACR_32_0 + dig->afmt->offset);
  1294. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_0, HDMI_ACR_CTS_32, acr.cts_32khz);
  1295. WREG32(mmHDMI_ACR_32_0 + dig->afmt->offset, tmp);
  1296. tmp = RREG32(mmHDMI_ACR_32_1 + dig->afmt->offset);
  1297. tmp = REG_SET_FIELD(tmp, HDMI_ACR_32_1, HDMI_ACR_N_32, acr.n_32khz);
  1298. WREG32(mmHDMI_ACR_32_1 + dig->afmt->offset, tmp);
  1299. tmp = RREG32(mmHDMI_ACR_44_0 + dig->afmt->offset);
  1300. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_0, HDMI_ACR_CTS_44, acr.cts_44_1khz);
  1301. WREG32(mmHDMI_ACR_44_0 + dig->afmt->offset, tmp);
  1302. tmp = RREG32(mmHDMI_ACR_44_1 + dig->afmt->offset);
  1303. tmp = REG_SET_FIELD(tmp, HDMI_ACR_44_1, HDMI_ACR_N_44, acr.n_44_1khz);
  1304. WREG32(mmHDMI_ACR_44_1 + dig->afmt->offset, tmp);
  1305. tmp = RREG32(mmHDMI_ACR_48_0 + dig->afmt->offset);
  1306. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_0, HDMI_ACR_CTS_48, acr.cts_48khz);
  1307. WREG32(mmHDMI_ACR_48_0 + dig->afmt->offset, tmp);
  1308. tmp = RREG32(mmHDMI_ACR_48_1 + dig->afmt->offset);
  1309. tmp = REG_SET_FIELD(tmp, HDMI_ACR_48_1, HDMI_ACR_N_48, acr.n_48khz);
  1310. WREG32(mmHDMI_ACR_48_1 + dig->afmt->offset, tmp);
  1311. }
  1312. /*
  1313. * build a HDMI Video Info Frame
  1314. */
  1315. static void dce_v10_0_afmt_update_avi_infoframe(struct drm_encoder *encoder,
  1316. void *buffer, size_t size)
  1317. {
  1318. struct drm_device *dev = encoder->dev;
  1319. struct amdgpu_device *adev = dev->dev_private;
  1320. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1321. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1322. uint8_t *frame = buffer + 3;
  1323. uint8_t *header = buffer;
  1324. WREG32(mmAFMT_AVI_INFO0 + dig->afmt->offset,
  1325. frame[0x0] | (frame[0x1] << 8) | (frame[0x2] << 16) | (frame[0x3] << 24));
  1326. WREG32(mmAFMT_AVI_INFO1 + dig->afmt->offset,
  1327. frame[0x4] | (frame[0x5] << 8) | (frame[0x6] << 16) | (frame[0x7] << 24));
  1328. WREG32(mmAFMT_AVI_INFO2 + dig->afmt->offset,
  1329. frame[0x8] | (frame[0x9] << 8) | (frame[0xA] << 16) | (frame[0xB] << 24));
  1330. WREG32(mmAFMT_AVI_INFO3 + dig->afmt->offset,
  1331. frame[0xC] | (frame[0xD] << 8) | (header[1] << 24));
  1332. }
  1333. static void dce_v10_0_audio_set_dto(struct drm_encoder *encoder, u32 clock)
  1334. {
  1335. struct drm_device *dev = encoder->dev;
  1336. struct amdgpu_device *adev = dev->dev_private;
  1337. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1338. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1339. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1340. u32 dto_phase = 24 * 1000;
  1341. u32 dto_modulo = clock;
  1342. u32 tmp;
  1343. if (!dig || !dig->afmt)
  1344. return;
  1345. /* XXX two dtos; generally use dto0 for hdmi */
  1346. /* Express [24MHz / target pixel clock] as an exact rational
  1347. * number (coefficient of two integer numbers. DCCG_AUDIO_DTOx_PHASE
  1348. * is the numerator, DCCG_AUDIO_DTOx_MODULE is the denominator
  1349. */
  1350. tmp = RREG32(mmDCCG_AUDIO_DTO_SOURCE);
  1351. tmp = REG_SET_FIELD(tmp, DCCG_AUDIO_DTO_SOURCE, DCCG_AUDIO_DTO0_SOURCE_SEL,
  1352. amdgpu_crtc->crtc_id);
  1353. WREG32(mmDCCG_AUDIO_DTO_SOURCE, tmp);
  1354. WREG32(mmDCCG_AUDIO_DTO0_PHASE, dto_phase);
  1355. WREG32(mmDCCG_AUDIO_DTO0_MODULE, dto_modulo);
  1356. }
  1357. /*
  1358. * update the info frames with the data from the current display mode
  1359. */
  1360. static void dce_v10_0_afmt_setmode(struct drm_encoder *encoder,
  1361. struct drm_display_mode *mode)
  1362. {
  1363. struct drm_device *dev = encoder->dev;
  1364. struct amdgpu_device *adev = dev->dev_private;
  1365. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1366. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1367. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  1368. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  1369. struct hdmi_avi_infoframe frame;
  1370. ssize_t err;
  1371. u32 tmp;
  1372. int bpc = 8;
  1373. if (!dig || !dig->afmt)
  1374. return;
  1375. /* Silent, r600_hdmi_enable will raise WARN for us */
  1376. if (!dig->afmt->enabled)
  1377. return;
  1378. /* hdmi deep color mode general control packets setup, if bpc > 8 */
  1379. if (encoder->crtc) {
  1380. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(encoder->crtc);
  1381. bpc = amdgpu_crtc->bpc;
  1382. }
  1383. /* disable audio prior to setting up hw */
  1384. dig->afmt->pin = dce_v10_0_audio_get_pin(adev);
  1385. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1386. dce_v10_0_audio_set_dto(encoder, mode->clock);
  1387. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1388. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1);
  1389. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp); /* send null packets when required */
  1390. WREG32(mmAFMT_AUDIO_CRC_CONTROL + dig->afmt->offset, 0x1000);
  1391. tmp = RREG32(mmHDMI_CONTROL + dig->afmt->offset);
  1392. switch (bpc) {
  1393. case 0:
  1394. case 6:
  1395. case 8:
  1396. case 16:
  1397. default:
  1398. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 0);
  1399. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 0);
  1400. DRM_DEBUG("%s: Disabling hdmi deep color for %d bpc.\n",
  1401. connector->name, bpc);
  1402. break;
  1403. case 10:
  1404. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1405. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 1);
  1406. DRM_DEBUG("%s: Enabling hdmi deep color 30 for 10 bpc.\n",
  1407. connector->name);
  1408. break;
  1409. case 12:
  1410. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_ENABLE, 1);
  1411. tmp = REG_SET_FIELD(tmp, HDMI_CONTROL, HDMI_DEEP_COLOR_DEPTH, 2);
  1412. DRM_DEBUG("%s: Enabling hdmi deep color 36 for 12 bpc.\n",
  1413. connector->name);
  1414. break;
  1415. }
  1416. WREG32(mmHDMI_CONTROL + dig->afmt->offset, tmp);
  1417. tmp = RREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset);
  1418. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_NULL_SEND, 1); /* send null packets when required */
  1419. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_SEND, 1); /* send general control packets */
  1420. tmp = REG_SET_FIELD(tmp, HDMI_VBI_PACKET_CONTROL, HDMI_GC_CONT, 1); /* send general control packets every frame */
  1421. WREG32(mmHDMI_VBI_PACKET_CONTROL + dig->afmt->offset, tmp);
  1422. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1423. /* enable audio info frames (frames won't be set until audio is enabled) */
  1424. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_SEND, 1);
  1425. /* required for audio info values to be updated */
  1426. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AUDIO_INFO_CONT, 1);
  1427. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1428. tmp = RREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1429. /* required for audio info values to be updated */
  1430. tmp = REG_SET_FIELD(tmp, AFMT_INFOFRAME_CONTROL0, AFMT_AUDIO_INFO_UPDATE, 1);
  1431. WREG32(mmAFMT_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1432. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1433. /* anything other than 0 */
  1434. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AUDIO_INFO_LINE, 2);
  1435. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1436. WREG32(mmHDMI_GC + dig->afmt->offset, 0); /* unset HDMI_GC_AVMUTE */
  1437. tmp = RREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1438. /* set the default audio delay */
  1439. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_DELAY_EN, 1);
  1440. /* should be suffient for all audio modes and small enough for all hblanks */
  1441. tmp = REG_SET_FIELD(tmp, HDMI_AUDIO_PACKET_CONTROL, HDMI_AUDIO_PACKETS_PER_LINE, 3);
  1442. WREG32(mmHDMI_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1443. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1444. /* allow 60958 channel status fields to be updated */
  1445. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_60958_CS_UPDATE, 1);
  1446. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1447. tmp = RREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset);
  1448. if (bpc > 8)
  1449. /* clear SW CTS value */
  1450. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 0);
  1451. else
  1452. /* select SW CTS value */
  1453. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_SOURCE, 1);
  1454. /* allow hw to sent ACR packets when required */
  1455. tmp = REG_SET_FIELD(tmp, HDMI_ACR_PACKET_CONTROL, HDMI_ACR_AUTO_SEND, 1);
  1456. WREG32(mmHDMI_ACR_PACKET_CONTROL + dig->afmt->offset, tmp);
  1457. dce_v10_0_afmt_update_ACR(encoder, mode->clock);
  1458. tmp = RREG32(mmAFMT_60958_0 + dig->afmt->offset);
  1459. tmp = REG_SET_FIELD(tmp, AFMT_60958_0, AFMT_60958_CS_CHANNEL_NUMBER_L, 1);
  1460. WREG32(mmAFMT_60958_0 + dig->afmt->offset, tmp);
  1461. tmp = RREG32(mmAFMT_60958_1 + dig->afmt->offset);
  1462. tmp = REG_SET_FIELD(tmp, AFMT_60958_1, AFMT_60958_CS_CHANNEL_NUMBER_R, 2);
  1463. WREG32(mmAFMT_60958_1 + dig->afmt->offset, tmp);
  1464. tmp = RREG32(mmAFMT_60958_2 + dig->afmt->offset);
  1465. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_2, 3);
  1466. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_3, 4);
  1467. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_4, 5);
  1468. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_5, 6);
  1469. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_6, 7);
  1470. tmp = REG_SET_FIELD(tmp, AFMT_60958_2, AFMT_60958_CS_CHANNEL_NUMBER_7, 8);
  1471. WREG32(mmAFMT_60958_2 + dig->afmt->offset, tmp);
  1472. dce_v10_0_audio_write_speaker_allocation(encoder);
  1473. WREG32(mmAFMT_AUDIO_PACKET_CONTROL2 + dig->afmt->offset,
  1474. (0xff << AFMT_AUDIO_PACKET_CONTROL2__AFMT_AUDIO_CHANNEL_ENABLE__SHIFT));
  1475. dce_v10_0_afmt_audio_select_pin(encoder);
  1476. dce_v10_0_audio_write_sad_regs(encoder);
  1477. dce_v10_0_audio_write_latency_fields(encoder, mode);
  1478. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  1479. if (err < 0) {
  1480. DRM_ERROR("failed to setup AVI infoframe: %zd\n", err);
  1481. return;
  1482. }
  1483. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  1484. if (err < 0) {
  1485. DRM_ERROR("failed to pack AVI infoframe: %zd\n", err);
  1486. return;
  1487. }
  1488. dce_v10_0_afmt_update_avi_infoframe(encoder, buffer, sizeof(buffer));
  1489. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset);
  1490. /* enable AVI info frames */
  1491. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_SEND, 1);
  1492. /* required for audio info values to be updated */
  1493. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL0, HDMI_AVI_INFO_CONT, 1);
  1494. WREG32(mmHDMI_INFOFRAME_CONTROL0 + dig->afmt->offset, tmp);
  1495. tmp = RREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset);
  1496. tmp = REG_SET_FIELD(tmp, HDMI_INFOFRAME_CONTROL1, HDMI_AVI_INFO_LINE, 2);
  1497. WREG32(mmHDMI_INFOFRAME_CONTROL1 + dig->afmt->offset, tmp);
  1498. tmp = RREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset);
  1499. /* send audio packets */
  1500. tmp = REG_SET_FIELD(tmp, AFMT_AUDIO_PACKET_CONTROL, AFMT_AUDIO_SAMPLE_SEND, 1);
  1501. WREG32(mmAFMT_AUDIO_PACKET_CONTROL + dig->afmt->offset, tmp);
  1502. WREG32(mmAFMT_RAMP_CONTROL0 + dig->afmt->offset, 0x00FFFFFF);
  1503. WREG32(mmAFMT_RAMP_CONTROL1 + dig->afmt->offset, 0x007FFFFF);
  1504. WREG32(mmAFMT_RAMP_CONTROL2 + dig->afmt->offset, 0x00000001);
  1505. WREG32(mmAFMT_RAMP_CONTROL3 + dig->afmt->offset, 0x00000001);
  1506. /* enable audio after to setting up hw */
  1507. dce_v10_0_audio_enable(adev, dig->afmt->pin, true);
  1508. }
  1509. static void dce_v10_0_afmt_enable(struct drm_encoder *encoder, bool enable)
  1510. {
  1511. struct drm_device *dev = encoder->dev;
  1512. struct amdgpu_device *adev = dev->dev_private;
  1513. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1514. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1515. if (!dig || !dig->afmt)
  1516. return;
  1517. /* Silent, r600_hdmi_enable will raise WARN for us */
  1518. if (enable && dig->afmt->enabled)
  1519. return;
  1520. if (!enable && !dig->afmt->enabled)
  1521. return;
  1522. if (!enable && dig->afmt->pin) {
  1523. dce_v10_0_audio_enable(adev, dig->afmt->pin, false);
  1524. dig->afmt->pin = NULL;
  1525. }
  1526. dig->afmt->enabled = enable;
  1527. DRM_DEBUG("%sabling AFMT interface @ 0x%04X for encoder 0x%x\n",
  1528. enable ? "En" : "Dis", dig->afmt->offset, amdgpu_encoder->encoder_id);
  1529. }
  1530. static int dce_v10_0_afmt_init(struct amdgpu_device *adev)
  1531. {
  1532. int i;
  1533. for (i = 0; i < adev->mode_info.num_dig; i++)
  1534. adev->mode_info.afmt[i] = NULL;
  1535. /* DCE10 has audio blocks tied to DIG encoders */
  1536. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1537. adev->mode_info.afmt[i] = kzalloc(sizeof(struct amdgpu_afmt), GFP_KERNEL);
  1538. if (adev->mode_info.afmt[i]) {
  1539. adev->mode_info.afmt[i]->offset = dig_offsets[i];
  1540. adev->mode_info.afmt[i]->id = i;
  1541. } else {
  1542. int j;
  1543. for (j = 0; j < i; j++) {
  1544. kfree(adev->mode_info.afmt[j]);
  1545. adev->mode_info.afmt[j] = NULL;
  1546. }
  1547. return -ENOMEM;
  1548. }
  1549. }
  1550. return 0;
  1551. }
  1552. static void dce_v10_0_afmt_fini(struct amdgpu_device *adev)
  1553. {
  1554. int i;
  1555. for (i = 0; i < adev->mode_info.num_dig; i++) {
  1556. kfree(adev->mode_info.afmt[i]);
  1557. adev->mode_info.afmt[i] = NULL;
  1558. }
  1559. }
  1560. static const u32 vga_control_regs[6] =
  1561. {
  1562. mmD1VGA_CONTROL,
  1563. mmD2VGA_CONTROL,
  1564. mmD3VGA_CONTROL,
  1565. mmD4VGA_CONTROL,
  1566. mmD5VGA_CONTROL,
  1567. mmD6VGA_CONTROL,
  1568. };
  1569. static void dce_v10_0_vga_enable(struct drm_crtc *crtc, bool enable)
  1570. {
  1571. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1572. struct drm_device *dev = crtc->dev;
  1573. struct amdgpu_device *adev = dev->dev_private;
  1574. u32 vga_control;
  1575. vga_control = RREG32(vga_control_regs[amdgpu_crtc->crtc_id]) & ~1;
  1576. if (enable)
  1577. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control | 1);
  1578. else
  1579. WREG32(vga_control_regs[amdgpu_crtc->crtc_id], vga_control);
  1580. }
  1581. static void dce_v10_0_grph_enable(struct drm_crtc *crtc, bool enable)
  1582. {
  1583. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1584. struct drm_device *dev = crtc->dev;
  1585. struct amdgpu_device *adev = dev->dev_private;
  1586. if (enable)
  1587. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 1);
  1588. else
  1589. WREG32(mmGRPH_ENABLE + amdgpu_crtc->crtc_offset, 0);
  1590. }
  1591. static int dce_v10_0_crtc_do_set_base(struct drm_crtc *crtc,
  1592. struct drm_framebuffer *fb,
  1593. int x, int y, int atomic)
  1594. {
  1595. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1596. struct drm_device *dev = crtc->dev;
  1597. struct amdgpu_device *adev = dev->dev_private;
  1598. struct drm_framebuffer *target_fb;
  1599. struct drm_gem_object *obj;
  1600. struct amdgpu_bo *abo;
  1601. uint64_t fb_location, tiling_flags;
  1602. uint32_t fb_format, fb_pitch_pixels;
  1603. u32 fb_swap = REG_SET_FIELD(0, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP, ENDIAN_NONE);
  1604. u32 pipe_config;
  1605. u32 tmp, viewport_w, viewport_h;
  1606. int r;
  1607. bool bypass_lut = false;
  1608. struct drm_format_name_buf format_name;
  1609. /* no fb bound */
  1610. if (!atomic && !crtc->primary->fb) {
  1611. DRM_DEBUG_KMS("No FB bound\n");
  1612. return 0;
  1613. }
  1614. if (atomic)
  1615. target_fb = fb;
  1616. else
  1617. target_fb = crtc->primary->fb;
  1618. /* If atomic, assume fb object is pinned & idle & fenced and
  1619. * just update base pointers
  1620. */
  1621. obj = target_fb->obj[0];
  1622. abo = gem_to_amdgpu_bo(obj);
  1623. r = amdgpu_bo_reserve(abo, false);
  1624. if (unlikely(r != 0))
  1625. return r;
  1626. if (!atomic) {
  1627. r = amdgpu_bo_pin(abo, AMDGPU_GEM_DOMAIN_VRAM);
  1628. if (unlikely(r != 0)) {
  1629. amdgpu_bo_unreserve(abo);
  1630. return -EINVAL;
  1631. }
  1632. }
  1633. fb_location = amdgpu_bo_gpu_offset(abo);
  1634. amdgpu_bo_get_tiling_flags(abo, &tiling_flags);
  1635. amdgpu_bo_unreserve(abo);
  1636. pipe_config = AMDGPU_TILING_GET(tiling_flags, PIPE_CONFIG);
  1637. switch (target_fb->format->format) {
  1638. case DRM_FORMAT_C8:
  1639. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 0);
  1640. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1641. break;
  1642. case DRM_FORMAT_XRGB4444:
  1643. case DRM_FORMAT_ARGB4444:
  1644. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1645. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 2);
  1646. #ifdef __BIG_ENDIAN
  1647. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1648. ENDIAN_8IN16);
  1649. #endif
  1650. break;
  1651. case DRM_FORMAT_XRGB1555:
  1652. case DRM_FORMAT_ARGB1555:
  1653. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1654. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1655. #ifdef __BIG_ENDIAN
  1656. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1657. ENDIAN_8IN16);
  1658. #endif
  1659. break;
  1660. case DRM_FORMAT_BGRX5551:
  1661. case DRM_FORMAT_BGRA5551:
  1662. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1663. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 5);
  1664. #ifdef __BIG_ENDIAN
  1665. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1666. ENDIAN_8IN16);
  1667. #endif
  1668. break;
  1669. case DRM_FORMAT_RGB565:
  1670. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 1);
  1671. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1672. #ifdef __BIG_ENDIAN
  1673. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1674. ENDIAN_8IN16);
  1675. #endif
  1676. break;
  1677. case DRM_FORMAT_XRGB8888:
  1678. case DRM_FORMAT_ARGB8888:
  1679. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1680. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 0);
  1681. #ifdef __BIG_ENDIAN
  1682. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1683. ENDIAN_8IN32);
  1684. #endif
  1685. break;
  1686. case DRM_FORMAT_XRGB2101010:
  1687. case DRM_FORMAT_ARGB2101010:
  1688. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1689. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 1);
  1690. #ifdef __BIG_ENDIAN
  1691. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1692. ENDIAN_8IN32);
  1693. #endif
  1694. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1695. bypass_lut = true;
  1696. break;
  1697. case DRM_FORMAT_BGRX1010102:
  1698. case DRM_FORMAT_BGRA1010102:
  1699. fb_format = REG_SET_FIELD(0, GRPH_CONTROL, GRPH_DEPTH, 2);
  1700. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_FORMAT, 4);
  1701. #ifdef __BIG_ENDIAN
  1702. fb_swap = REG_SET_FIELD(fb_swap, GRPH_SWAP_CNTL, GRPH_ENDIAN_SWAP,
  1703. ENDIAN_8IN32);
  1704. #endif
  1705. /* Greater 8 bpc fb needs to bypass hw-lut to retain precision */
  1706. bypass_lut = true;
  1707. break;
  1708. default:
  1709. DRM_ERROR("Unsupported screen format %s\n",
  1710. drm_get_format_name(target_fb->format->format, &format_name));
  1711. return -EINVAL;
  1712. }
  1713. if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_2D_TILED_THIN1) {
  1714. unsigned bankw, bankh, mtaspect, tile_split, num_banks;
  1715. bankw = AMDGPU_TILING_GET(tiling_flags, BANK_WIDTH);
  1716. bankh = AMDGPU_TILING_GET(tiling_flags, BANK_HEIGHT);
  1717. mtaspect = AMDGPU_TILING_GET(tiling_flags, MACRO_TILE_ASPECT);
  1718. tile_split = AMDGPU_TILING_GET(tiling_flags, TILE_SPLIT);
  1719. num_banks = AMDGPU_TILING_GET(tiling_flags, NUM_BANKS);
  1720. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_NUM_BANKS, num_banks);
  1721. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1722. ARRAY_2D_TILED_THIN1);
  1723. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_TILE_SPLIT,
  1724. tile_split);
  1725. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_WIDTH, bankw);
  1726. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_BANK_HEIGHT, bankh);
  1727. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MACRO_TILE_ASPECT,
  1728. mtaspect);
  1729. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_MICRO_TILE_MODE,
  1730. ADDR_SURF_MICRO_TILING_DISPLAY);
  1731. } else if (AMDGPU_TILING_GET(tiling_flags, ARRAY_MODE) == ARRAY_1D_TILED_THIN1) {
  1732. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_ARRAY_MODE,
  1733. ARRAY_1D_TILED_THIN1);
  1734. }
  1735. fb_format = REG_SET_FIELD(fb_format, GRPH_CONTROL, GRPH_PIPE_CONFIG,
  1736. pipe_config);
  1737. dce_v10_0_vga_enable(crtc, false);
  1738. /* Make sure surface address is updated at vertical blank rather than
  1739. * horizontal blank
  1740. */
  1741. tmp = RREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset);
  1742. tmp = REG_SET_FIELD(tmp, GRPH_FLIP_CONTROL,
  1743. GRPH_SURFACE_UPDATE_H_RETRACE_EN, 0);
  1744. WREG32(mmGRPH_FLIP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1745. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1746. upper_32_bits(fb_location));
  1747. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1748. upper_32_bits(fb_location));
  1749. WREG32(mmGRPH_PRIMARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1750. (u32)fb_location & GRPH_PRIMARY_SURFACE_ADDRESS__GRPH_PRIMARY_SURFACE_ADDRESS_MASK);
  1751. WREG32(mmGRPH_SECONDARY_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1752. (u32) fb_location & GRPH_SECONDARY_SURFACE_ADDRESS__GRPH_SECONDARY_SURFACE_ADDRESS_MASK);
  1753. WREG32(mmGRPH_CONTROL + amdgpu_crtc->crtc_offset, fb_format);
  1754. WREG32(mmGRPH_SWAP_CNTL + amdgpu_crtc->crtc_offset, fb_swap);
  1755. /*
  1756. * The LUT only has 256 slots for indexing by a 8 bpc fb. Bypass the LUT
  1757. * for > 8 bpc scanout to avoid truncation of fb indices to 8 msb's, to
  1758. * retain the full precision throughout the pipeline.
  1759. */
  1760. tmp = RREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset);
  1761. if (bypass_lut)
  1762. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 1);
  1763. else
  1764. tmp = REG_SET_FIELD(tmp, GRPH_LUT_10BIT_BYPASS, GRPH_LUT_10BIT_BYPASS_EN, 0);
  1765. WREG32(mmGRPH_LUT_10BIT_BYPASS + amdgpu_crtc->crtc_offset, tmp);
  1766. if (bypass_lut)
  1767. DRM_DEBUG_KMS("Bypassing hardware LUT due to 10 bit fb scanout.\n");
  1768. WREG32(mmGRPH_SURFACE_OFFSET_X + amdgpu_crtc->crtc_offset, 0);
  1769. WREG32(mmGRPH_SURFACE_OFFSET_Y + amdgpu_crtc->crtc_offset, 0);
  1770. WREG32(mmGRPH_X_START + amdgpu_crtc->crtc_offset, 0);
  1771. WREG32(mmGRPH_Y_START + amdgpu_crtc->crtc_offset, 0);
  1772. WREG32(mmGRPH_X_END + amdgpu_crtc->crtc_offset, target_fb->width);
  1773. WREG32(mmGRPH_Y_END + amdgpu_crtc->crtc_offset, target_fb->height);
  1774. fb_pitch_pixels = target_fb->pitches[0] / target_fb->format->cpp[0];
  1775. WREG32(mmGRPH_PITCH + amdgpu_crtc->crtc_offset, fb_pitch_pixels);
  1776. dce_v10_0_grph_enable(crtc, true);
  1777. WREG32(mmLB_DESKTOP_HEIGHT + amdgpu_crtc->crtc_offset,
  1778. target_fb->height);
  1779. x &= ~3;
  1780. y &= ~1;
  1781. WREG32(mmVIEWPORT_START + amdgpu_crtc->crtc_offset,
  1782. (x << 16) | y);
  1783. viewport_w = crtc->mode.hdisplay;
  1784. viewport_h = (crtc->mode.vdisplay + 1) & ~1;
  1785. WREG32(mmVIEWPORT_SIZE + amdgpu_crtc->crtc_offset,
  1786. (viewport_w << 16) | viewport_h);
  1787. /* set pageflip to happen anywhere in vblank interval */
  1788. WREG32(mmMASTER_UPDATE_MODE + amdgpu_crtc->crtc_offset, 0);
  1789. if (!atomic && fb && fb != crtc->primary->fb) {
  1790. abo = gem_to_amdgpu_bo(fb->obj[0]);
  1791. r = amdgpu_bo_reserve(abo, true);
  1792. if (unlikely(r != 0))
  1793. return r;
  1794. amdgpu_bo_unpin(abo);
  1795. amdgpu_bo_unreserve(abo);
  1796. }
  1797. /* Bytes per pixel may have changed */
  1798. dce_v10_0_bandwidth_update(adev);
  1799. return 0;
  1800. }
  1801. static void dce_v10_0_set_interleave(struct drm_crtc *crtc,
  1802. struct drm_display_mode *mode)
  1803. {
  1804. struct drm_device *dev = crtc->dev;
  1805. struct amdgpu_device *adev = dev->dev_private;
  1806. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1807. u32 tmp;
  1808. tmp = RREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset);
  1809. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  1810. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 1);
  1811. else
  1812. tmp = REG_SET_FIELD(tmp, LB_DATA_FORMAT, INTERLEAVE_EN, 0);
  1813. WREG32(mmLB_DATA_FORMAT + amdgpu_crtc->crtc_offset, tmp);
  1814. }
  1815. static void dce_v10_0_crtc_load_lut(struct drm_crtc *crtc)
  1816. {
  1817. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1818. struct drm_device *dev = crtc->dev;
  1819. struct amdgpu_device *adev = dev->dev_private;
  1820. u16 *r, *g, *b;
  1821. int i;
  1822. u32 tmp;
  1823. DRM_DEBUG_KMS("%d\n", amdgpu_crtc->crtc_id);
  1824. tmp = RREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1825. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_GRPH_MODE, 0);
  1826. tmp = REG_SET_FIELD(tmp, INPUT_CSC_CONTROL, INPUT_CSC_OVL_MODE, 0);
  1827. WREG32(mmINPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1828. tmp = RREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset);
  1829. tmp = REG_SET_FIELD(tmp, PRESCALE_GRPH_CONTROL, GRPH_PRESCALE_BYPASS, 1);
  1830. WREG32(mmPRESCALE_GRPH_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1831. tmp = RREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset);
  1832. tmp = REG_SET_FIELD(tmp, PRESCALE_OVL_CONTROL, OVL_PRESCALE_BYPASS, 1);
  1833. WREG32(mmPRESCALE_OVL_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1834. tmp = RREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1835. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, GRPH_INPUT_GAMMA_MODE, 0);
  1836. tmp = REG_SET_FIELD(tmp, INPUT_GAMMA_CONTROL, OVL_INPUT_GAMMA_MODE, 0);
  1837. WREG32(mmINPUT_GAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1838. WREG32(mmDC_LUT_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1839. WREG32(mmDC_LUT_BLACK_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0);
  1840. WREG32(mmDC_LUT_BLACK_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0);
  1841. WREG32(mmDC_LUT_BLACK_OFFSET_RED + amdgpu_crtc->crtc_offset, 0);
  1842. WREG32(mmDC_LUT_WHITE_OFFSET_BLUE + amdgpu_crtc->crtc_offset, 0xffff);
  1843. WREG32(mmDC_LUT_WHITE_OFFSET_GREEN + amdgpu_crtc->crtc_offset, 0xffff);
  1844. WREG32(mmDC_LUT_WHITE_OFFSET_RED + amdgpu_crtc->crtc_offset, 0xffff);
  1845. WREG32(mmDC_LUT_RW_MODE + amdgpu_crtc->crtc_offset, 0);
  1846. WREG32(mmDC_LUT_WRITE_EN_MASK + amdgpu_crtc->crtc_offset, 0x00000007);
  1847. WREG32(mmDC_LUT_RW_INDEX + amdgpu_crtc->crtc_offset, 0);
  1848. r = crtc->gamma_store;
  1849. g = r + crtc->gamma_size;
  1850. b = g + crtc->gamma_size;
  1851. for (i = 0; i < 256; i++) {
  1852. WREG32(mmDC_LUT_30_COLOR + amdgpu_crtc->crtc_offset,
  1853. ((*r++ & 0xffc0) << 14) |
  1854. ((*g++ & 0xffc0) << 4) |
  1855. (*b++ >> 6));
  1856. }
  1857. tmp = RREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1858. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, GRPH_DEGAMMA_MODE, 0);
  1859. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, OVL_DEGAMMA_MODE, 0);
  1860. tmp = REG_SET_FIELD(tmp, DEGAMMA_CONTROL, CURSOR_DEGAMMA_MODE, 0);
  1861. WREG32(mmDEGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1862. tmp = RREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset);
  1863. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, GRPH_GAMUT_REMAP_MODE, 0);
  1864. tmp = REG_SET_FIELD(tmp, GAMUT_REMAP_CONTROL, OVL_GAMUT_REMAP_MODE, 0);
  1865. WREG32(mmGAMUT_REMAP_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1866. tmp = RREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset);
  1867. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, GRPH_REGAMMA_MODE, 0);
  1868. tmp = REG_SET_FIELD(tmp, REGAMMA_CONTROL, OVL_REGAMMA_MODE, 0);
  1869. WREG32(mmREGAMMA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1870. tmp = RREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset);
  1871. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_GRPH_MODE, 0);
  1872. tmp = REG_SET_FIELD(tmp, OUTPUT_CSC_CONTROL, OUTPUT_CSC_OVL_MODE, 0);
  1873. WREG32(mmOUTPUT_CSC_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1874. /* XXX match this to the depth of the crtc fmt block, move to modeset? */
  1875. WREG32(mmDENORM_CONTROL + amdgpu_crtc->crtc_offset, 0);
  1876. /* XXX this only needs to be programmed once per crtc at startup,
  1877. * not sure where the best place for it is
  1878. */
  1879. tmp = RREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset);
  1880. tmp = REG_SET_FIELD(tmp, ALPHA_CONTROL, CURSOR_ALPHA_BLND_ENA, 1);
  1881. WREG32(mmALPHA_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1882. }
  1883. static int dce_v10_0_pick_dig_encoder(struct drm_encoder *encoder)
  1884. {
  1885. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  1886. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  1887. switch (amdgpu_encoder->encoder_id) {
  1888. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  1889. if (dig->linkb)
  1890. return 1;
  1891. else
  1892. return 0;
  1893. break;
  1894. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  1895. if (dig->linkb)
  1896. return 3;
  1897. else
  1898. return 2;
  1899. break;
  1900. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  1901. if (dig->linkb)
  1902. return 5;
  1903. else
  1904. return 4;
  1905. break;
  1906. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  1907. return 6;
  1908. break;
  1909. default:
  1910. DRM_ERROR("invalid encoder_id: 0x%x\n", amdgpu_encoder->encoder_id);
  1911. return 0;
  1912. }
  1913. }
  1914. /**
  1915. * dce_v10_0_pick_pll - Allocate a PPLL for use by the crtc.
  1916. *
  1917. * @crtc: drm crtc
  1918. *
  1919. * Returns the PPLL (Pixel PLL) to be used by the crtc. For DP monitors
  1920. * a single PPLL can be used for all DP crtcs/encoders. For non-DP
  1921. * monitors a dedicated PPLL must be used. If a particular board has
  1922. * an external DP PLL, return ATOM_PPLL_INVALID to skip PLL programming
  1923. * as there is no need to program the PLL itself. If we are not able to
  1924. * allocate a PLL, return ATOM_PPLL_INVALID to skip PLL programming to
  1925. * avoid messing up an existing monitor.
  1926. *
  1927. * Asic specific PLL information
  1928. *
  1929. * DCE 10.x
  1930. * Tonga
  1931. * - PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP)
  1932. * CI
  1933. * - PPLL0, PPLL1, PPLL2 are available for all UNIPHY (both DP and non-DP) and DAC
  1934. *
  1935. */
  1936. static u32 dce_v10_0_pick_pll(struct drm_crtc *crtc)
  1937. {
  1938. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1939. struct drm_device *dev = crtc->dev;
  1940. struct amdgpu_device *adev = dev->dev_private;
  1941. u32 pll_in_use;
  1942. int pll;
  1943. if (ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder))) {
  1944. if (adev->clock.dp_extclk)
  1945. /* skip PPLL programming if using ext clock */
  1946. return ATOM_PPLL_INVALID;
  1947. else {
  1948. /* use the same PPLL for all DP monitors */
  1949. pll = amdgpu_pll_get_shared_dp_ppll(crtc);
  1950. if (pll != ATOM_PPLL_INVALID)
  1951. return pll;
  1952. }
  1953. } else {
  1954. /* use the same PPLL for all monitors with the same clock */
  1955. pll = amdgpu_pll_get_shared_nondp_ppll(crtc);
  1956. if (pll != ATOM_PPLL_INVALID)
  1957. return pll;
  1958. }
  1959. /* DCE10 has PPLL0, PPLL1, and PPLL2 */
  1960. pll_in_use = amdgpu_pll_get_use_mask(crtc);
  1961. if (!(pll_in_use & (1 << ATOM_PPLL2)))
  1962. return ATOM_PPLL2;
  1963. if (!(pll_in_use & (1 << ATOM_PPLL1)))
  1964. return ATOM_PPLL1;
  1965. if (!(pll_in_use & (1 << ATOM_PPLL0)))
  1966. return ATOM_PPLL0;
  1967. DRM_ERROR("unable to allocate a PPLL\n");
  1968. return ATOM_PPLL_INVALID;
  1969. }
  1970. static void dce_v10_0_lock_cursor(struct drm_crtc *crtc, bool lock)
  1971. {
  1972. struct amdgpu_device *adev = crtc->dev->dev_private;
  1973. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1974. uint32_t cur_lock;
  1975. cur_lock = RREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset);
  1976. if (lock)
  1977. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 1);
  1978. else
  1979. cur_lock = REG_SET_FIELD(cur_lock, CUR_UPDATE, CURSOR_UPDATE_LOCK, 0);
  1980. WREG32(mmCUR_UPDATE + amdgpu_crtc->crtc_offset, cur_lock);
  1981. }
  1982. static void dce_v10_0_hide_cursor(struct drm_crtc *crtc)
  1983. {
  1984. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1985. struct amdgpu_device *adev = crtc->dev->dev_private;
  1986. u32 tmp;
  1987. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  1988. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 0);
  1989. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  1990. }
  1991. static void dce_v10_0_show_cursor(struct drm_crtc *crtc)
  1992. {
  1993. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  1994. struct amdgpu_device *adev = crtc->dev->dev_private;
  1995. u32 tmp;
  1996. WREG32(mmCUR_SURFACE_ADDRESS_HIGH + amdgpu_crtc->crtc_offset,
  1997. upper_32_bits(amdgpu_crtc->cursor_addr));
  1998. WREG32(mmCUR_SURFACE_ADDRESS + amdgpu_crtc->crtc_offset,
  1999. lower_32_bits(amdgpu_crtc->cursor_addr));
  2000. tmp = RREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset);
  2001. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_EN, 1);
  2002. tmp = REG_SET_FIELD(tmp, CUR_CONTROL, CURSOR_MODE, 2);
  2003. WREG32_IDX(mmCUR_CONTROL + amdgpu_crtc->crtc_offset, tmp);
  2004. }
  2005. static int dce_v10_0_cursor_move_locked(struct drm_crtc *crtc,
  2006. int x, int y)
  2007. {
  2008. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2009. struct amdgpu_device *adev = crtc->dev->dev_private;
  2010. int xorigin = 0, yorigin = 0;
  2011. amdgpu_crtc->cursor_x = x;
  2012. amdgpu_crtc->cursor_y = y;
  2013. /* avivo cursor are offset into the total surface */
  2014. x += crtc->x;
  2015. y += crtc->y;
  2016. DRM_DEBUG("x %d y %d c->x %d c->y %d\n", x, y, crtc->x, crtc->y);
  2017. if (x < 0) {
  2018. xorigin = min(-x, amdgpu_crtc->max_cursor_width - 1);
  2019. x = 0;
  2020. }
  2021. if (y < 0) {
  2022. yorigin = min(-y, amdgpu_crtc->max_cursor_height - 1);
  2023. y = 0;
  2024. }
  2025. WREG32(mmCUR_POSITION + amdgpu_crtc->crtc_offset, (x << 16) | y);
  2026. WREG32(mmCUR_HOT_SPOT + amdgpu_crtc->crtc_offset, (xorigin << 16) | yorigin);
  2027. WREG32(mmCUR_SIZE + amdgpu_crtc->crtc_offset,
  2028. ((amdgpu_crtc->cursor_width - 1) << 16) | (amdgpu_crtc->cursor_height - 1));
  2029. return 0;
  2030. }
  2031. static int dce_v10_0_crtc_cursor_move(struct drm_crtc *crtc,
  2032. int x, int y)
  2033. {
  2034. int ret;
  2035. dce_v10_0_lock_cursor(crtc, true);
  2036. ret = dce_v10_0_cursor_move_locked(crtc, x, y);
  2037. dce_v10_0_lock_cursor(crtc, false);
  2038. return ret;
  2039. }
  2040. static int dce_v10_0_crtc_cursor_set2(struct drm_crtc *crtc,
  2041. struct drm_file *file_priv,
  2042. uint32_t handle,
  2043. uint32_t width,
  2044. uint32_t height,
  2045. int32_t hot_x,
  2046. int32_t hot_y)
  2047. {
  2048. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2049. struct drm_gem_object *obj;
  2050. struct amdgpu_bo *aobj;
  2051. int ret;
  2052. if (!handle) {
  2053. /* turn off cursor */
  2054. dce_v10_0_hide_cursor(crtc);
  2055. obj = NULL;
  2056. goto unpin;
  2057. }
  2058. if ((width > amdgpu_crtc->max_cursor_width) ||
  2059. (height > amdgpu_crtc->max_cursor_height)) {
  2060. DRM_ERROR("bad cursor width or height %d x %d\n", width, height);
  2061. return -EINVAL;
  2062. }
  2063. obj = drm_gem_object_lookup(file_priv, handle);
  2064. if (!obj) {
  2065. DRM_ERROR("Cannot find cursor object %x for crtc %d\n", handle, amdgpu_crtc->crtc_id);
  2066. return -ENOENT;
  2067. }
  2068. aobj = gem_to_amdgpu_bo(obj);
  2069. ret = amdgpu_bo_reserve(aobj, false);
  2070. if (ret != 0) {
  2071. drm_gem_object_put_unlocked(obj);
  2072. return ret;
  2073. }
  2074. ret = amdgpu_bo_pin(aobj, AMDGPU_GEM_DOMAIN_VRAM);
  2075. amdgpu_bo_unreserve(aobj);
  2076. if (ret) {
  2077. DRM_ERROR("Failed to pin new cursor BO (%d)\n", ret);
  2078. drm_gem_object_put_unlocked(obj);
  2079. return ret;
  2080. }
  2081. amdgpu_crtc->cursor_addr = amdgpu_bo_gpu_offset(aobj);
  2082. dce_v10_0_lock_cursor(crtc, true);
  2083. if (width != amdgpu_crtc->cursor_width ||
  2084. height != amdgpu_crtc->cursor_height ||
  2085. hot_x != amdgpu_crtc->cursor_hot_x ||
  2086. hot_y != amdgpu_crtc->cursor_hot_y) {
  2087. int x, y;
  2088. x = amdgpu_crtc->cursor_x + amdgpu_crtc->cursor_hot_x - hot_x;
  2089. y = amdgpu_crtc->cursor_y + amdgpu_crtc->cursor_hot_y - hot_y;
  2090. dce_v10_0_cursor_move_locked(crtc, x, y);
  2091. amdgpu_crtc->cursor_width = width;
  2092. amdgpu_crtc->cursor_height = height;
  2093. amdgpu_crtc->cursor_hot_x = hot_x;
  2094. amdgpu_crtc->cursor_hot_y = hot_y;
  2095. }
  2096. dce_v10_0_show_cursor(crtc);
  2097. dce_v10_0_lock_cursor(crtc, false);
  2098. unpin:
  2099. if (amdgpu_crtc->cursor_bo) {
  2100. struct amdgpu_bo *aobj = gem_to_amdgpu_bo(amdgpu_crtc->cursor_bo);
  2101. ret = amdgpu_bo_reserve(aobj, true);
  2102. if (likely(ret == 0)) {
  2103. amdgpu_bo_unpin(aobj);
  2104. amdgpu_bo_unreserve(aobj);
  2105. }
  2106. drm_gem_object_put_unlocked(amdgpu_crtc->cursor_bo);
  2107. }
  2108. amdgpu_crtc->cursor_bo = obj;
  2109. return 0;
  2110. }
  2111. static void dce_v10_0_cursor_reset(struct drm_crtc *crtc)
  2112. {
  2113. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2114. if (amdgpu_crtc->cursor_bo) {
  2115. dce_v10_0_lock_cursor(crtc, true);
  2116. dce_v10_0_cursor_move_locked(crtc, amdgpu_crtc->cursor_x,
  2117. amdgpu_crtc->cursor_y);
  2118. dce_v10_0_show_cursor(crtc);
  2119. dce_v10_0_lock_cursor(crtc, false);
  2120. }
  2121. }
  2122. static int dce_v10_0_crtc_gamma_set(struct drm_crtc *crtc, u16 *red, u16 *green,
  2123. u16 *blue, uint32_t size,
  2124. struct drm_modeset_acquire_ctx *ctx)
  2125. {
  2126. dce_v10_0_crtc_load_lut(crtc);
  2127. return 0;
  2128. }
  2129. static void dce_v10_0_crtc_destroy(struct drm_crtc *crtc)
  2130. {
  2131. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2132. drm_crtc_cleanup(crtc);
  2133. kfree(amdgpu_crtc);
  2134. }
  2135. static const struct drm_crtc_funcs dce_v10_0_crtc_funcs = {
  2136. .cursor_set2 = dce_v10_0_crtc_cursor_set2,
  2137. .cursor_move = dce_v10_0_crtc_cursor_move,
  2138. .gamma_set = dce_v10_0_crtc_gamma_set,
  2139. .set_config = amdgpu_display_crtc_set_config,
  2140. .destroy = dce_v10_0_crtc_destroy,
  2141. .page_flip_target = amdgpu_display_crtc_page_flip_target,
  2142. };
  2143. static void dce_v10_0_crtc_dpms(struct drm_crtc *crtc, int mode)
  2144. {
  2145. struct drm_device *dev = crtc->dev;
  2146. struct amdgpu_device *adev = dev->dev_private;
  2147. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2148. unsigned type;
  2149. switch (mode) {
  2150. case DRM_MODE_DPMS_ON:
  2151. amdgpu_crtc->enabled = true;
  2152. amdgpu_atombios_crtc_enable(crtc, ATOM_ENABLE);
  2153. dce_v10_0_vga_enable(crtc, true);
  2154. amdgpu_atombios_crtc_blank(crtc, ATOM_DISABLE);
  2155. dce_v10_0_vga_enable(crtc, false);
  2156. /* Make sure VBLANK and PFLIP interrupts are still enabled */
  2157. type = amdgpu_display_crtc_idx_to_irq_type(adev,
  2158. amdgpu_crtc->crtc_id);
  2159. amdgpu_irq_update(adev, &adev->crtc_irq, type);
  2160. amdgpu_irq_update(adev, &adev->pageflip_irq, type);
  2161. drm_crtc_vblank_on(crtc);
  2162. dce_v10_0_crtc_load_lut(crtc);
  2163. break;
  2164. case DRM_MODE_DPMS_STANDBY:
  2165. case DRM_MODE_DPMS_SUSPEND:
  2166. case DRM_MODE_DPMS_OFF:
  2167. drm_crtc_vblank_off(crtc);
  2168. if (amdgpu_crtc->enabled) {
  2169. dce_v10_0_vga_enable(crtc, true);
  2170. amdgpu_atombios_crtc_blank(crtc, ATOM_ENABLE);
  2171. dce_v10_0_vga_enable(crtc, false);
  2172. }
  2173. amdgpu_atombios_crtc_enable(crtc, ATOM_DISABLE);
  2174. amdgpu_crtc->enabled = false;
  2175. break;
  2176. }
  2177. /* adjust pm to dpms */
  2178. amdgpu_pm_compute_clocks(adev);
  2179. }
  2180. static void dce_v10_0_crtc_prepare(struct drm_crtc *crtc)
  2181. {
  2182. /* disable crtc pair power gating before programming */
  2183. amdgpu_atombios_crtc_powergate(crtc, ATOM_DISABLE);
  2184. amdgpu_atombios_crtc_lock(crtc, ATOM_ENABLE);
  2185. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2186. }
  2187. static void dce_v10_0_crtc_commit(struct drm_crtc *crtc)
  2188. {
  2189. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_ON);
  2190. amdgpu_atombios_crtc_lock(crtc, ATOM_DISABLE);
  2191. }
  2192. static void dce_v10_0_crtc_disable(struct drm_crtc *crtc)
  2193. {
  2194. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2195. struct drm_device *dev = crtc->dev;
  2196. struct amdgpu_device *adev = dev->dev_private;
  2197. struct amdgpu_atom_ss ss;
  2198. int i;
  2199. dce_v10_0_crtc_dpms(crtc, DRM_MODE_DPMS_OFF);
  2200. if (crtc->primary->fb) {
  2201. int r;
  2202. struct amdgpu_bo *abo;
  2203. abo = gem_to_amdgpu_bo(crtc->primary->fb->obj[0]);
  2204. r = amdgpu_bo_reserve(abo, true);
  2205. if (unlikely(r))
  2206. DRM_ERROR("failed to reserve abo before unpin\n");
  2207. else {
  2208. amdgpu_bo_unpin(abo);
  2209. amdgpu_bo_unreserve(abo);
  2210. }
  2211. }
  2212. /* disable the GRPH */
  2213. dce_v10_0_grph_enable(crtc, false);
  2214. amdgpu_atombios_crtc_powergate(crtc, ATOM_ENABLE);
  2215. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2216. if (adev->mode_info.crtcs[i] &&
  2217. adev->mode_info.crtcs[i]->enabled &&
  2218. i != amdgpu_crtc->crtc_id &&
  2219. amdgpu_crtc->pll_id == adev->mode_info.crtcs[i]->pll_id) {
  2220. /* one other crtc is using this pll don't turn
  2221. * off the pll
  2222. */
  2223. goto done;
  2224. }
  2225. }
  2226. switch (amdgpu_crtc->pll_id) {
  2227. case ATOM_PPLL0:
  2228. case ATOM_PPLL1:
  2229. case ATOM_PPLL2:
  2230. /* disable the ppll */
  2231. amdgpu_atombios_crtc_program_pll(crtc, amdgpu_crtc->crtc_id, amdgpu_crtc->pll_id,
  2232. 0, 0, ATOM_DISABLE, 0, 0, 0, 0, 0, false, &ss);
  2233. break;
  2234. default:
  2235. break;
  2236. }
  2237. done:
  2238. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2239. amdgpu_crtc->adjusted_clock = 0;
  2240. amdgpu_crtc->encoder = NULL;
  2241. amdgpu_crtc->connector = NULL;
  2242. }
  2243. static int dce_v10_0_crtc_mode_set(struct drm_crtc *crtc,
  2244. struct drm_display_mode *mode,
  2245. struct drm_display_mode *adjusted_mode,
  2246. int x, int y, struct drm_framebuffer *old_fb)
  2247. {
  2248. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2249. if (!amdgpu_crtc->adjusted_clock)
  2250. return -EINVAL;
  2251. amdgpu_atombios_crtc_set_pll(crtc, adjusted_mode);
  2252. amdgpu_atombios_crtc_set_dtd_timing(crtc, adjusted_mode);
  2253. dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2254. amdgpu_atombios_crtc_overscan_setup(crtc, mode, adjusted_mode);
  2255. amdgpu_atombios_crtc_scaler_setup(crtc);
  2256. dce_v10_0_cursor_reset(crtc);
  2257. /* update the hw version fpr dpm */
  2258. amdgpu_crtc->hw_mode = *adjusted_mode;
  2259. return 0;
  2260. }
  2261. static bool dce_v10_0_crtc_mode_fixup(struct drm_crtc *crtc,
  2262. const struct drm_display_mode *mode,
  2263. struct drm_display_mode *adjusted_mode)
  2264. {
  2265. struct amdgpu_crtc *amdgpu_crtc = to_amdgpu_crtc(crtc);
  2266. struct drm_device *dev = crtc->dev;
  2267. struct drm_encoder *encoder;
  2268. /* assign the encoder to the amdgpu crtc to avoid repeated lookups later */
  2269. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2270. if (encoder->crtc == crtc) {
  2271. amdgpu_crtc->encoder = encoder;
  2272. amdgpu_crtc->connector = amdgpu_get_connector_for_encoder(encoder);
  2273. break;
  2274. }
  2275. }
  2276. if ((amdgpu_crtc->encoder == NULL) || (amdgpu_crtc->connector == NULL)) {
  2277. amdgpu_crtc->encoder = NULL;
  2278. amdgpu_crtc->connector = NULL;
  2279. return false;
  2280. }
  2281. if (!amdgpu_display_crtc_scaling_mode_fixup(crtc, mode, adjusted_mode))
  2282. return false;
  2283. if (amdgpu_atombios_crtc_prepare_pll(crtc, adjusted_mode))
  2284. return false;
  2285. /* pick pll */
  2286. amdgpu_crtc->pll_id = dce_v10_0_pick_pll(crtc);
  2287. /* if we can't get a PPLL for a non-DP encoder, fail */
  2288. if ((amdgpu_crtc->pll_id == ATOM_PPLL_INVALID) &&
  2289. !ENCODER_MODE_IS_DP(amdgpu_atombios_encoder_get_encoder_mode(amdgpu_crtc->encoder)))
  2290. return false;
  2291. return true;
  2292. }
  2293. static int dce_v10_0_crtc_set_base(struct drm_crtc *crtc, int x, int y,
  2294. struct drm_framebuffer *old_fb)
  2295. {
  2296. return dce_v10_0_crtc_do_set_base(crtc, old_fb, x, y, 0);
  2297. }
  2298. static int dce_v10_0_crtc_set_base_atomic(struct drm_crtc *crtc,
  2299. struct drm_framebuffer *fb,
  2300. int x, int y, enum mode_set_atomic state)
  2301. {
  2302. return dce_v10_0_crtc_do_set_base(crtc, fb, x, y, 1);
  2303. }
  2304. static const struct drm_crtc_helper_funcs dce_v10_0_crtc_helper_funcs = {
  2305. .dpms = dce_v10_0_crtc_dpms,
  2306. .mode_fixup = dce_v10_0_crtc_mode_fixup,
  2307. .mode_set = dce_v10_0_crtc_mode_set,
  2308. .mode_set_base = dce_v10_0_crtc_set_base,
  2309. .mode_set_base_atomic = dce_v10_0_crtc_set_base_atomic,
  2310. .prepare = dce_v10_0_crtc_prepare,
  2311. .commit = dce_v10_0_crtc_commit,
  2312. .disable = dce_v10_0_crtc_disable,
  2313. };
  2314. static int dce_v10_0_crtc_init(struct amdgpu_device *adev, int index)
  2315. {
  2316. struct amdgpu_crtc *amdgpu_crtc;
  2317. amdgpu_crtc = kzalloc(sizeof(struct amdgpu_crtc) +
  2318. (AMDGPUFB_CONN_LIMIT * sizeof(struct drm_connector *)), GFP_KERNEL);
  2319. if (amdgpu_crtc == NULL)
  2320. return -ENOMEM;
  2321. drm_crtc_init(adev->ddev, &amdgpu_crtc->base, &dce_v10_0_crtc_funcs);
  2322. drm_mode_crtc_set_gamma_size(&amdgpu_crtc->base, 256);
  2323. amdgpu_crtc->crtc_id = index;
  2324. adev->mode_info.crtcs[index] = amdgpu_crtc;
  2325. amdgpu_crtc->max_cursor_width = 128;
  2326. amdgpu_crtc->max_cursor_height = 128;
  2327. adev->ddev->mode_config.cursor_width = amdgpu_crtc->max_cursor_width;
  2328. adev->ddev->mode_config.cursor_height = amdgpu_crtc->max_cursor_height;
  2329. switch (amdgpu_crtc->crtc_id) {
  2330. case 0:
  2331. default:
  2332. amdgpu_crtc->crtc_offset = CRTC0_REGISTER_OFFSET;
  2333. break;
  2334. case 1:
  2335. amdgpu_crtc->crtc_offset = CRTC1_REGISTER_OFFSET;
  2336. break;
  2337. case 2:
  2338. amdgpu_crtc->crtc_offset = CRTC2_REGISTER_OFFSET;
  2339. break;
  2340. case 3:
  2341. amdgpu_crtc->crtc_offset = CRTC3_REGISTER_OFFSET;
  2342. break;
  2343. case 4:
  2344. amdgpu_crtc->crtc_offset = CRTC4_REGISTER_OFFSET;
  2345. break;
  2346. case 5:
  2347. amdgpu_crtc->crtc_offset = CRTC5_REGISTER_OFFSET;
  2348. break;
  2349. }
  2350. amdgpu_crtc->pll_id = ATOM_PPLL_INVALID;
  2351. amdgpu_crtc->adjusted_clock = 0;
  2352. amdgpu_crtc->encoder = NULL;
  2353. amdgpu_crtc->connector = NULL;
  2354. drm_crtc_helper_add(&amdgpu_crtc->base, &dce_v10_0_crtc_helper_funcs);
  2355. return 0;
  2356. }
  2357. static int dce_v10_0_early_init(void *handle)
  2358. {
  2359. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2360. adev->audio_endpt_rreg = &dce_v10_0_audio_endpt_rreg;
  2361. adev->audio_endpt_wreg = &dce_v10_0_audio_endpt_wreg;
  2362. dce_v10_0_set_display_funcs(adev);
  2363. adev->mode_info.num_crtc = dce_v10_0_get_num_crtc(adev);
  2364. switch (adev->asic_type) {
  2365. case CHIP_FIJI:
  2366. case CHIP_TONGA:
  2367. adev->mode_info.num_hpd = 6;
  2368. adev->mode_info.num_dig = 7;
  2369. break;
  2370. default:
  2371. /* FIXME: not supported yet */
  2372. return -EINVAL;
  2373. }
  2374. dce_v10_0_set_irq_funcs(adev);
  2375. return 0;
  2376. }
  2377. static int dce_v10_0_sw_init(void *handle)
  2378. {
  2379. int r, i;
  2380. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2381. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2382. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i + 1, &adev->crtc_irq);
  2383. if (r)
  2384. return r;
  2385. }
  2386. for (i = VISLANDS30_IV_SRCID_D1_GRPH_PFLIP; i < 20; i += 2) {
  2387. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, i, &adev->pageflip_irq);
  2388. if (r)
  2389. return r;
  2390. }
  2391. /* HPD hotplug */
  2392. r = amdgpu_irq_add_id(adev, AMDGPU_IH_CLIENTID_LEGACY, VISLANDS30_IV_SRCID_HOTPLUG_DETECT_A, &adev->hpd_irq);
  2393. if (r)
  2394. return r;
  2395. adev->ddev->mode_config.funcs = &amdgpu_mode_funcs;
  2396. adev->ddev->mode_config.async_page_flip = true;
  2397. adev->ddev->mode_config.max_width = 16384;
  2398. adev->ddev->mode_config.max_height = 16384;
  2399. adev->ddev->mode_config.preferred_depth = 24;
  2400. adev->ddev->mode_config.prefer_shadow = 1;
  2401. adev->ddev->mode_config.fb_base = adev->gmc.aper_base;
  2402. r = amdgpu_display_modeset_create_props(adev);
  2403. if (r)
  2404. return r;
  2405. adev->ddev->mode_config.max_width = 16384;
  2406. adev->ddev->mode_config.max_height = 16384;
  2407. /* allocate crtcs */
  2408. for (i = 0; i < adev->mode_info.num_crtc; i++) {
  2409. r = dce_v10_0_crtc_init(adev, i);
  2410. if (r)
  2411. return r;
  2412. }
  2413. if (amdgpu_atombios_get_connector_info_from_object_table(adev))
  2414. amdgpu_display_print_display_setup(adev->ddev);
  2415. else
  2416. return -EINVAL;
  2417. /* setup afmt */
  2418. r = dce_v10_0_afmt_init(adev);
  2419. if (r)
  2420. return r;
  2421. r = dce_v10_0_audio_init(adev);
  2422. if (r)
  2423. return r;
  2424. drm_kms_helper_poll_init(adev->ddev);
  2425. adev->mode_info.mode_config_initialized = true;
  2426. return 0;
  2427. }
  2428. static int dce_v10_0_sw_fini(void *handle)
  2429. {
  2430. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2431. kfree(adev->mode_info.bios_hardcoded_edid);
  2432. drm_kms_helper_poll_fini(adev->ddev);
  2433. dce_v10_0_audio_fini(adev);
  2434. dce_v10_0_afmt_fini(adev);
  2435. drm_mode_config_cleanup(adev->ddev);
  2436. adev->mode_info.mode_config_initialized = false;
  2437. return 0;
  2438. }
  2439. static int dce_v10_0_hw_init(void *handle)
  2440. {
  2441. int i;
  2442. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2443. dce_v10_0_init_golden_registers(adev);
  2444. /* disable vga render */
  2445. dce_v10_0_set_vga_render_state(adev, false);
  2446. /* init dig PHYs, disp eng pll */
  2447. amdgpu_atombios_encoder_init_dig(adev);
  2448. amdgpu_atombios_crtc_set_disp_eng_pll(adev, adev->clock.default_dispclk);
  2449. /* initialize hpd */
  2450. dce_v10_0_hpd_init(adev);
  2451. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2452. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2453. }
  2454. dce_v10_0_pageflip_interrupt_init(adev);
  2455. return 0;
  2456. }
  2457. static int dce_v10_0_hw_fini(void *handle)
  2458. {
  2459. int i;
  2460. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2461. dce_v10_0_hpd_fini(adev);
  2462. for (i = 0; i < adev->mode_info.audio.num_pins; i++) {
  2463. dce_v10_0_audio_enable(adev, &adev->mode_info.audio.pin[i], false);
  2464. }
  2465. dce_v10_0_pageflip_interrupt_fini(adev);
  2466. return 0;
  2467. }
  2468. static int dce_v10_0_suspend(void *handle)
  2469. {
  2470. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2471. adev->mode_info.bl_level =
  2472. amdgpu_atombios_encoder_get_backlight_level_from_reg(adev);
  2473. return dce_v10_0_hw_fini(handle);
  2474. }
  2475. static int dce_v10_0_resume(void *handle)
  2476. {
  2477. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2478. int ret;
  2479. amdgpu_atombios_encoder_set_backlight_level_to_reg(adev,
  2480. adev->mode_info.bl_level);
  2481. ret = dce_v10_0_hw_init(handle);
  2482. /* turn on the BL */
  2483. if (adev->mode_info.bl_encoder) {
  2484. u8 bl_level = amdgpu_display_backlight_get_level(adev,
  2485. adev->mode_info.bl_encoder);
  2486. amdgpu_display_backlight_set_level(adev, adev->mode_info.bl_encoder,
  2487. bl_level);
  2488. }
  2489. return ret;
  2490. }
  2491. static bool dce_v10_0_is_idle(void *handle)
  2492. {
  2493. return true;
  2494. }
  2495. static int dce_v10_0_wait_for_idle(void *handle)
  2496. {
  2497. return 0;
  2498. }
  2499. static bool dce_v10_0_check_soft_reset(void *handle)
  2500. {
  2501. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2502. return dce_v10_0_is_display_hung(adev);
  2503. }
  2504. static int dce_v10_0_soft_reset(void *handle)
  2505. {
  2506. u32 srbm_soft_reset = 0, tmp;
  2507. struct amdgpu_device *adev = (struct amdgpu_device *)handle;
  2508. if (dce_v10_0_is_display_hung(adev))
  2509. srbm_soft_reset |= SRBM_SOFT_RESET__SOFT_RESET_DC_MASK;
  2510. if (srbm_soft_reset) {
  2511. tmp = RREG32(mmSRBM_SOFT_RESET);
  2512. tmp |= srbm_soft_reset;
  2513. dev_info(adev->dev, "SRBM_SOFT_RESET=0x%08X\n", tmp);
  2514. WREG32(mmSRBM_SOFT_RESET, tmp);
  2515. tmp = RREG32(mmSRBM_SOFT_RESET);
  2516. udelay(50);
  2517. tmp &= ~srbm_soft_reset;
  2518. WREG32(mmSRBM_SOFT_RESET, tmp);
  2519. tmp = RREG32(mmSRBM_SOFT_RESET);
  2520. /* Wait a little for things to settle down */
  2521. udelay(50);
  2522. }
  2523. return 0;
  2524. }
  2525. static void dce_v10_0_set_crtc_vblank_interrupt_state(struct amdgpu_device *adev,
  2526. int crtc,
  2527. enum amdgpu_interrupt_state state)
  2528. {
  2529. u32 lb_interrupt_mask;
  2530. if (crtc >= adev->mode_info.num_crtc) {
  2531. DRM_DEBUG("invalid crtc %d\n", crtc);
  2532. return;
  2533. }
  2534. switch (state) {
  2535. case AMDGPU_IRQ_STATE_DISABLE:
  2536. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2537. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2538. VBLANK_INTERRUPT_MASK, 0);
  2539. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2540. break;
  2541. case AMDGPU_IRQ_STATE_ENABLE:
  2542. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2543. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2544. VBLANK_INTERRUPT_MASK, 1);
  2545. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2546. break;
  2547. default:
  2548. break;
  2549. }
  2550. }
  2551. static void dce_v10_0_set_crtc_vline_interrupt_state(struct amdgpu_device *adev,
  2552. int crtc,
  2553. enum amdgpu_interrupt_state state)
  2554. {
  2555. u32 lb_interrupt_mask;
  2556. if (crtc >= adev->mode_info.num_crtc) {
  2557. DRM_DEBUG("invalid crtc %d\n", crtc);
  2558. return;
  2559. }
  2560. switch (state) {
  2561. case AMDGPU_IRQ_STATE_DISABLE:
  2562. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2563. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2564. VLINE_INTERRUPT_MASK, 0);
  2565. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2566. break;
  2567. case AMDGPU_IRQ_STATE_ENABLE:
  2568. lb_interrupt_mask = RREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc]);
  2569. lb_interrupt_mask = REG_SET_FIELD(lb_interrupt_mask, LB_INTERRUPT_MASK,
  2570. VLINE_INTERRUPT_MASK, 1);
  2571. WREG32(mmLB_INTERRUPT_MASK + crtc_offsets[crtc], lb_interrupt_mask);
  2572. break;
  2573. default:
  2574. break;
  2575. }
  2576. }
  2577. static int dce_v10_0_set_hpd_irq_state(struct amdgpu_device *adev,
  2578. struct amdgpu_irq_src *source,
  2579. unsigned hpd,
  2580. enum amdgpu_interrupt_state state)
  2581. {
  2582. u32 tmp;
  2583. if (hpd >= adev->mode_info.num_hpd) {
  2584. DRM_DEBUG("invalid hdp %d\n", hpd);
  2585. return 0;
  2586. }
  2587. switch (state) {
  2588. case AMDGPU_IRQ_STATE_DISABLE:
  2589. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2590. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 0);
  2591. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2592. break;
  2593. case AMDGPU_IRQ_STATE_ENABLE:
  2594. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2595. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_EN, 1);
  2596. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2597. break;
  2598. default:
  2599. break;
  2600. }
  2601. return 0;
  2602. }
  2603. static int dce_v10_0_set_crtc_irq_state(struct amdgpu_device *adev,
  2604. struct amdgpu_irq_src *source,
  2605. unsigned type,
  2606. enum amdgpu_interrupt_state state)
  2607. {
  2608. switch (type) {
  2609. case AMDGPU_CRTC_IRQ_VBLANK1:
  2610. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 0, state);
  2611. break;
  2612. case AMDGPU_CRTC_IRQ_VBLANK2:
  2613. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 1, state);
  2614. break;
  2615. case AMDGPU_CRTC_IRQ_VBLANK3:
  2616. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 2, state);
  2617. break;
  2618. case AMDGPU_CRTC_IRQ_VBLANK4:
  2619. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 3, state);
  2620. break;
  2621. case AMDGPU_CRTC_IRQ_VBLANK5:
  2622. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 4, state);
  2623. break;
  2624. case AMDGPU_CRTC_IRQ_VBLANK6:
  2625. dce_v10_0_set_crtc_vblank_interrupt_state(adev, 5, state);
  2626. break;
  2627. case AMDGPU_CRTC_IRQ_VLINE1:
  2628. dce_v10_0_set_crtc_vline_interrupt_state(adev, 0, state);
  2629. break;
  2630. case AMDGPU_CRTC_IRQ_VLINE2:
  2631. dce_v10_0_set_crtc_vline_interrupt_state(adev, 1, state);
  2632. break;
  2633. case AMDGPU_CRTC_IRQ_VLINE3:
  2634. dce_v10_0_set_crtc_vline_interrupt_state(adev, 2, state);
  2635. break;
  2636. case AMDGPU_CRTC_IRQ_VLINE4:
  2637. dce_v10_0_set_crtc_vline_interrupt_state(adev, 3, state);
  2638. break;
  2639. case AMDGPU_CRTC_IRQ_VLINE5:
  2640. dce_v10_0_set_crtc_vline_interrupt_state(adev, 4, state);
  2641. break;
  2642. case AMDGPU_CRTC_IRQ_VLINE6:
  2643. dce_v10_0_set_crtc_vline_interrupt_state(adev, 5, state);
  2644. break;
  2645. default:
  2646. break;
  2647. }
  2648. return 0;
  2649. }
  2650. static int dce_v10_0_set_pageflip_irq_state(struct amdgpu_device *adev,
  2651. struct amdgpu_irq_src *src,
  2652. unsigned type,
  2653. enum amdgpu_interrupt_state state)
  2654. {
  2655. u32 reg;
  2656. if (type >= adev->mode_info.num_crtc) {
  2657. DRM_ERROR("invalid pageflip crtc %d\n", type);
  2658. return -EINVAL;
  2659. }
  2660. reg = RREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type]);
  2661. if (state == AMDGPU_IRQ_STATE_DISABLE)
  2662. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2663. reg & ~GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2664. else
  2665. WREG32(mmGRPH_INTERRUPT_CONTROL + crtc_offsets[type],
  2666. reg | GRPH_INTERRUPT_CONTROL__GRPH_PFLIP_INT_MASK_MASK);
  2667. return 0;
  2668. }
  2669. static int dce_v10_0_pageflip_irq(struct amdgpu_device *adev,
  2670. struct amdgpu_irq_src *source,
  2671. struct amdgpu_iv_entry *entry)
  2672. {
  2673. unsigned long flags;
  2674. unsigned crtc_id;
  2675. struct amdgpu_crtc *amdgpu_crtc;
  2676. struct amdgpu_flip_work *works;
  2677. crtc_id = (entry->src_id - 8) >> 1;
  2678. amdgpu_crtc = adev->mode_info.crtcs[crtc_id];
  2679. if (crtc_id >= adev->mode_info.num_crtc) {
  2680. DRM_ERROR("invalid pageflip crtc %d\n", crtc_id);
  2681. return -EINVAL;
  2682. }
  2683. if (RREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id]) &
  2684. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_OCCURRED_MASK)
  2685. WREG32(mmGRPH_INTERRUPT_STATUS + crtc_offsets[crtc_id],
  2686. GRPH_INTERRUPT_STATUS__GRPH_PFLIP_INT_CLEAR_MASK);
  2687. /* IRQ could occur when in initial stage */
  2688. if (amdgpu_crtc == NULL)
  2689. return 0;
  2690. spin_lock_irqsave(&adev->ddev->event_lock, flags);
  2691. works = amdgpu_crtc->pflip_works;
  2692. if (amdgpu_crtc->pflip_status != AMDGPU_FLIP_SUBMITTED) {
  2693. DRM_DEBUG_DRIVER("amdgpu_crtc->pflip_status = %d != "
  2694. "AMDGPU_FLIP_SUBMITTED(%d)\n",
  2695. amdgpu_crtc->pflip_status,
  2696. AMDGPU_FLIP_SUBMITTED);
  2697. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2698. return 0;
  2699. }
  2700. /* page flip completed. clean up */
  2701. amdgpu_crtc->pflip_status = AMDGPU_FLIP_NONE;
  2702. amdgpu_crtc->pflip_works = NULL;
  2703. /* wakeup usersapce */
  2704. if (works->event)
  2705. drm_crtc_send_vblank_event(&amdgpu_crtc->base, works->event);
  2706. spin_unlock_irqrestore(&adev->ddev->event_lock, flags);
  2707. drm_crtc_vblank_put(&amdgpu_crtc->base);
  2708. schedule_work(&works->unpin_work);
  2709. return 0;
  2710. }
  2711. static void dce_v10_0_hpd_int_ack(struct amdgpu_device *adev,
  2712. int hpd)
  2713. {
  2714. u32 tmp;
  2715. if (hpd >= adev->mode_info.num_hpd) {
  2716. DRM_DEBUG("invalid hdp %d\n", hpd);
  2717. return;
  2718. }
  2719. tmp = RREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd]);
  2720. tmp = REG_SET_FIELD(tmp, DC_HPD_INT_CONTROL, DC_HPD_INT_ACK, 1);
  2721. WREG32(mmDC_HPD_INT_CONTROL + hpd_offsets[hpd], tmp);
  2722. }
  2723. static void dce_v10_0_crtc_vblank_int_ack(struct amdgpu_device *adev,
  2724. int crtc)
  2725. {
  2726. u32 tmp;
  2727. if (crtc >= adev->mode_info.num_crtc) {
  2728. DRM_DEBUG("invalid crtc %d\n", crtc);
  2729. return;
  2730. }
  2731. tmp = RREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc]);
  2732. tmp = REG_SET_FIELD(tmp, LB_VBLANK_STATUS, VBLANK_ACK, 1);
  2733. WREG32(mmLB_VBLANK_STATUS + crtc_offsets[crtc], tmp);
  2734. }
  2735. static void dce_v10_0_crtc_vline_int_ack(struct amdgpu_device *adev,
  2736. int crtc)
  2737. {
  2738. u32 tmp;
  2739. if (crtc >= adev->mode_info.num_crtc) {
  2740. DRM_DEBUG("invalid crtc %d\n", crtc);
  2741. return;
  2742. }
  2743. tmp = RREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc]);
  2744. tmp = REG_SET_FIELD(tmp, LB_VLINE_STATUS, VLINE_ACK, 1);
  2745. WREG32(mmLB_VLINE_STATUS + crtc_offsets[crtc], tmp);
  2746. }
  2747. static int dce_v10_0_crtc_irq(struct amdgpu_device *adev,
  2748. struct amdgpu_irq_src *source,
  2749. struct amdgpu_iv_entry *entry)
  2750. {
  2751. unsigned crtc = entry->src_id - 1;
  2752. uint32_t disp_int = RREG32(interrupt_status_offsets[crtc].reg);
  2753. unsigned int irq_type = amdgpu_display_crtc_idx_to_irq_type(adev, crtc);
  2754. switch (entry->src_data[0]) {
  2755. case 0: /* vblank */
  2756. if (disp_int & interrupt_status_offsets[crtc].vblank)
  2757. dce_v10_0_crtc_vblank_int_ack(adev, crtc);
  2758. else
  2759. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2760. if (amdgpu_irq_enabled(adev, source, irq_type)) {
  2761. drm_handle_vblank(adev->ddev, crtc);
  2762. }
  2763. DRM_DEBUG("IH: D%d vblank\n", crtc + 1);
  2764. break;
  2765. case 1: /* vline */
  2766. if (disp_int & interrupt_status_offsets[crtc].vline)
  2767. dce_v10_0_crtc_vline_int_ack(adev, crtc);
  2768. else
  2769. DRM_DEBUG("IH: IH event w/o asserted irq bit?\n");
  2770. DRM_DEBUG("IH: D%d vline\n", crtc + 1);
  2771. break;
  2772. default:
  2773. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2774. break;
  2775. }
  2776. return 0;
  2777. }
  2778. static int dce_v10_0_hpd_irq(struct amdgpu_device *adev,
  2779. struct amdgpu_irq_src *source,
  2780. struct amdgpu_iv_entry *entry)
  2781. {
  2782. uint32_t disp_int, mask;
  2783. unsigned hpd;
  2784. if (entry->src_data[0] >= adev->mode_info.num_hpd) {
  2785. DRM_DEBUG("Unhandled interrupt: %d %d\n", entry->src_id, entry->src_data[0]);
  2786. return 0;
  2787. }
  2788. hpd = entry->src_data[0];
  2789. disp_int = RREG32(interrupt_status_offsets[hpd].reg);
  2790. mask = interrupt_status_offsets[hpd].hpd;
  2791. if (disp_int & mask) {
  2792. dce_v10_0_hpd_int_ack(adev, hpd);
  2793. schedule_work(&adev->hotplug_work);
  2794. DRM_DEBUG("IH: HPD%d\n", hpd + 1);
  2795. }
  2796. return 0;
  2797. }
  2798. static int dce_v10_0_set_clockgating_state(void *handle,
  2799. enum amd_clockgating_state state)
  2800. {
  2801. return 0;
  2802. }
  2803. static int dce_v10_0_set_powergating_state(void *handle,
  2804. enum amd_powergating_state state)
  2805. {
  2806. return 0;
  2807. }
  2808. static const struct amd_ip_funcs dce_v10_0_ip_funcs = {
  2809. .name = "dce_v10_0",
  2810. .early_init = dce_v10_0_early_init,
  2811. .late_init = NULL,
  2812. .sw_init = dce_v10_0_sw_init,
  2813. .sw_fini = dce_v10_0_sw_fini,
  2814. .hw_init = dce_v10_0_hw_init,
  2815. .hw_fini = dce_v10_0_hw_fini,
  2816. .suspend = dce_v10_0_suspend,
  2817. .resume = dce_v10_0_resume,
  2818. .is_idle = dce_v10_0_is_idle,
  2819. .wait_for_idle = dce_v10_0_wait_for_idle,
  2820. .check_soft_reset = dce_v10_0_check_soft_reset,
  2821. .soft_reset = dce_v10_0_soft_reset,
  2822. .set_clockgating_state = dce_v10_0_set_clockgating_state,
  2823. .set_powergating_state = dce_v10_0_set_powergating_state,
  2824. };
  2825. static void
  2826. dce_v10_0_encoder_mode_set(struct drm_encoder *encoder,
  2827. struct drm_display_mode *mode,
  2828. struct drm_display_mode *adjusted_mode)
  2829. {
  2830. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2831. amdgpu_encoder->pixel_clock = adjusted_mode->clock;
  2832. /* need to call this here rather than in prepare() since we need some crtc info */
  2833. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2834. /* set scaler clears this on some chips */
  2835. dce_v10_0_set_interleave(encoder->crtc, mode);
  2836. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI) {
  2837. dce_v10_0_afmt_enable(encoder, true);
  2838. dce_v10_0_afmt_setmode(encoder, adjusted_mode);
  2839. }
  2840. }
  2841. static void dce_v10_0_encoder_prepare(struct drm_encoder *encoder)
  2842. {
  2843. struct amdgpu_device *adev = encoder->dev->dev_private;
  2844. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2845. struct drm_connector *connector = amdgpu_get_connector_for_encoder(encoder);
  2846. if ((amdgpu_encoder->active_device &
  2847. (ATOM_DEVICE_DFP_SUPPORT | ATOM_DEVICE_LCD_SUPPORT)) ||
  2848. (amdgpu_encoder_get_dp_bridge_encoder_id(encoder) !=
  2849. ENCODER_OBJECT_ID_NONE)) {
  2850. struct amdgpu_encoder_atom_dig *dig = amdgpu_encoder->enc_priv;
  2851. if (dig) {
  2852. dig->dig_encoder = dce_v10_0_pick_dig_encoder(encoder);
  2853. if (amdgpu_encoder->active_device & ATOM_DEVICE_DFP_SUPPORT)
  2854. dig->afmt = adev->mode_info.afmt[dig->dig_encoder];
  2855. }
  2856. }
  2857. amdgpu_atombios_scratch_regs_lock(adev, true);
  2858. if (connector) {
  2859. struct amdgpu_connector *amdgpu_connector = to_amdgpu_connector(connector);
  2860. /* select the clock/data port if it uses a router */
  2861. if (amdgpu_connector->router.cd_valid)
  2862. amdgpu_i2c_router_select_cd_port(amdgpu_connector);
  2863. /* turn eDP panel on for mode set */
  2864. if (connector->connector_type == DRM_MODE_CONNECTOR_eDP)
  2865. amdgpu_atombios_encoder_set_edp_panel_power(connector,
  2866. ATOM_TRANSMITTER_ACTION_POWER_ON);
  2867. }
  2868. /* this is needed for the pll/ss setup to work correctly in some cases */
  2869. amdgpu_atombios_encoder_set_crtc_source(encoder);
  2870. /* set up the FMT blocks */
  2871. dce_v10_0_program_fmt(encoder);
  2872. }
  2873. static void dce_v10_0_encoder_commit(struct drm_encoder *encoder)
  2874. {
  2875. struct drm_device *dev = encoder->dev;
  2876. struct amdgpu_device *adev = dev->dev_private;
  2877. /* need to call this here as we need the crtc set up */
  2878. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_ON);
  2879. amdgpu_atombios_scratch_regs_lock(adev, false);
  2880. }
  2881. static void dce_v10_0_encoder_disable(struct drm_encoder *encoder)
  2882. {
  2883. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2884. struct amdgpu_encoder_atom_dig *dig;
  2885. amdgpu_atombios_encoder_dpms(encoder, DRM_MODE_DPMS_OFF);
  2886. if (amdgpu_atombios_encoder_is_digital(encoder)) {
  2887. if (amdgpu_atombios_encoder_get_encoder_mode(encoder) == ATOM_ENCODER_MODE_HDMI)
  2888. dce_v10_0_afmt_enable(encoder, false);
  2889. dig = amdgpu_encoder->enc_priv;
  2890. dig->dig_encoder = -1;
  2891. }
  2892. amdgpu_encoder->active_device = 0;
  2893. }
  2894. /* these are handled by the primary encoders */
  2895. static void dce_v10_0_ext_prepare(struct drm_encoder *encoder)
  2896. {
  2897. }
  2898. static void dce_v10_0_ext_commit(struct drm_encoder *encoder)
  2899. {
  2900. }
  2901. static void
  2902. dce_v10_0_ext_mode_set(struct drm_encoder *encoder,
  2903. struct drm_display_mode *mode,
  2904. struct drm_display_mode *adjusted_mode)
  2905. {
  2906. }
  2907. static void dce_v10_0_ext_disable(struct drm_encoder *encoder)
  2908. {
  2909. }
  2910. static void
  2911. dce_v10_0_ext_dpms(struct drm_encoder *encoder, int mode)
  2912. {
  2913. }
  2914. static const struct drm_encoder_helper_funcs dce_v10_0_ext_helper_funcs = {
  2915. .dpms = dce_v10_0_ext_dpms,
  2916. .prepare = dce_v10_0_ext_prepare,
  2917. .mode_set = dce_v10_0_ext_mode_set,
  2918. .commit = dce_v10_0_ext_commit,
  2919. .disable = dce_v10_0_ext_disable,
  2920. /* no detect for TMDS/LVDS yet */
  2921. };
  2922. static const struct drm_encoder_helper_funcs dce_v10_0_dig_helper_funcs = {
  2923. .dpms = amdgpu_atombios_encoder_dpms,
  2924. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2925. .prepare = dce_v10_0_encoder_prepare,
  2926. .mode_set = dce_v10_0_encoder_mode_set,
  2927. .commit = dce_v10_0_encoder_commit,
  2928. .disable = dce_v10_0_encoder_disable,
  2929. .detect = amdgpu_atombios_encoder_dig_detect,
  2930. };
  2931. static const struct drm_encoder_helper_funcs dce_v10_0_dac_helper_funcs = {
  2932. .dpms = amdgpu_atombios_encoder_dpms,
  2933. .mode_fixup = amdgpu_atombios_encoder_mode_fixup,
  2934. .prepare = dce_v10_0_encoder_prepare,
  2935. .mode_set = dce_v10_0_encoder_mode_set,
  2936. .commit = dce_v10_0_encoder_commit,
  2937. .detect = amdgpu_atombios_encoder_dac_detect,
  2938. };
  2939. static void dce_v10_0_encoder_destroy(struct drm_encoder *encoder)
  2940. {
  2941. struct amdgpu_encoder *amdgpu_encoder = to_amdgpu_encoder(encoder);
  2942. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  2943. amdgpu_atombios_encoder_fini_backlight(amdgpu_encoder);
  2944. kfree(amdgpu_encoder->enc_priv);
  2945. drm_encoder_cleanup(encoder);
  2946. kfree(amdgpu_encoder);
  2947. }
  2948. static const struct drm_encoder_funcs dce_v10_0_encoder_funcs = {
  2949. .destroy = dce_v10_0_encoder_destroy,
  2950. };
  2951. static void dce_v10_0_encoder_add(struct amdgpu_device *adev,
  2952. uint32_t encoder_enum,
  2953. uint32_t supported_device,
  2954. u16 caps)
  2955. {
  2956. struct drm_device *dev = adev->ddev;
  2957. struct drm_encoder *encoder;
  2958. struct amdgpu_encoder *amdgpu_encoder;
  2959. /* see if we already added it */
  2960. list_for_each_entry(encoder, &dev->mode_config.encoder_list, head) {
  2961. amdgpu_encoder = to_amdgpu_encoder(encoder);
  2962. if (amdgpu_encoder->encoder_enum == encoder_enum) {
  2963. amdgpu_encoder->devices |= supported_device;
  2964. return;
  2965. }
  2966. }
  2967. /* add a new one */
  2968. amdgpu_encoder = kzalloc(sizeof(struct amdgpu_encoder), GFP_KERNEL);
  2969. if (!amdgpu_encoder)
  2970. return;
  2971. encoder = &amdgpu_encoder->base;
  2972. switch (adev->mode_info.num_crtc) {
  2973. case 1:
  2974. encoder->possible_crtcs = 0x1;
  2975. break;
  2976. case 2:
  2977. default:
  2978. encoder->possible_crtcs = 0x3;
  2979. break;
  2980. case 4:
  2981. encoder->possible_crtcs = 0xf;
  2982. break;
  2983. case 6:
  2984. encoder->possible_crtcs = 0x3f;
  2985. break;
  2986. }
  2987. amdgpu_encoder->enc_priv = NULL;
  2988. amdgpu_encoder->encoder_enum = encoder_enum;
  2989. amdgpu_encoder->encoder_id = (encoder_enum & OBJECT_ID_MASK) >> OBJECT_ID_SHIFT;
  2990. amdgpu_encoder->devices = supported_device;
  2991. amdgpu_encoder->rmx_type = RMX_OFF;
  2992. amdgpu_encoder->underscan_type = UNDERSCAN_OFF;
  2993. amdgpu_encoder->is_ext_encoder = false;
  2994. amdgpu_encoder->caps = caps;
  2995. switch (amdgpu_encoder->encoder_id) {
  2996. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC1:
  2997. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DAC2:
  2998. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  2999. DRM_MODE_ENCODER_DAC, NULL);
  3000. drm_encoder_helper_add(encoder, &dce_v10_0_dac_helper_funcs);
  3001. break;
  3002. case ENCODER_OBJECT_ID_INTERNAL_KLDSCP_DVO1:
  3003. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY:
  3004. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY1:
  3005. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY2:
  3006. case ENCODER_OBJECT_ID_INTERNAL_UNIPHY3:
  3007. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT)) {
  3008. amdgpu_encoder->rmx_type = RMX_FULL;
  3009. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3010. DRM_MODE_ENCODER_LVDS, NULL);
  3011. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_lcd_info(amdgpu_encoder);
  3012. } else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT)) {
  3013. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3014. DRM_MODE_ENCODER_DAC, NULL);
  3015. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3016. } else {
  3017. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3018. DRM_MODE_ENCODER_TMDS, NULL);
  3019. amdgpu_encoder->enc_priv = amdgpu_atombios_encoder_get_dig_info(amdgpu_encoder);
  3020. }
  3021. drm_encoder_helper_add(encoder, &dce_v10_0_dig_helper_funcs);
  3022. break;
  3023. case ENCODER_OBJECT_ID_SI170B:
  3024. case ENCODER_OBJECT_ID_CH7303:
  3025. case ENCODER_OBJECT_ID_EXTERNAL_SDVOA:
  3026. case ENCODER_OBJECT_ID_EXTERNAL_SDVOB:
  3027. case ENCODER_OBJECT_ID_TITFP513:
  3028. case ENCODER_OBJECT_ID_VT1623:
  3029. case ENCODER_OBJECT_ID_HDMI_SI1930:
  3030. case ENCODER_OBJECT_ID_TRAVIS:
  3031. case ENCODER_OBJECT_ID_NUTMEG:
  3032. /* these are handled by the primary encoders */
  3033. amdgpu_encoder->is_ext_encoder = true;
  3034. if (amdgpu_encoder->devices & (ATOM_DEVICE_LCD_SUPPORT))
  3035. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3036. DRM_MODE_ENCODER_LVDS, NULL);
  3037. else if (amdgpu_encoder->devices & (ATOM_DEVICE_CRT_SUPPORT))
  3038. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3039. DRM_MODE_ENCODER_DAC, NULL);
  3040. else
  3041. drm_encoder_init(dev, encoder, &dce_v10_0_encoder_funcs,
  3042. DRM_MODE_ENCODER_TMDS, NULL);
  3043. drm_encoder_helper_add(encoder, &dce_v10_0_ext_helper_funcs);
  3044. break;
  3045. }
  3046. }
  3047. static const struct amdgpu_display_funcs dce_v10_0_display_funcs = {
  3048. .bandwidth_update = &dce_v10_0_bandwidth_update,
  3049. .vblank_get_counter = &dce_v10_0_vblank_get_counter,
  3050. .backlight_set_level = &amdgpu_atombios_encoder_set_backlight_level,
  3051. .backlight_get_level = &amdgpu_atombios_encoder_get_backlight_level,
  3052. .hpd_sense = &dce_v10_0_hpd_sense,
  3053. .hpd_set_polarity = &dce_v10_0_hpd_set_polarity,
  3054. .hpd_get_gpio_reg = &dce_v10_0_hpd_get_gpio_reg,
  3055. .page_flip = &dce_v10_0_page_flip,
  3056. .page_flip_get_scanoutpos = &dce_v10_0_crtc_get_scanoutpos,
  3057. .add_encoder = &dce_v10_0_encoder_add,
  3058. .add_connector = &amdgpu_connector_add,
  3059. };
  3060. static void dce_v10_0_set_display_funcs(struct amdgpu_device *adev)
  3061. {
  3062. if (adev->mode_info.funcs == NULL)
  3063. adev->mode_info.funcs = &dce_v10_0_display_funcs;
  3064. }
  3065. static const struct amdgpu_irq_src_funcs dce_v10_0_crtc_irq_funcs = {
  3066. .set = dce_v10_0_set_crtc_irq_state,
  3067. .process = dce_v10_0_crtc_irq,
  3068. };
  3069. static const struct amdgpu_irq_src_funcs dce_v10_0_pageflip_irq_funcs = {
  3070. .set = dce_v10_0_set_pageflip_irq_state,
  3071. .process = dce_v10_0_pageflip_irq,
  3072. };
  3073. static const struct amdgpu_irq_src_funcs dce_v10_0_hpd_irq_funcs = {
  3074. .set = dce_v10_0_set_hpd_irq_state,
  3075. .process = dce_v10_0_hpd_irq,
  3076. };
  3077. static void dce_v10_0_set_irq_funcs(struct amdgpu_device *adev)
  3078. {
  3079. if (adev->mode_info.num_crtc > 0)
  3080. adev->crtc_irq.num_types = AMDGPU_CRTC_IRQ_VLINE1 + adev->mode_info.num_crtc;
  3081. else
  3082. adev->crtc_irq.num_types = 0;
  3083. adev->crtc_irq.funcs = &dce_v10_0_crtc_irq_funcs;
  3084. adev->pageflip_irq.num_types = adev->mode_info.num_crtc;
  3085. adev->pageflip_irq.funcs = &dce_v10_0_pageflip_irq_funcs;
  3086. adev->hpd_irq.num_types = adev->mode_info.num_hpd;
  3087. adev->hpd_irq.funcs = &dce_v10_0_hpd_irq_funcs;
  3088. }
  3089. const struct amdgpu_ip_block_version dce_v10_0_ip_block =
  3090. {
  3091. .type = AMD_IP_BLOCK_TYPE_DCE,
  3092. .major = 10,
  3093. .minor = 0,
  3094. .rev = 0,
  3095. .funcs = &dce_v10_0_ip_funcs,
  3096. };
  3097. const struct amdgpu_ip_block_version dce_v10_1_ip_block =
  3098. {
  3099. .type = AMD_IP_BLOCK_TYPE_DCE,
  3100. .major = 10,
  3101. .minor = 1,
  3102. .rev = 0,
  3103. .funcs = &dce_v10_0_ip_funcs,
  3104. };